

#### November 13, 2002

#### FN7050

# *125MHz Single Supply, Clamping Op Amps*



The EL2150 and EL2157 are the electronics industry's fastest single supply op amps available. Prior single

Data Sheet

supply op amps have generally been limited to bandwidths and slew rates ¼ that of the EL2150 and EL2157. The 125MHz bandwidth, 275V/µs slew rate, and 0.05%/0.05° differential gain/differential phase makes this part ideal for single or dual supply video speed applications. With its voltage feedback architecture, these amplifiers can accept reactive feedback networks, allowing them to be used in analog filtering applications. The inputs can sense signals below the bottom supply rail and as high as 1.2V below the top rail. Connecting the load resistor to ground and operating from a single supply, the outputs swing completely to ground without saturating. The outputs can also drive to within 1.2V of the top rail. The EL2150 and EL2157 will output  $\pm$ 100mA and will operate with single supply voltages as low as 2.7V, making them ideal for portable, low power applications.

The EL2157 has a high speed disable feature. Applying a low logic level to this pin reduces the supply current to  $0\mu A$  within 50ns. This is useful for both multiplexing and reducing power consumption.

The EL2157 also has an output voltage clamp feature. This clamp is a fast recovery (<7ns) output clamp that prevents the output voltage from going above the preset clamp voltage. This feature is desirable for A/D applications, as A/D converters can require long times to recover if overdriven.

For applications where board space is critical the EL2150 is available in the tiny 5-pin SOT-23 package, which has a footprint 28% the size of an 8-pin SO. The EL2150 and EL2157 are also both available in 8-pin plastic DIP and SO packages. All parts operate over the industrial temperature range of -40°C to +85°C. For dual, triple, or quad applications, contact the factory.

#### Features

- Specified for 3V, 5V, or ±5V applications
- Power-down to 0µA (EL2157)
- Output voltage clamp (EL2157)
- Large input common mode range 0V < V<sub>CM</sub> < V<sub>S</sub> 1.2V
- Output swings to ground without saturating
- -3dB bandwidth = 125MHz
- ±0.1dB bandwidth = 30MHz
- Low supply current = 5mA
- Slew rate = 275V/µs
- Low offset voltage = 2mV max (PDIP and SO packages)
- Output current = ±100mA
- High open loop gain = 80dB
- Diff gain/phase = 0.05%/0.05°

### Applications

- Video amplifiers
- PCMCIA applications
- A/D drivers
- Line drivers
- Portable computers
- High speed communications
- RGB applications
- Broadcast equipment
- Active filtering

### **Ordering Information**

| PART NUMBER  | PACKAGE       | TAPE & REEL | PKG. NO. |
|--------------|---------------|-------------|----------|
| EL2150CN     | 8-Pin PDIP    | -           | MDP0031  |
| EL2150CS     | 8-Pin SO      | -           | MDP0027  |
| EL2150CS-T7  | 8-Pin SO      | 7"          | MDP0027  |
| EL2150CS-T13 | 8-Pin SO      | 13"         | MDP0027  |
| EL2150CW-T7  | 5-Pin SOT-23* | 7"          | MDP0038  |
| EL2150CW-T13 | 5-Pin SOT-23* | 13"         | MDP0038  |
| EL2157CN     | 8-Pin PDIP    | -           | MDP0031  |
| EL2157CS     | 8-Pin SO      | -           | MDP0027  |
| EL2157CS-T7  | 8-Pin SO      | 7"          | MDP0027  |
| EL2157CS-T13 | 8-Pin SO      | 13"         | MDP0027  |

\*EL2150CW symbol is .Axxx where xxx represents date code

CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright © Intersil Americas Inc. 2003. All Rights Reserved. Elantec is a registered trademark of Elantec Semiconductor, Inc. All other trademarks mentioned are the property of their respective owners.

#### **Pinouts**



#### Absolute Maximum Ratings (T<sub>A</sub> = 25°C)

| Supply Voltage between V <sub>S</sub> + and GND           |
|-----------------------------------------------------------|
| Input Voltage (IN+, IN-, ENABLE, CLAMP) GND-0.3V, VS+0.3V |
| Differential Input Voltage±6V                             |
| Maximum Output Current                                    |
| Output Short Circuit Duration                             |

 Power Dissipation
 See Curves

 Storage Temperature Range
 -65°C to +150°C

 Ambient Operating Temperature Range
 -40°C to +85°C

 Operating Junction Temperature
 150°C

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

## **DC Electrical Specifications** V<sub>S</sub> = +5V, GND = 0V, T<sub>A</sub> = 25°C, V<sub>CM</sub> = 1.5V, V<sub>OUT</sub> = 1.5V, V<sub>CLAMP</sub> = +5V, V<sub>ENABLE</sub> = +5V, unless otherwise specified. (Note 1)

| PARAMETER          | DESCRIPTION                                   | CONDITIONS                                             | MIN  | TYP  | MAX                                                                             | UNIT  |
|--------------------|-----------------------------------------------|--------------------------------------------------------|------|------|---------------------------------------------------------------------------------|-------|
| V <sub>OS</sub>    | Offset Voltage                                | PDIP and SO packages                                   | -2   |      | 2                                                                               | mV    |
|                    |                                               | SOT-23 package                                         | -3   |      | 3                                                                               | mV    |
| TCV <sub>OS</sub>  | Offset Voltage Temperature<br>Coefficient     | Measured from T <sub>MIN</sub> to T <sub>MAX</sub>     |      | 10   |                                                                                 | µV/°C |
| IB                 | Input Bias Current                            | V <sub>IN</sub> = 0V                                   |      | -5.5 | -10                                                                             | μA    |
| I <sub>OS</sub>    | Input Offset Current                          | V <sub>IN</sub> = 0V                                   | -750 | 150  | 750                                                                             | nA    |
| TCI <sub>OS</sub>  | Input Bias Current Temperature<br>Coefficient | Measured from T <sub>MIN</sub> to T <sub>MAX</sub>     |      | 50   |                                                                                 | nA/°C |
| PSRR               | Power Supply Rejection Ratio                  | $V_{S} = V_{ENABLE} = 2.7V$ to 12V, $V_{CLAMP} = OPEN$ | 55   | 70   |                                                                                 | dB    |
| CMRR               | Common Mode Rejection Ratio                   | $V_{CM} = 0V \text{ to } 3.8V$                         | 55   | 65   | 2<br>3<br>-10                                                                   | dB    |
|                    |                                               | V <sub>CM</sub> = 0V to 3.0V                           | 55   | 70   |                                                                                 | dB    |
| CMIR               | Common Mode Input Range                       |                                                        | 0    |      | V <sub>S</sub> -1.2                                                             | V     |
| R <sub>IN</sub>    | Input Resistance                              | Common mode                                            | 1    | 2    |                                                                                 | MΩ    |
| C <sub>IN</sub>    | Input Capacitance                             | SO package                                             |      | 1    | 2<br>3<br>-10<br>750<br>V <sub>S</sub> -1.2<br>V <sub>S</sub> -1.2<br>6.5<br>50 | pF    |
|                    |                                               | PDIP package                                           |      | 1.5  |                                                                                 | pF    |
| R <sub>OUT</sub>   | Output Resistance                             | A <sub>V</sub> = 1                                     |      | 40   |                                                                                 | mΩ    |
| I <sub>S,ON</sub>  | Supply Current - Enabled                      | $V_{S} = V_{CLAMP} = 12V, V_{ENABLE} = 12V$            |      | 5    | 6.5                                                                             | mA    |
| I <sub>S,OFF</sub> | Supply Current - Shut Down                    | $V_{S} = V_{CLAMP} = 10V, V_{ENABLE} = 0.5V$           |      | 0    | 50                                                                              | μA    |
|                    |                                               | $V_{S} = V_{CLAMP} = 12V, V_{ENABLE} = 0.5V$           |      | 5    | 6.5                                                                             | μA    |
| PSOR               | Power Supply Operating Range                  |                                                        | 2.7  |      | 12.0                                                                            | V     |
| AVOL               | Open Loop Gain                                | $V_{S} = V_{CLAMP} = 12V, V_{OUT} = 2V$                | 65   | 80   |                                                                                 | dB    |
|                    |                                               | 9V, $R_L = 1k\Omega$ to GND                            |      |      |                                                                                 |       |
|                    |                                               | V <sub>OUT</sub> = 1.5V to 3.5V                        |      | 70   |                                                                                 | dB    |
|                    |                                               | $R_L = 1k\Omega$ to GND                                |      |      |                                                                                 |       |
|                    |                                               | V <sub>OUT</sub> = 1.5V to 3.5V                        |      | 60   |                                                                                 | dB    |
|                    |                                               | $R_L = 150\Omega$ to GND                               |      |      |                                                                                 |       |

#### DC Electrical Specifications

 $V_S$  = +5V, GND = 0V, T<sub>A</sub> = 25°C,  $V_{CM}$  = 1.5V,  $V_{OUT}$  = 1.5V,  $V_{CLAMP}$  = +5V,  $V_{ENABLE}$  = +5V, unless otherwise specified. (Note 1) **(Continued)** 

| PARAMETER           | DESCRIPTION                               | CONDITIONS                                                                       | MIN  | TYP  | MAX                                                                                                                                                                      | UNIT |
|---------------------|-------------------------------------------|----------------------------------------------------------------------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| V <sub>OP</sub>     | Positive Output Voltage Swing             | $V_S$ = 12V, $A_V$ = 1, $R_L$ = 1k $\Omega$ to 0V                                |      | 10.8 |                                                                                                                                                                          | V    |
|                     |                                           | $V_{S}$ = 12V, $A_{V}$ = 1, $R_{L}$ = 150 $\Omega$ to 0V                         | 9.6  | 10.0 | 8<br>-3.4<br>20<br>0.5<br>410<br>1<br>V <sub>OP</sub>                                                                                                                    | V    |
|                     |                                           | $V_{S} = \pm 5V$ , $A_{V} = 1$ , $R_{L} = 1k\Omega$ to $0V$                      |      | 4.0  |                                                                                                                                                                          | V    |
|                     |                                           | $V_{S} = \pm 5V$ , $A_{V} = 1$ , $R_{L} = 150\Omega$ to $0V$                     | 3.4  | 3.8  |                                                                                                                                                                          | V    |
|                     |                                           | $V_{S} = 3V$ , $A_{V} = 1$ , $R_{L} = 150\Omega$ to $0V$                         | 1.8  | 1.95 |                                                                                                                                                                          | V    |
| V <sub>ON</sub>     | Negative Output Voltage Swing             | $V_{S}$ = 12V, $A_{V}$ = 1, $R_{L}$ = 150 $\Omega$ to 0V                         |      | 5.5  | 8                                                                                                                                                                        | mV   |
|                     |                                           | $V_{S} = \pm 5V$ , $A_{V} = 1$ , $R_{L} = 1k\Omega$ to $0V$                      |      | -4.0 | 10.0       4.0       3.8       1.95       5.5       8       4.0       3.7       -3.4       100       ±60       0       20       3340       410       0       1       VOP | V    |
|                     |                                           | $V_{\rm S} = \pm 5 V$ , $A_{\rm V} = 1$ , $R_{\rm L} = 150 \Omega$ to $0 V$ -3.7 | -3.7 | -3.4 | V                                                                                                                                                                        |      |
| I <sub>OUT</sub>    | Output Current (Note 2)                   | $V_{S} = \pm 5V$ , $A_{V} = 1$ , $R_{L} = 10\Omega$ to $0V$                      | ±75  | ±100 |                                                                                                                                                                          | mA   |
|                     |                                           | $V_{S} = \pm 5V$ , $A_{V} = 1$ , $R_{L} = 50\Omega$ to $0V$                      |      | ±60  |                                                                                                                                                                          | mA   |
| IOUT,OFF            | Output Current, Disabled                  | V <sub>ENABLE</sub> = 0.5V                                                       |      | 0    | 20                                                                                                                                                                       | μA   |
| V <sub>IH-EN</sub>  | ENABLE pin Voltage for Power Up           | Relative to GND pin                                                              | 2.0  |      |                                                                                                                                                                          | V    |
| V <sub>IL-EN</sub>  | ENABLE pin Voltage for Shut Down          | Relative to GND pin                                                              |      |      | 0.5                                                                                                                                                                      | V    |
| I <sub>IH-EN</sub>  | ENABLE pin Input Current-High<br>(Note 3) | $V_{S} = V_{CLAMP} = 12V, V_{ENABLE} = 12V$                                      |      | 340  | 410                                                                                                                                                                      | μA   |
| I <sub>IL-EN</sub>  | ENABLE pin Input Current-Low<br>(Note 3)  | $V_{S} = V_{CLAMP} = 12V, V_{ENABLE} = 0.5V$                                     |      | 0    | 1                                                                                                                                                                        | μA   |
| V <sub>OR-CL</sub>  | Voltage Clamp Operating Range<br>(Note 4) | Relative to GND pin                                                              | 1.2  |      | V <sub>OP</sub>                                                                                                                                                          | V    |
| V <sub>ACC-CL</sub> | CLAMP Accuracy                            | $V_{IN} = 4V, R_L = 1k\Omega$ to GND                                             | -250 | 100  | 250                                                                                                                                                                      | mV   |
|                     |                                           | V <sub>CLAMP</sub> = 1.5V and 3.5V                                               |      |      |                                                                                                                                                                          |      |
| I <sub>IH-CL</sub>  | CLAMP pin Input Current - High            | $V_{S} = V_{CLAMP} = 12V$                                                        |      | 12   | 25                                                                                                                                                                       | μA   |
| I <sub>IL-CL</sub>  | CLAMP pin Input Current - Low             | V <sub>S</sub> = 12V, V <sub>CLAMP</sub> = 1.2V                                  | -20  | -15  |                                                                                                                                                                          | μA   |

NOTES:

1. CLAMP pin and ENABLE pin specifications apply only to the EL2157.

2. Internal short circuit protection circuitry has been built into the EL2150/EL2157. See the Applications section.

3. If the disable feature is not desired, tie the ENABLE pin to the  $V_S$  pin, or apply a logic high level to the ENABLE pin.

4. The maximum output voltage that can be clamped is limited to the maximum positive output Voltage, or V<sub>OP</sub>. Applying a voltage higher than V<sub>OP</sub> inactivates the clamp. If the clamp feature is not desired, either tie the CLAMP pin to the V<sub>S</sub> pin, or simply let the CLAMP pin float.

 $\textbf{Closed Loop AC Electrical Specifications} \quad V_{S} = +5V, \text{ GND} = 0V, \text{ } T_{A} = 25^{\circ}\text{C}, \text{ } V_{CM} = +1.5V, \text{ } V_{OUT} = +1.5V, \text{ } V_{CLAMP} = +5V, \text{ } V_{ENABLE} = +5V, \text{ } V_{CLAMP} = +5V, \text{ } V_{ENABLE} = +5V, \text{ } V_{CLAMP} = +5V, \text{ } V_{C$ = +5V,  $A_V$  = +1,  $R_F$  = 0 $\Omega$ ,  $R_L$  = 150 $\Omega$  to GND pin, unless otherwise specified. (Notes 1 and 2)

| PARAMETER                      | DESCRIPTION                                                       | CONDITIONS                                                                 | MIN | ТҮР  | MAX | UNIT   |
|--------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------|-----|------|-----|--------|
| BW                             | -3dB Bandwidth ( $V_{OUT} = 400 m V_{P-P}$ )                      | $V_{S} = 5V, A_{V} = 1, R_{F} = 0\Omega$                                   |     | 125  |     | MHz    |
|                                |                                                                   | $V_{S} = 5V, A_{V} = -1, R_{F} = 500\Omega$                                |     | 60   |     | MHz    |
|                                |                                                                   | $V_{S} = 5V, A_{V} = 2, R_{F} = 500\Omega$                                 |     | 60   |     | MHz    |
|                                |                                                                   | $V_{S} = 5V, A_{V} = 10, R_{F} = 500\Omega$                                |     | 6    |     | MHz    |
|                                |                                                                   | $V_{S} = 12V, A_{V} = 1, R_{F} = 0\Omega$                                  |     | 150  |     | MHz    |
|                                |                                                                   | $V_S = 3V, A_V = 1, R_F = 0\Omega$                                         |     | 100  |     | MHz    |
| BW                             | $\pm 0.1$ dB Bandwidth (V <sub>OUT</sub> = 400mV <sub>P-P</sub> ) | $V_{S} = 12V, A_{V} = 1, R_{F} = 0\Omega$                                  |     | 25   |     | MHz    |
|                                |                                                                   | $V_S = 5V, A_V = 1, R_F = 0\Omega$                                         |     | 30   |     | MHz    |
|                                |                                                                   | $V_{S} = 3V, A_{V} = 1, R_{F} = 0\Omega$                                   |     | 20   |     | MHz    |
| GBWP                           | Gain Bandwidth Product                                            | V <sub>S</sub> = 12V, @ A <sub>V</sub> = 10                                |     | 60   |     | MHz    |
| PM                             | Phase Margin                                                      | $R_L = 1k\Omega$ , $C_L = 6 pF$                                            |     | 55   |     | 0      |
| SR                             | Slew Rate                                                         | $V_{S}$ = 10V, R <sub>L</sub> = 150 $\Omega$ , V <sub>OUT</sub> = 0V to 6V | 200 | 275  |     | V/µs   |
|                                |                                                                   | $V_{S} = 5V, R_{L} = 150\Omega, V_{OUT} = 0V \text{ to } 3V$               |     | 300  |     | V/µs   |
| t <sub>R</sub> ,t <sub>F</sub> | Rise Time, Fall Time                                              | ±0.1V step                                                                 |     | 2.8  |     | ns     |
| OS                             | Overshoot                                                         | ±0.1V step                                                                 |     | 10   |     | %      |
| t <sub>PD</sub>                | Propagation Delay                                                 | ±0.1V step                                                                 |     | 3.2  |     | ns     |
| t <sub>S</sub>                 | 0.1% Settling Time                                                | $V_{S} = \pm 5V, R_{L} = 500\Omega, A_{V} = 1, V_{OUT} = \pm 3V$           |     | 40   |     | ns     |
|                                | 0.01% Settling Time                                               | $V_{S} = \pm 5V, R_{L} = 500\Omega, A_{V} = 1, V_{OUT} = \pm 3V$           |     | 75   |     | ns     |
| dG                             | Differential Gain (Note 3)                                        | $A_V = 2, R_F = 1k\Omega$                                                  |     | 0.05 |     | %      |
| dP                             | Differential Phase (Note 3)                                       | $A_V = 2, R_F = 1k\Omega$                                                  |     | 0.05 |     | 0      |
| e <sub>N</sub>                 | Input Noise Voltage                                               | f = 10kHz                                                                  |     | 48   |     | nV/√Hz |
| i <sub>N</sub>                 | Input Noise Current                                               | f = 10kHz                                                                  |     | 1.25 |     | pA/√Hz |
| t <sub>DIS</sub>               | Disable Time (Note 4)                                             |                                                                            |     | 50   |     | ns     |
| t <sub>EN</sub>                | Enable Time (Note 4)                                              |                                                                            |     | 25   |     | ns     |
| <sup>t</sup> CL                | Clamp Overload Recovery                                           |                                                                            |     | 7    |     | ns     |

NOTES:

1. CLAMP pin and ENABLE pin specifications apply only to the EL2157.

2. All AC tests are performed on a "warmed up" part, except slew rate, which is pulse tested.

3. Standard NTSC signal =  $286mV_{P-P}$ , f = 3.58MHz, as  $V_{IN}$  is swept from 0.6V to  $1.314V.R_L$  is DC coupled.

4. Disable/Enable time is defined as the time from when the logic signal is applied to the ENABLE pin to when the supply current has reached half its final value.

#### **Typical Performance Curves**





7



















#### **Burn-In Circuit**



#### Simplified Schematic



#### **Applications Information**

#### **Product Description**

The EL2150 and EL2157 are the industry's fastest single supply operational amplifiers. Connected in voltage follower mode, their -3dB bandwidth is 125MHz while maintaining a 275V/ $\mu$ s slew rate. With an input and output common mode range that includes ground, these amplifiers were optimized for single supply operation, but will also accept dual supplies. They operate on a total supply voltage range as low as +2.7V or up to +12V. This makes them ideal for +3V applications, especially portable computers.

While many amplifiers claim to operate on a single supply, and some can sense ground at their inputs, most fail to truly drive their outputs to ground. If they do succeed in driving to ground, the amplifier often saturates, causing distortion and recovery delays. However, special circuitry built into the EL2150 and EL2157 allows the output to follow the input signal to ground without recovery delays.

## Power Supply Bypassing And Printed Circuit Board Layout

As with any high-frequency device, good printed circuit board layout is necessary for optimum performance. Ground

plane construction is highly recommended. Lead lengths should be as short as possible. The power supply pins must be well bypassed to reduce the risk of oscillation. The combination of a 4.7 $\mu$ F tantalum capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor has been shown to work well when placed at each supply pin. For single supply operation, where pin 4 (V<sub>S</sub>-) is connected to the ground plane, a single 4.7 $\mu$ F tantalum capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor across pins 7 and 4 will suffice.

For good AC performance, parasitic capacitance should be kept to a minimum. Ground plane construction should be used. Carbon or Metal-Film resistors are acceptable with the Metal-Film resistors giving slightly less peaking and bandwidth because of their additional series inductance. Use of sockets, particularly for the SO package should be avoided if possible. Sockets add parasitic inductance and capacitance which will result in some additional peaking and overshoot.

#### Supply Voltage Range and Single-Supply Operation

The EL2150 and EL2157 have been designed to operate with supply voltages having a span of greater than 2.7V, and less than 12V. In practical terms, this means that the EL2150

and EL2157 will operate on dual supplies ranging from  $\pm 1.35$ V to  $\pm 6$ V. With a single-supply, the EL2150 and EL2157 will operate from  $\pm 2.7$ V to  $\pm 12$ V. Performance has been optimized for a single  $\pm 5$ V supply.

Pins 7 and 4 are the power supply pins. The positive power supply is connected to pin 7. When used in single supply mode, pin 4 is connected to ground. When used in dual supply mode, the negative power supply is connected to pin 4.

As supply voltages continue to decrease, it becomes necessary to provide input and output voltage ranges that can get as close as possible to the supply voltages. The EL2150 and EL2157 have an input voltage range that includes the negative supply and extends to within 1.2V of the positive supply. So, for example, on a single +5V supply, the EL2150 and EL2157 have an input range which spans from 0V to 3.8V.

The output range of the EL2150 and EL2157 is also quite large. It includes the negative rail, and extends to within 1V of the top supply rail. On a +5V supply, the output is therefore capable of swinging from 0V to +4V. On split supplies, the output will swing  $\pm$ 4V. If the load resistor is tied to the negative rail and split supplies are used, the output range is extended to the negative rail.

#### Choice Of Feedback Resistor, RF

The feedback resistor forms a pole with the input capacitance. As this pole becomes larger, phase margin is reduced. This increases ringing in the time domain and peaking in the frequency domain. Therefore,  $R_F$  has some maximum value which should not be exceeded for optimum performance. If a large value of  $R_F$  must be used, a small capacitor in the few picofarad range in parallel with  $R_F$  can help to reduce this ringing and peaking at the expense of reducing the bandwidth.

As far as the output stage of the amplifier is concerned,  $R_{F}$ +  $R_{G}$  appear in parallel with  $R_{L}$  for gains other than +1. As this combination gets smaller, the bandwidth falls off. Consequently,  $R_{F}$  has a minimum value that should not be exceeded for optimum performance.

For  $A_V = +1$ ,  $R_F = 0\Omega$  is optimum. For  $A_V = -1$  or +2 (noise gain of 2), optimum response is obtained with  $R_F$  between 500 $\Omega$  and 1k $\Omega$ . For  $A_V = -4$  or +5 (noise gain of 5), keep  $R_F$  between 2k $\Omega$  and 10k $\Omega$ .

#### Video Performance

For good video performance, an amplifier is required to maintain the same output impedance and the same frequency response as DC levels are changed at the output. This can be difficult when driving a standard video load of  $150\Omega$ , because of the change in output current with DC level. Differential Gain and Differential Phase for the EL2150 and EL2157 are specified with the black level of the output video signal set to +1.2V. This allows ample room for the sync pulse even in a gain of +2 configuration. This results in dG and dP specifications of 0.05% and 0.05° while driving 150 $\Omega$ at a gain of +2. Setting the black level to other values, although acceptable, will compromise peak performance. For example, looking at the single supply dG and dP curves for R<sub>L</sub>=150 $\Omega$ , if the output black level clamp is reduced from 1.2V to 0.6V dG/dP will increase from 0.05%/0.05° to 0.08%/0.25° Note that in a gain of +2 configuration, this is the lowest black level allowed such that the sync tip doesn't go below 0V.

If your application requires that the output goes to ground, then the output stage of the EL2150 and EL2157, like all other single supply op amps, requires an external pull down resistor tied to ground. As mentioned above, the current flowing through this resistor becomes the DC bias current for the output stage NPN transistor. As this current approaches zero, the NPN turns off, and dG and dP will increase. This becomes more critical as the load resistor is increased in value. While driving a light load, such as  $1k\Omega$ , if the input black level is kept above 1.25V, dG and dP are a respectable 0.03% and 0.03°.

For other biasing conditions see the Differential Gain and Differential Phase vs Input Voltage curves.

#### **Output Drive Capability**

In spite of their moderately low 5mA of supply current, the EL2150 and EL2157 are capable of providing ±100mA of output current into a 10 $\Omega$  load, or ±60mA into 50 $\Omega$ . With this large output current capability, a 50 $\Omega$  load can be driven to ±3V with V<sub>S</sub> = ±5V, making it an excellent choice for driving isolation transformers in telecommunications applications.

#### Driving Cables and Capacitive Loads

When used as a cable driver, double termination is always recommended for reflection-free performance. For those applications, the back-termination series resistor will decouple the EL2150 and EL2157 from the cable and allow extensive capacitive drive. However, other applications may have high capacitive loads without a back-termination resistor. In these applications, a small series resistor (usually between  $5\Omega$  and  $50\Omega$ ) can be placed in series with the output to eliminate most peaking. The gain resistor (R<sub>G</sub>) can then be chosen to make up for any gain loss which may be created by this additional resistor at the output.

#### Disable/Power-Down

The EL2157 amplifier can be disabled, placing its output in a high-impedance state. The disable or enable action takes only about 40ns. When disabled, the amplifier's supply current is reduced to 0mA, thereby eliminating all power consumption by the EL2157. The EL2157 amplifier's power down can be controlled by standard CMOS signal levels at the ENABLE pin. The applied CMOS signal is relative to the GND pin. For example, if a single +5V supply is used, the logic voltage levels will be +0.5V and +2.0V. If using dual  $\pm$ 5V supplies, the logic levels will be -4.5V and

-3.0V. Letting the ENABLE pin float will disable the EL2157. If the power-down feature is not desired, connect the ENABLE pin to the V<sub>S</sub>+ pin. The guaranteed logic levels of +0.5V and +2.0V are not standard TTL levels of +0.8V and +2.0V, so care must be taken if standard TTL will be used to drive the ENABLE pin.

#### **Output Voltage Clamp**

The EL2157 amplifier has an output voltage clamp. This clamping action is fast, being activated almost instantaneously, and being deactivated in <7ns, and prevents the output voltage from going above the preset clamp voltage. This can be very helpful when the EL2157 is used to drive an A/D converter, as some converters can require long times to recover if overdriven. The output voltage remains at the clamp voltage level as long as the product of the input voltage and the gain setting exceeds the clamp voltage. If the EL2157 is connected in a gain of 2, for example, and +3V DC is applied to the CLAMP pin, any voltage higher than +1.5V at the inputs will be clamped and +3V will be seen at the output.

Figure 1 below is a unity gain connected EL2157 being driven by a  $3V_{P-P}$  sinewave, with 2.25V applied to the CLAMP pin. The resulting output waveform, with its output being clamped to 2.25V, is shown in Figure 2.





FIGURE 2.

Figure 3 shows the output of the same circuit being driven by a 0.5V to 2.75V square wave, as the clamp voltage is varied from 1.0V to 2.5V, as well as the unclamped output signal. The rising edge of the signal is clamped to the voltage applied to the CLAMP pin almost instantaneously. The output recovers from the clamped mode within 5ns - 7ns, depending on the clamp voltage. Even when the CLAMP pin is taken 0.2V below the minimum 1.2V specified, the output is still clamped and recovers in about 11ns.



FIGURE 3.

The clamp accuracy is affected by 1) the CLAMP pin voltage, 2) the input voltage, and 3) the load resistor. Depending upon the application, the accuracy may be as little as a few tens of millivolts to a few hundred millivolts. Be sure to allow for these inaccuracies when choosing the clamp voltage. Curves of Clamp Accuracy vs  $V_{CLAMP}$  and  $V_{IN}$  for 3 values of R<sub>L</sub> are included in the Typical Performance Curves Section.

Unlike amplifiers that clamp at the input and are therefore limited to non-inverting applications only, the EL2157 output clamp architecture works for both inverting and non-inverting gain applications. There is also no maximum voltage difference limitation between  $V_{IN}$  and  $V_{CLAMP}$  which is common on input clamped architectures.

The voltage clamp operates for any voltage between +1.2V above the GND pin, and the minimum output voltage swing,  $V_{OP}$  Forcing the CLAMP pin much below +1.2V can saturate transistors and should therefore be avoided.

Forcing the CLAMP pin above  $V_{OP}$  simply de-activates the CLAMP feature. In other words, one cannot expect to clamp any voltage higher than what the EL2157 can drive to in the first place. If the clamp feature is not desired, either let the CLAMP pin float or connect it to the  $V_S$ + pin.

#### EL2157 Comparator Application

The EL2157 can be used as a very fast, single supply comparator by utilizing the clamp feature. Most op amps used as comparators allow only slow speed operation because of output saturation issues. However, by applying a DC voltage to the CLAMP pin of the EL2157, the maximum output voltage can be clamped, thus preventing saturation. Figure 4 below is the EL2157 implemented as a comparator. 2.5V DC is applied to the CLAMP pin, as well as the IN- pin. A differential signal is then applied between the inputs. Figure 5 shows the output square wave that results when a  $\pm$ 1V, 10MHz triangular wave is applied, while Figure 6 is a graph of propagation delay vs. overdrive as a square wave is presented at the input.



#### Video Sync Pulse Remover Application

All CMOS Analog to Digital Converters (A/Ds) have a parasitic latch-up problem when subjected to negative input voltage levels. Since the sync tip contains no useful video information and it is a negative going pulse, we can chop it off. Figure 7 shows a unity gain connected EL2150 and EL2157. Figure 8 shows the complete input video signal applied at the input, as well as the output signal with the negative going sync pulse removed.



FIGURE 7.



#### Multiplexing with the EL2157

The ENABLE pin on the EL2157 allows for multiplexing applications. Figure 9 shows two EL2157s with their outputs tied together, driving a back terminated 75 $\Omega$  video load. A 2V<sub>P-P</sub> 10MHz sinewave is applied at one input, and a 1V<sub>P-P</sub> 5MHz sinewave to the other. Figure 10 shows the CLOCK signal which is applied, and the resulting output waveform at V<sub>OUT</sub>. Switching is complete in about 50ns. Notice the outputs are tied directly together. Decoupling resistors at each output are not necessary. In fact, adding them approximately doubles the switching time to 100ns.





#### FIGURE 10.

#### Short Circuit Current Limit

The EL2150 and EL2157 have internal short circuit protection circuitry that protect it in the event of its output being shorted to either supply rail. This limit is set to around 100mA nominally and reduces with increasing junction temperature. It is intended to handle temporary shorts. If an output is shorted indefinitely, the power dissipation could easily increase such that the part will be destroyed. Maximum reliability is maintained if the output current never exceeds ±90mA. A heat sink may be required to keep the junction temperature below absolute maximum when an output is shorted indefinitely.

#### **Power Dissipation**

With the high output drive capability of the EL2150 and EL2157, it is possible to exceed the 150°C Absolute Maximum junction temperature under certain load current conditions. Therefore, it is important to calculate the maximum junction temperature for the application to determine if power-supply voltages, load conditions, or package type need to be modified for the EL2150 and EL2157 to remain in the safe operating area.

The maximum power dissipation allowed in a package is determined according to [1]:

$$\mathsf{PD}_{\mathsf{MAX}} = \frac{\mathsf{T}_{\mathsf{JMAX}} - \mathsf{T}_{\mathsf{AMAX}}}{\theta_{\mathsf{JA}}}$$

where:

T<sub>JMAX</sub> = Maximum junction temperature

T<sub>AMAX</sub> = Maximum ambient temperature

 $\theta_{JA}$  = Thermal resistance of the package

PD<sub>MAX</sub> = Maximum power dissipation in the package

The maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the load, or [2]

$$PD_{MAX} = V_{S} \times I_{SMAX} + (V_{s} - V_{OUT}) \times \frac{V_{OUT}}{R_{L}}$$

#### where:

V<sub>S</sub> = Total supply voltage

I<sub>SMAX</sub> = Maximum supply current

VOUT = Maximum output voltage of the application

R<sub>1</sub> = Load resistance tied to ground

If we set the two PD<sub>MAX</sub> equations, [1] & [2], equal to each other, and solve for V<sub>S</sub>, we can get a family of curves for various loads and output voltages according to [3]:

$$V_{S} = \frac{\frac{R_{L} \times (T_{AMAX} - T_{AMAX})}{\theta_{JA}} + (V_{OUT})^{2}}{(I_{s} \times R_{L}) + V_{OUT}}$$

Figures 11 through 13 show total single supply voltage V<sub>S</sub> vs R<sub>1</sub> for various output voltage swings for the PDIP and SO packages. The curves assume WORST CASE conditions of  $T_A = +85^{\circ}C$  and  $I_S = 6.5mA$ .







#### EL2157 Macromodel

```
* Revision A, July 1995
* When not being used, the clamp pin, pin 1,
* should be connected to +Vsupply, pin 7
* Connections:
                 +input
                      -input
*
                          +Vsupply
                              -Vsupply
                                  output
                              clamp
                                  I
.subckt EL2157/el 3
                     2
                          7
                              4
                                  6
                                      1
* Input Stage
i1 7 10 250uA
i2 7 11 250uA
r1 10 11 4k
q1 12 2 10 qp
q2 13 3 11 qpa
r2 12 4 100
r3 13 4 100
* Second Stage & Compensation
gm 15 4 13 12 4.6m
r4 15 4 15Meg
c1 15 4 0.36pF
* Poles
e1 17 4 15 4 1.0
r6 17 25 400
c3 25 4 1pF
r7 25 18 500
c4 18 4 1pF
* Output Stage & Clamp
i3 20 4 1.0mA
q3 7 23 20 qn
q4 7 18 19 qn
q5 7 18 21 qn
q6 4 20 22 qp
q7 7 23 18 qn
d1 19 20 da
d2 18 1 da
r8 21 6 2
r9 22 6 2
r10 18 21 10k
r11 7 23 100k
d3 23 24 da
d4 24 4 da
d5 23 18 da
* Power Supply Current
ips 7 4 3.2mA
* Models
```

.model qn npn(is=800e-18 bf=150 tf=0.02nS) .model qpa pnp(is=810e-18 bf=50 tf=0.02nS) .model qp pnp(is=800e-18 bf=54 tf=0.02nS) .model da d(tt=0nS) .ends

#### EL2157 Macromodel



All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com