# Edge 720 500 MHz Pin Electronics Driver, Window Comparator, and Load ### HIGH-PERFORMANCE PRODUCTS - ATE **PRELIMINARY** ### Description The Edge720 is a totally monolithic ATE pin electronics solution manufactured in a high-performance complementary bipolar process. The three-statable driver is capable of generating 9V swings over a -1V to +12V range. In addition, 13.75V super voltage may be obtained under certain operating conditions. An input power down mode allows extremely low leakage current in HiZ. Thus, the Edge720 can help to eliminate relays that are typically used to isolate devices such as per pin measurement units from the driver/comparator/load. The load supports programmable source and sink currents of $\pm$ 35 mA over a –1V to +12V range, or it can be completely disabled. In addition, the load is configurable and may be used as a programmable voltage clamp. The window comparator spans a 13V common mode range, tracks input signals with edge rates greater than 6 V/ns and passes sub-ns pulses. An input power down mode allows for extremely low leakage measurements. The inclusion of all pin electronics building blocks into a 52 lead QFP (10 mm body w/ exposed heat sink) offers a highly integrated solution that is traditionally implemented with multiple integrated circuits or discretes. The Edge720 is a variant of the Edge710, with the following improvements: - Reduced D+C+L Leakage Current - Increased Super Voltage Range - Additional VCM\_IN buffer reduces the need for an external buffer when using the load circuit as a programmable clamp. #### **Features** - Fully Integrated Three-Statable Driver, Window Comparator, and Dynamic Active Load - 13V Driver, Load, Compare Range - +13.75V Super Voltage Capable - ± 35 mA Programmable Load - Comparator Input Tracking >6V/ns - Leakage $(L+D+C) < 2 \mu A$ (normal mode, typical) - Leakage (L+D+C) < 30 nA (power-down mode, guaranteed) - Small footprint (52 lead Exposed Pad QFP) ### **Applications** - Flash Memory Test - VLSI Test Equipment - Mixed-Signal Test Equipment - Memory Testers (Bidirectional Channels) - ASIC Verifiers ### Functional Block Diagram PRELIMINARY # PIN Description | Pin # | Pin Name | Description | |----------------|----------------------|---------------------------------------------------------------------------------------------------------------------| | Driver | | | | 30 | DOUT | Driver Output. | | 12, 13 | DHI / DHI* | Wide voltage differential input digital pins which determine the driver high or low level. | | 14, 15 | DVR_EN / DVR_EN* | Wide voltage differential input digital pins which control the driver being active or in a high impedance state. | | 20, 19 | DVH, DVL | High impedance analog voltage inputs which determine the driver high and low level. | | 24 | DVH_CAP | Op amp compensation pin. A 100 pF capacitor should be connected to DVH. | | 25 | DVL_CAP | Op amp compensation pin. A 100 pF capacitor should be connected to DVL. | | 17, 16 | RADJ, FADJ | Input currents which determine the driver transition times. | | 18 | BIAS | Analog current input which sets an internal bias current for the driver only. | | 34 | IPD_D | TTL Driver Input Power Down control which slows the driver down and reduces the driver HiZ leakage current. | | Comparator | | | | 33 | VINP | Analog voltage input to the positive input of comparators. | | 50, 51 | CVA, CVB | Analog inputs which set the comparator thresholds. | | 6, 5<br>10, 11 | QA / QA*<br>QB / QB* | Differential ECL (or PECL) digital outputs of comparators A and B. | | 7, 8 | PECL | Unbuffered power supply level for the comparator output stages which establishes either ECL or PECL digital levels. | | 35 | IPD_C | TTL input that puts comparator and load in a power-down, non-functional mode. | | 23 | SUPERV | TTL input that puts comparator and load in a power-down, non-functional mode. | PRELIMINARY # PIN Description (continued) | Pln # | Pin Name | Description | |----------------------------------|------------------------|-------------------------------------------------------------------------------------------| | Load | | | | 38 | LOAD | Load Output. | | 2, 3 | LD_EN / LD_EN* | Wide voltage differential digital inputs which activate and disable the load. | | 47<br>44 | VCM_IN_A<br>VCM_IN_B | High impedance analog voltage inputs that program the commutating voltages. | | 48, 45 | ISC_IN, ISK_IN | Analog current inputs which program the load source and sink currents. | | 43<br>36 | VCM_CAP_A<br>VCM_CAP_B | Commutating buffer op amp compensation pin (a .01 µF capacitor to ground is recommended). | | 42<br>41 | VCM_OUT_A<br>VCM_OUT_B | Commutating voltage pins (a .01 µF capacitor to ground is recommended). | | 40<br>39 | BRIDGE_SC<br>BRIDGE_SK | Diode bridge connections to the output bridge that bypass the internal current sources. | | Power Supplies/<br>Miscellaneous | | | | 27<br>26 | CATHODE<br>ANODE | Terminals of the on-chip thermal diode string. | | 4, 31, 32, 49 | VCC | Positive power supply level. (Pin 49 is the designated VCC for the load circuit.) | | 1, 28, 29, 52 | VEE | Negative power supply level. | | 9, 21, 22, 37, 46 | GND | Device Ground. | **PRELIMINARY** # PIN Description (continued) **PRELIMINARY** ### Circuit Description ### **Driver Circuit Description** #### Introduction The Edge720 features a driver circuit that can be used to drive voltage levels over a -1V to +12V range at frequencies of up to 500 MHz at the DOUT pin. In addition, the driver can be used to force a super voltage level of up to 13.75V and can also be placed in a high impedance state. The driver circuit of the Edge720 is a variant of the driver circuit of the Edge710, and was specifically designed to offer a low leakage solution to FLASH<sup>TM</sup> memory testing. A block diagram of the driver can be seen in Figure 1. Figure 1. Block Diagram of the Edge 720 Driver #### Driver Digital "Flex-In" Inputs The Edge720 driver circuit features "Flex-In" control inputs for the driver enable (DRV-EN(\*)) and driver data (DHI(\*)) inputs that allow the driver to receive ECL, TTL, CMOS, or custom signal levels. These "Flex-In" inputs are wide voltage differential inputs whose operation is described in Table 1. | | Min | Max | Units | | |--------------------------|------------|------|-------|--| | Common Mode Input Range | VEE + 2.75 | 5.0 | V | | | Differential Input Range | ±0.25 | ±4.0 | V | | Table 1. "Flex-In" Input Characteristics Single-ended operation of these inputs can be accomplished by connecting the inverting input (DHI\* or DRV\_EN\*) to the desired DC threshold level. #### Driver Enable Inputs (DRV\_EN(\*)) The driver enable inputs, DRV\_EN(\*), control whether the driver is forcing a voltage at DOUT, or is placed in a high impedance state. If the voltage applied to DRV\_EN is more positive than that applied to DRV\_EN\*, the driver, will force the DOUT voltage to either DVH or DVL (determined by DHI(\*)). If the voltage applied to DRV\_EN is less than that applied to DRV\_EN\*, the driver will force the DOUT pin to a high impedance state (see Table 2 for DRV\_EN(\*) functionality). It is important to note that for predictable operation, DRV\_EN(\*) pins must not be left floating. | Driver Enable | Driver Data | DOUT | |------------------|-------------|------| | DRV_EN > DRV_EN* | DHI > DHI* | DVH | | DRV_EN > DRV_EN* | DHI < DHI* | DVL | | DRV_EN < DRV_EN* | X | HiZ | Table 2. DRV\_EN(\*) and DHI(\*) Control Input Functionality #### **Input Power Down** The driver input power down pin, IPD\_D, is a TTL compatible input that can be used to place the driver in input power down (IPD) mode. IPD\_D functionality is described below in Table 3. | IPD_D | Operation | |-------|-----------| | 0 | Normal | | 1 | IPD Mode | Table 3. IPD\_D Functionality IPD mode should be invoked when the driver is in high impedance mode (DRV\_EN < DRV\_EN\*). When in IPD mode, the driver output leakage will be minimized. It is important to note that IPD\_D should not be left floating. If IPD\_D is not being used, it should be connected to GND. ### **PRELIMINARY** ## Circuit Description (continued) #### **Driver Level Inputs** The DVL and DVH pins are high impedance analog voltage inputs that establish the driver output levels of a logical "1" or "0" at DOUT. Due to possible offsets inherent in the driver, it may be necessary to apply a voltage to DVH or DVL that is slightly larger in magnitude than the desired DOUT voltage. ### **Driver Stability/Compensation** In order to ensure stability, 100 pF chip capacitors (with good high frequency characteristics) should be connected between the DVH and DVH\_CAP, as well as between DVL and DVL\_CAP pins. The connectivity of these external components can be seen in Figure 2. Figure 2. Driver External Compensation Component Connectivity #### **Super Voltage Operation** The Edge720 may be used to drive a super voltage level of up to 13.75V at the driver output, DOUT. In order to ensure that the desired super voltage level is driven, a slightly higher voltage will need to be switched onto the DVH or DVL pins to account for possible offsets in the driver. One Solution that can be used to implement super voltage functionality is included as a feature on the Edge4707. The Edge4707 features an analog MUX, which was designed to switch the driver input voltages between super voltage and standard levels. Analog MUX connectivity can be seen below in Figure 3. Figure 3. Analog MUX Connectivity for Super Voltage Operation It is important to note that when driving a super voltage level, the driver differential input voltage (DVH – DVL) must be in compliance with the specified range. Connecting the super voltage inputs (VIHH and VILL) of each analog MUX to the same super voltage source will ensure this. In addition, if the Edge720's comparator and load are connected to the driver output, as in typical relay-less test system architecture, they will need to be protected during super voltage operation as follows: - 1. Comparator must be placed in input power down mode (IPD C = 1 or SUPERV = 1) - Differential load voltage specification (VLOAD – VCM\_IN\_A(B)) must be met - 3. Load should be disabled (ISK\_IN, ISC\_IN = 0 mA, LD EN < LD EN\*) Compliance with the precautions above will ensure that the Edge720 is not inadvertently damaged during super voltage operation. **PRELIMINARY** # Circuit Description (continued) #### **Driver Current Inputs** The Edge720 driver also features a trio of current controlled inputs (BIAS, RADJ, and FADJ) that can be used to optimize the driver circuit's power consumption and AC characteristics to allow the Edge720 to be custom tailored to a broad spectrum of applications. #### **Driver Bias Input** The BIAS pin is an analog current input that establishes the internal driver bias current. This current, to some degree, also establishes the overall power consumption and AC performance of the driver. An external current source, such as a group F DAC on the Edge6420, can be used to provide a programmable current supply as well as minimize part-to-part performance variation within a test system to optimize performance. In lieu of using an Edge6420 Group F DAC for a programmable current source, a precision external resistor can be used to set the BIAS current as seen in Figure 4. BIAS input current can range from 0.5 mA to 1.25 mA. In general, increasing the BIAS input current will result in faster AC swings and increased power consumption. However, optimum BIAS input current will be a function of RADJ and FADJ input currents and thus BIAS cannot be set independently. Figure 4. Using an External Resistor to Establish the Input Current at BIAS, RADJ, and FADJ #### **Driver Slew Rate Adjustment** The RADJ and FADJ pins are current input pins that can be used to adjust the driver rising edge and falling edge slew rates, thus determining driver rise and fall times. The rising edge adjust pin, RADJ, controls the rate at which an output signal at DOUT transitions from low to high while the falling edge adjust pin, FADJ, controls the rate at which an output signal transitions from high to low. Similar to the BIAS input, it is recommended that an Edge6420 group F DAC provide these inputs. The Edge6420 is designed to facilitate all of the necessary inputs to operate the Edge720. However, in lieu of using the Edge6420, an external precision resistor can be connected as shown in Figure 4 to provide the RADJ and FADJ input currents. #### **Driver DC Accuracy** In the ideal case, the voltages applied to the driver level inputs (DVL and DVH) will correspond 1:1 with the driver output voltage appearing at DOUT as can be seen in Figure 5. Figure 5. Ideal Driver DC Transfer Characteristic In reality, the transfer characteristic of the driver circuit is non-ideal and thus the driver level input voltages do not correspond 1:1 with the driver output voltage. There are three parameters that can be used to quantify the deviation of the non-ideal driver transfer characteristic from the ideal one. These parameters are all specified in the "Driver DC Accuracy" section of the datasheet and are as follows: - 1. Offset Voltage - 2. Gain Error - 3. Linearity Error **PRELIMINARY** # Circuit Description (continued) The first parameter that will be discussed is offset voltage. Offset voltage is defined as the difference between the driver level input voltage and the driver output voltage at DOUT = OV. Offset voltage manifests itself as a DC shift of the ideal driver transfer characteristic as can be seen in Figure 6. Figure 6. The Effect of Offset Voltage on the Ideal Driver DC Transfer Characteristic The second parameter that will be discussed is gain error. Gain error is due to the fact that the gain of the driver circuit may not be unity (constant) as in the ideal case. This can have an effect on the slope of the ideal driver DC transfer characteristic as can be seen in Figure 7. Figure 7. The Effect of Gain Error on the Ideal Driver DC Transfer Characteristic The final parameter that is used when quantifying the deviation of the non-ideal transfer characteristic from the ideal one is linearity error. Linearity error is used to account for the fact that the driver DC transfer characteristic may not be completely linear, but guaranteed to fall within a window defined by the driver linearity specification (see Figure 8). Figure 8. The Effect of Linearity Error on the Ideal Driver DC Transfer Characteristic Of the three parameters that quantify the non-ideal behavior of the driver DC transfer characteristic, both offset voltage and gain error can be accounted for in software calibration and thus overall driver DC accuracy is governed by the linearity error of the device. **PRELIMINARY** # Circuit Description (continued) # **Comparator Circuit Description** #### Introduction The Edge720 features two on-chip comparators that are connected to form a window comparator. This window comparator can be used to determine whether an input signal at VINP is within a threshold window determined by the CVA and CVB pins. The comparator on the Edge720 is a variant of the comparator on the Edge710 and has been specifically designed to improve resistance to breakdown at super voltage levels. A block diagram of the Edge720's window comparator circuit can be seen in Figure 9. Figure 9. Block Diagram of the Edge720's Window Comparator #### **Comparator Inputs** The comparator circuit features one digital, three analog, and two power supply inputs. The digital inputs, IPD\_C and SUPERV, can be used to place the comparator into input power down mode. The analog inputs are CVA, CVB, and VINP. CVA and CVB set the comparator thresholds, while VINP is the comparator input voltage signal. The comparator output power supply input is PECL. The functionality of all of these inputs is described later in this section. #### **Comparator Input Power Down** The IPD\_C and SUPERV pins are TTL compatible inputs that can be used to place the Edge720's window comparator circuit into "Input Power Down" mode. IPD\_C and SUPERV functionality is described in Table 4. | SUPERV | IPD_C | Operation | |--------|------------|-----------| | 0 | 0 | Normal | | 0 | 1 | IPD mode | | 1 | 0 IPD mode | | | 1 | 1 | IPD mode | Table 4. IPD\_C Functionality When the comparator is placed in IPD mode, the comparator input, VINP, can be safely exposed to super voltage levels. Since the comparator circuit is not functional in this mode, it is recommended that IPD\_C be connected to GND when not in use. In addition to the input power down characteristics of VINP, SUPERV and IPD\_C control switches that internally connect the ISK\_IN and ISC\_IN inputs to protect the load circuit. #### Comparator Analog Inputs VINP is a high impedance analog voltage input pin that is used to read a desired voltage signal. VINP is internally connected to the non-inverting inputs of both on-chip comparators (as seen in Figure 9). VINP is also connected to two internal over-voltage diodes that are connected to VCC and VEE. These diodes are sized to handle up to 100 mA of current. CVA and CVB are high impedance analog voltage inputs that are used to set the threshold levels of the window comparator. **PRELIMINARY** # Circuit Description (continued) #### **Comparator Outputs** The comparator outputs QA(\*) and QB(\*) are open emitter outputs that can be used to determine where the input voltage measured at the VIN input is located in relation to the comparator thresholds, CVA and CVB. Comparator output functionality is described in Table 5. | VINP (V) | QA | QB | |------------------|----|----| | VINP < CVA(B) | 0 | 0 | | VINP > CVA(B) | 1 | 1 | | CVA < VINP < CVB | 1 | 0 | | CVA > VINP > CVB | 0 | 1 | Table 5. Window Comparator Truth Table #### **Comparator Power Supplies** PECL is the comparator output power supply input that determines the logic levels of the comparator circuit's differential outputs QA(\*) and QB(\*). When connected to GND, the comparator outputs will function as standard ECL outputs. However, by increasing the value of the PECL input voltage, QA(\*) and QB(\*) will track the PECL input voltage and also increase as shown below in Figure 10. Figure 10. The Influence of the PECL Input on Comparator Outputs #### **Comparator DC Accuracy** The DC accuracy of the Edge 720's comparator circuitry is quantified by the following datasheet specified parameters: - Comparator input offset voltage - Comparator hysteresis Comparator input offset voltage quantifies the region around the programmed threshold voltage applied to CVA(B) at which the voltage applied to VINP will cause the comparator output to transition states. Or more simply, it describes how far the actual threshold voltage of the comparator may deviate from the value which has been programmed at CVA(B). Comparator hysteresis quantifies the difference in the comparator threshold level when the comparator is triggered by a signal with a positive slope as opposed to one with a negative slope when the programmed threshold voltage at CVA(B) is held constant. In order words, hysteresis is a measure of the change in threshold voltage as a function of the comparator output state (see Figure 11). Typically, hysteresis is used to prevent multiple comparator output transitions due to slow input slew rates in a noisy environment. These slower inputs remain in the transition region for longer periods of time, allowing noise present to cause repeated threshold crossings. Figure 11. Hysteresis **PRELIMINARY** # Circuit Description (continued) # **Load Circuit Description** #### Introduction The Edge720 features a programmable load circuit which is capable of sourcing or sinking up to 35 mA over a –1V to +12V range, or being placed in a high impedance state. This circuit also features "split" commutating voltage inputs that allow it to be configured as a programmable voltage clamp. In addition, the BRIDGE\_SC and BRIDGE\_SK pins allow the load circuit's diode bridge to be connected to external current sources for increased low current accuracy. A functional schematic of the Edge720's load circuit can be seen below in Figure 12. Figure 12. Functional Schematic of the Edge720's Load Circuit #### Load Enable The Edge720 load circuit features a differential "Flex In" input labeled LD\_EN(\*). This input can be used to isolate the diode bridge from the on-chip current supplies, leaving the LOAD pin in a high impedance state. "Flex In" inputs are wide voltage inputs which allow the LD\_EN(\*) pin to be used with ECL, TTL, CMOS, or custom level inputs, and whose characteristics are described in Table 1. LD\_EN(\*) functionality is described in Table 6. | Load Enable Input | Operation | |-------------------|----------------| | LD_EN < LD_EN* | High Impedance | | LD_EN > LD_EN* | Active | Table 6. Load Enable Input Functionality Single-ended operation can be attained by connecting the inverting input, LD\_EN\* to the desired DC threshold level. #### **Current Programming Inputs** ISC\_IN and ISK\_IN are independently adjustable analog current inputs that control the amount of current being supplied to the diode bridge by the on-chip current supplies (see Figure 12). Consequently, these inputs can be used to program the amount of current being sourced (ISC\_IN) or sunk (ISK IN) at the load circuit output pin (LOAD). The on-chip current supplies have been designed to have a nominal gain of 20. Therefore, the magnitude of current sourced or sunk is equal to the magnitude of the control current scaled by a factor of 20. The ISK\_IN and ISC\_IN current programming inputs should be routed on a PCB such that coupling between the control inputs and the LOAD, VCM\_OUT\_A and VCM\_OUT\_B pins is minimized. Finally, it is also recommended that 1 k $\Omega$ of external series resistance be connected between these inputs and the source controlling them. A group E DAC on the Edge6420 offers a nice solution to controlling these inputs. #### **Commutating Voltage Inputs** VCM\_IN\_A(B) are high impedance analog voltage inputs to on-chip buffers that are used to set the voltage level at which the diode bridge switches from sourcing to sinking current when the load is connected as a standard active load (see Figure 15). If the voltages applied to VCM\_IN\_A(B) are more positive than that on the LOAD pin, the bridge will source current from the LOAD pin (see Figure 13). If the voltage applied to VCM\_IN\_A(B) is less than that at the LOAD pin, the bridge will sink current through the LOAD pin (see Figure 14). Figure 13. Edge720 Load Circuit Sources Current Figure 14. Edge720 Load Circuit Sinks Current **PRELIMINARY** ### Circuit Description (continued) #### **Commutating Voltage Compensation** The VCM\_CAP pin is an internal commutating buffer compensation pin that requires a fixed 0.01 $\mu F$ chip capacitor (with good high frequency characteristics) connected to GND. #### **Commutating Buffer Outputs** VCM\_OUT\_A(B) are connected to the outputs of the onchip commutating buffer, whose output voltages are determined by VCM\_IN\_A(B) (see Figure 12). The connection scheme of these pins will determine the configuration of the Edge720 load circuit. This allows the Edge720's load circuit to be quite versatile in that it can be configured in multiple ways. #### **Standard Active Load Configuration** One way to configure the load circuit of the Edge720 is as a standard active load. In order to operate the load as a standard active load, VCM\_IN\_A can be connected to VCM\_IN\_B and driven with the same source as shown in Figure 15. The 0.01 $\mu\text{F}$ bypass capacitors shown in Figure 15 are needed to supply current to the diode bridge during fast transients. Figure 15. Edge720 Load Circuit Connected as a Standard Active Load #### **Programmable Clamp Configuration** Another way to configure the load circuit of the Edge720 is as a programmable voltage clamp. Using this configuration allows the Edge720 load circuitry to be used as a transmission line termination scheme to minimize the reflections caused by an unmatched line. Using the Edge720 load circuit in this configuration offers a superior clamping solution to the more traditional voltage controlled diode clamp method. To configure the Edge720 load circuit as a programmable clamp, the load circuit should be configured as in Figure 16. The 0.01 $\mu\text{F}$ bypass capacitors shown in Figure 16 are needed to supply current to the diode bridge during fast transients. Figure 16. Edge720 Load Circuit Connected as a Programmable Voltage Clamp With the load configured in this manner, the voltage at the LOAD pin will be clamped within a range determined by the voltage at VCM\_OUT\_A and VCM\_OUT\_B. The voltage at VCM\_OUT\_A determines the low voltage-clamping limit, while the voltage at VCM\_OUT\_B determines the high voltage-clamping limit. It is important to note that when using the load circuit in this manner, ISC\_IN and ISK\_IN should be set to their maximum values. #### **External Diode Bridge Connections** The Edge720 features two pins, BRIDGE\_SC and BRIDGE\_SK, which allow access to the top and bottom of the diode bridge through 1 k $\Omega$ series resistors (see Figure 12). These pins can be connected to external current sources whenever it is desired to use sources that are more accurate than the on-chip sources. Connecting these pins may degrade the high impedance characteristics of the load when it is not enabled unless isolation relays are used to isolate the external current sources from the diode bridge. ### **PRELIMINARY** # Circuit Description (continued) #### **Load Circuit Current Accuracy** In the ideal case, the current that the load circuit will source or sink at the load pin will be equal to the magnitude of the current input applied to the current programming input pin (ISC\_IN, ISK\_IN) scaled by a factor of 20. This results in the ideal load circuit transfer characteristic seen in Figure 17. Figure 17. Ideal Load Circuit Current Transfer Characteristic In reality, the transfer characteristic of the load circuit current is non-ideal and thus the current being sourced or sunk at the LOAD pin will not be equal to the magnitude of the programming input currents at ISC\_IN or ISK\_IN scaled by a factor of 20. To account for these non-ideal effects, the accuracy of the on-chip current sources (ISC, ISK) is quantified by three parameters. These parameters are all specified in the "Programmable Load Current Accuracy" section of the datasheet and are as follows: - 1. Source/Sink Current Offset - 2. Source/Sink Current Gain - 3. Source/Sink Current Linearity Error The Source/Sink offset current specification quantifies the amount of current that may be needed at the programming inputs (ISC\_IN and ISK\_IN) before the current being sourced or sunk at the LOAD pin will actually turn on (see Figure 18). This allows for the offset to be calibrated to ensure that zero input current results in zero output current. Figure 18. Source/Sink Current Offset The Source/Sink current gain specification accounts for the fact that the gain of the actual on-chip current source (ISC, ISK) may not be 20 as in the ideal case. This may result in the possibility of a deviation in the slope of the load circuit transfer characteristic when it is in the linear region as shown in Figure 19. Figure 20. Source/Sink Current Gain The Source/Sink current linearity specification quantifies the amount the load transfer characteristic deviates from a predicted ideal transfer characteristic in the linear region as shown in Figure 20. Figure 20. Source/Sink Current Linearity **PRELIMINARY** # Circuit Description (continued) #### **Load Circuit Commutating Voltage Accuracy** The accuracy of the load circuit commutating voltage is dependent upon the commutating buffer. The accuracy of this buffer is quantified by three parameters. These parameters are all specified in the "Commutating Voltage Accuracy" section of the datasheet and are as follows: - Offset Voltage - 2. Gain Error - 3. Linearity Error These parameters affect the ideal voltage transfer characteristic of the commutating buffer in the same manner as they affect the ideal transfer characteristic of the driver circuit. Please refer to the Driver DC Accuracy section for a detailed description of these effects. ### **Additional Features** #### **Thermal Monitor** The Edge720 features an on-chip string of five thermal diodes that allow for a method of accurate die temperature measurement (see Figure 21). Using an external bias current of 100 $\mu$ A injected through the string, the Edge720 junction temperature follows the equation: $$Ti[^{\circ}C] = \{ANODE - CATHODE \} / 5 - .7752\} / (-.0018)$$ Figure 21. Edge720 Thermal Diode String #### Low Leakage Pin Electronics Implementation The Edge720 is capable of supporting a total DCL (driver + comparator + load) leakage of less than 100 nA. This extremely low leakage current capability enables the Edge720 to be ideally suited for relay-less ATE system architecture. In order to realize low leakage functionality, the following conditions must be met: - 1. Driver circuit must be in IPD mode (IPD\_D = 1) - Comparator circuit must be in IPD mode (IPD\_C = 1) - Load circuit must be disabled (high impedance mode: LD\_EN < LD\_EN\*, ISC IN = ISK IN = 0 mA) #### Connectivity The Edge720 can be easily combined with other Edge devices to create simple, yet high performance solutions to many challenges in ATE. One possible ATE solution that consists of the Edge6420 DAC, Edge4707 PMU, and Edge720 DCL is shown in Figure 22. #### **Power Sequencing** In order to avoid the possibility of latch-up, the following power-up requirements must be satisfied: - 1. $VEE \leq GND \leq VCC$ at all times - 2. VEE ≤ All Inputs ≤ VCC The following power sequencing can be used as a guideline when using the Edge720: Power Up Sequence - 1. VEE - 2. VCC - 3. Analog Inputs - 4. Digital Inputs Power Down Sequence - 1. Digital Inputs - 2. Analog Inputs - 3. VCC - 4. VEE **PRELIMINARY** # **Applications Information** #### ATE Chipset Connections Actual implementation of chipset may differ. The diagram above is conceptual only. Figure 22. Connectivity of Edge6420 DAC, Edge4707 PMU, and Edge720 DCL **PRELIMINARY** Applications Information (continued) ### **Required External Components** to the load circuit. **PRELIMINARY** # Package Information ### Edge720BXF 10 mm X 10 mm TQFP Heatsink #### Notes: - 1. No cone requirement. - 2. "D" dimension is the total thickness. - 3. Material: Pure copper OFHC 0.9999 with stress relief. - 4. All surface bare copper. - 5. No burrs allowed on the heatsink sides. - 6. This heatsink can be used for die-up molding. - 7. Drawing not to scale. - 8. Stamped heatsink. #### Dimensions (in mils): A: $300 \pm 1$ B: 197 ± 1 D: 20 ± 1 F: $30 \pm 1$ E: 10 ± 1.5 G: 30 (Basic) H: 115 (Basic) R: 20 (Basic) PRELIMINARY # Recommended Operating Conditions | Parameter | Symbol | Min | Тур | Max | Units | |---------------------------------------------------|-----------|--------|-------|--------|-------| | Positive Power Supply | VCC | +15.25 | +15.5 | +15.75 | V | | Negative Power Supply | VEE | -4.75 | -4.5 | -4.25 | V | | Total Analog Supply | VCC – VEE | 19.5 | 20.0 | 20.5 | V | | Comparator Output Supply | PECL | 0 | 3.3 | 5.0 | V | | Junction Temperature | TJ | 50 | | 80 | °C | | Thermnal Resistance of Package (Junction to Case) | θЈС | | 14.1 | | °C/W | PRELIMINARY # Absolute Maximum Ratings | Parameter | Symbol | Min | Max | Units | |---------------------------------------------------------------|--------------------------------------|------------------|----------------------|----------------| | VCC (relative to GND) | VCC | 0 | 16.5 | V | | VEE (relative to GND) | VEE | -10 | 0 | V | | Total Power Supply | VCC – VEE | | 21.0 | V | | PECL (relative to GND) | PECL | -0.1 | 5.5 | V | | | | | | | | Digital Input Voltages | DHI(*), DVR_EN(*), LD_EN(*) | VEE | +7.0 | V | | Digital TTL Input Voltages | IPD_D, IPD_C, SUPERV | -2.5 | 6.0 | V | | Analog Input Voltages | CVA, CVB, DVH, DVL, VINP, LOAD | VEE | VCC | V | | Analog DOUT Voltage (DRV_EN < DRV_EN*) | DOUT | VEE + 2.0 | VCC - 1.5 | V | | Analog Input Currents | ISC_IN, ISK_IN<br>RADJ, FADJ<br>BIAS | -0.125<br>0<br>0 | 2.25<br>1.45<br>1.45 | mA<br>mA<br>mA | | Digital Output Currents | QA/QA*; QB/QB* | 0 | 50 | mA | | Static Driver Output Current | lout | -40 | +40 | mA | | Driver Swing | DVH – DVL | -0.5 | 13 | V | | Differential Comparator Voltage<br>(SUPERV = 0 and IPD_C = 0) | VINP – CVA(B) | -13 | +9 | V | | Differential Comparator Voltage<br>(SUPERV = 1 or IPD_C = 1) | VINP – CVA(B) | -15 | +15 | V | | Load Input Voltage | LOAD – VCM_IN_A(B) | -13 | +13 | V | | Commutating Voltage Breakdown Limit | VCM_IN_A(B) | VCC – 16.25 | VCC | V | | | | | | | | Storage Temperature | TS | -65 | +150 | °C | | Junction Temperature (Note 1) | TJ | | +125 | °C | | Soldering Temperature<br>(5 seconds, .25" from the pin) | TSOL | | +260 | °C | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these, or any other conditions beyond those listed, is not implied. Exposure to absolute maximum conditions for extended periods may affect device reliability. Note 1: This device does not contain internal thermal limiting; external cooling is required. PRELIMINARY # DC Characteristics # **Power Supply Consumption** | Parameter | Symbol | Min | Тур | Max | Units | |------------------------------------------------------------------------|------------|------|-------------|-----|----------| | Load + Comparator + Driver (Quiescent) Positive Supply Negative Supply | ICC<br>IEE | -210 | 155<br>-175 | 175 | mA<br>mA | | PECL (Quiescent) | IPECL | | 25 | 30 | mA | | Quiescent Power Dissipation (per chip) | Pdiss | | 3.2 | | W | PRELIMINARY # DC Characteristics (continued) ## **Driver Circuit** | Parameter | Symbol | Min | Тур | Max | Units | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------|----------|----------------------------------------------------|--------------------------------| | Analog Input Voltages Driver Level Input Voltages DVH "High Level" Input Voltage Level DVL "Low Level" Input Voltage Level DVH "Super Voltage" Input Voltage Level DVL "Super Voltage" Input Voltage Level Differential Input Voltage Range | VDVH<br>VDVL<br>VDVHH<br>VDVLH<br>VDVH – VDVL | VEE + 4.0<br>VEE + 3.5<br>VEE + 4.0<br>VEE + 3.5<br>O | | VCC - 3.5<br>VCC - 4.5<br>VCC - 1.75<br>VCC - 1.75 | V<br>V<br>V<br>V | | Analog Input Currents<br>DVH, DVL Input Current<br>RADJ, FADJ Input Current<br>BIAS Input Current | IDVH, IDVL<br>IRADJ, IFADJ<br>IBIAS | –50<br>0.4<br>0.5 | | 50<br>1.25<br>1.25 | μA<br>mA<br>mA | | Compliance Voltage Range for IRADJ, IFADJ, IBIAS ≤ 1.25 mA | VRADJ, VFADJ,<br>VBIAS | 0 | | 3.0 | V | | Driver Output Characteristics DC Static Output Current (Non-Super Voltage) DC Dynamic Output Current (Non-Super Voltage) DC Output Current (Super Voltage) Output Impedance (@ ±25 mA) | I <sub>OUT</sub><br>I <sub>OUT</sub> Dynamic<br>SV <sub>IOUT</sub><br>Rout | -35<br>0<br>0.5 | ±90<br>2 | 35<br>6<br>4.5 | mA<br>mA<br>mA<br>Ω | | DOUT Leakage (-8V ≤DOUT - CVA(B) ≤ 8V) HiZ Mode @ 1.5V < DOUT < 12V IPD Mode @ (VEE + 3.5V) ≤ DOUT < 0V @ 0V ≤DOUT ≤+8V @ 8V < DOUT ≤ 12V @ 12V < DOUT ≤ 13V | I_LEAK<br>I_LEAK<br>I_LEAK<br>I_LEAK<br>I_LEAK | -1<br>-300<br>-15<br>-30<br>-100 | | 1<br>300<br>15<br>30<br>100 | μΑ<br>nA<br>nA<br>nA<br>nA | | Driver DC Accuracy Driver High (DOUT Range: VEE + 4.0V to VCC - 3.5V) Offset Voltage Gain Linearity Super Voltage Offset (DOUT = VCC - 2.5) Offset Voltage Temperature Coefficient | VDVH – VDOUT<br>VDOUT/VDVH<br>DVHINL<br>VDVHH – VDOUT<br>AVDOUT / AT | -125<br>0.98<br>-20 | 0.25 | 125<br>1<br>20<br>500 | mV<br>V/V<br>mV<br>mV<br>mV/°C | | Driver Low (DOUT Range: VEE + 4V to VCC - 4.5V) Offset Voltage Gain Linearity Super Voltage Offset (DOUT = VCC - 3.5) Offset Voltage Temperature Coefficient | DVL – VDOUT<br>VDOUT/VDVL<br>DVLINL<br>VDVLH – VDOUT<br>AVDOUT / AT | -125<br>0.98<br>-20 | 0.25 | 125<br>1<br>20<br>2000 | mV<br>V/V<br>mV<br>mV<br>mV°C | | Digital Input Voltages DHI(*), DVR_EN(*) Input Voltage Range Differential Input Swing IPD_D Input Low Voltage IPD_D Input High Voltage | VFLEXINPUT<br>Input – Input*<br>VIL<br>VIH | VEE + 2.75<br>±0.25 | | 5<br>±4.0<br>0.5 | V<br>V<br>V | | Digital Input Current DHI(*), DVR_EN(*), IPD_D<br>DHI(*), DVR_EN(*)<br>IPD_D | IFLEXINPUT<br>I <sub>IPD_D</sub> | -350<br>-100 | | 350<br>100 | μΑ<br>μΑ | PRELIMINARY # DC Characteristics (continued) ## **Comparator Circuit** | Parameter | Symbol | Min | Тур | Max | Units | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------|------------|-----------------------------|----------------------| | Analog Input Voltages Comparator Input Voltage Range Comparator Threshold Voltage Range Differential Comparator Voltage Range | VINP<br>CVA, CVB<br>VINP – CVA(B) | VEE + 3.5<br>VEE + 3.5<br>-8 | | VCC - 3.5<br>VCC - 3.5<br>8 | V<br>V<br>V | | Analog Input Currents Threshold Input Current VINP Input Current Normal Mode | I_CVA(B) | -50 | | 50 | μA | | (IPD_C = 0, SUPERV = 0) IPD Mode (IPD_C = 1 or SUPERV = 1, | IVINP | -3 | | 3 | μА | | VEE + $3.5 \le \text{CVA(B)} \le +8\text{V}$<br>@ VEE + $3.5 \le \text{VINP} < 0\text{V}$<br>@ 0V $\le \text{VINP} \le 8\text{V}$<br>@ 8V $< \text{VINP} \le 12\text{V}$<br>@ 12V $< \text{VINP} \le 13\text{V}$ | IVINP<br>IVINP<br>IVINP<br>IVINP | -100<br>-25<br>-50<br>-50 | | 100<br>25<br>50<br>50 | nA<br>nA<br>nA<br>nA | | DC Accuracy Comparator Hysteresis Comparator Offset Comparator Offset Temperature Coefficient VINP Input Impedance (Note 1) | V(hys)<br>Vos<br>ΔVos / ΔΤ<br>R <sub>IN</sub> | -20<br>2 | 10<br>0.04 | 20 | mV<br>mV<br>mV/°C | | Digital Input Voltage IPD_C Input Low Voltage IPD_C Input High Voltage | VIL<br>VIH | 2.0 | | 0.5 | V | | Digital Input Current<br>IPD_C Input Current Range | I_IPD_C | -100 | | 100 | μΑ | | Digital Output Voltage<br>Differential Output Swing<br>Output Common Mode Range | VQA-VQA* , VQB-VQB* <br> VQA+VQA* /2, VQB+VQB* /2 | 400<br>PECL – 1.5 | | PECL – 1.1 | mV<br>V | PRELIMINARY # DC Characteristics (continued) ### **Load Circuit** | Parameter | Symbol | Min | Тур | Max | Units | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------|-----|----------------------------|----------------------| | Programmable Load Analog Inputs Current Programming Inputs (ISC_IN, ISK_IN) Input Compliance Voltage Range Input Current Range | VISC_IN, VISK_IN<br>IISC_IN, IISK_IN | -0.1<br>0 | | 2.5<br>1.93 | V<br>mA | | Commutating Buffer Input (VCM_IN) Commutating Buffer Input Voltage Range Commutating Buffer Input Current Range | VVCM_IN<br>IVCM_IN | VCC - 16<br>-100 | | VCC - 7.5<br>100 | V<br>µA | | Auxilliary Current Source Inputs BRIDGE_SC, BRIDGE_SK Input Resistance | Rin | | 1 | | kΩ | | Programmable Load Digital Inputs LOAD Enable Inputs (LD_EN(*)) Digital Input Voltage Range Differential Input Swing Digital Input Current | VLD_EN(*)<br>VLD_EN – VLD_EN*<br>ILDEN(*) | VEE + 2.75<br>±0.25<br>-350 | | 5<br>±4.0<br>350 | V<br>V<br>µA | | Programmable Load Output LOAD Output Voltage Range LOAD Output Current Range Differential Load Voltage LOAD Output Impedance | VLOAD<br>ILOAD<br>VLOAD – VCM_IN<br>Zout | VEE + 3.5<br>-35<br>-11<br>5 | | VCC - 3.5<br>35<br>11<br>8 | V<br>mV<br>V<br>Ω | | On-Chip Current Source Leakage ( $-8V \le LOAD - CVA(B) \le 8V$ ) ISK_IN = ISC_IN = 0 mA, Load Circuit Enabled HiZ Mode (IPD_C = 0, SUPERV = 0, LD_EN < LD_EN*) @ VEE + $3.5 \le LOAD \le 12V$ | ILOAD<br>ILOAD | -300<br>-1 | | 300<br>1 | nA<br>μA | | IPD Mode (IPD_C = 1 or SUPERV = 1, LD_EN < LD_EN*) @ VEE + 3.5 < LOAD < 0V @ 0V ≤ LOAD ≤ 8V @ 8V < LOAD < 12V @ 12V < LOAD ≤ 13V | ILOAD<br>ILOAD<br>ILOAD<br>ILOAD | -250<br>-15<br>-30<br>-100 | | 250<br>15<br>30<br>100 | nA<br>nA<br>nA<br>nA | **PRELIMINARY** # DC Characteristics (continued) ### Load Circuit (continued) | Parameter | | Symbol | Min | Тур | Max | Units | |-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------|-----------------------------------------------|-----------|----------------------------------------|----------------------------------| | Programmable Load Current Accuracy<br>Source/Sink Current Offset<br>Source/Sink Current Gain<br>Source/Sink Current Linearity Error | | los<br>Ai | 1<br>18 | | 14<br>22 | μA<br>mA/mA | | 20 μA, 30 μA 25<br>30 μA, 130 μA 80<br>130 μA, 500 μA 31<br>500 μA, 750 μA 62<br>750 μA, 1 mA 87<br>1 mA, 1.2 mA 1.2 | t Point<br>5 μΑ<br>0 μΑ<br>5 μΑ<br>25 μΑ<br>75 μΑ<br>1 mA<br>85 mA | Actual-Programmed | -5<br>-15<br>-50<br>-50<br>-50<br>-50<br>-100 | | 5<br>15<br>50<br>50<br>50<br>50<br>100 | µА<br>µА<br>µА<br>µА<br>µА<br>µА | | TempCo of Load Current | | ΔILOAD / ΔΤ | | ±(0.1%+1) | | μΑ/°C | | Commutating Voltage Accuracy<br>Commutating Buffer Offset Voltage @ VO<br>TempCo of Buffer Output Voltage | CM_IN = OV) | VOS<br>ΔVCMOUT_A(B) / ΔΤ | -100 | 0.02 | 100 | mV<br>mV/°C | Driver + Comparator + Load Combined Leakage – IPD Mode (IPD\_D = 1, IPD\_C = 1 or SUPERV = 1, DRV\_EN < DRV\_EN\*, LD\_EN < LD\_EN\*, VEE + $3.5 \le CVA(B) \le +8V$ | Parameter | Symbol | Min | Тур | Max | Units | |---------------------------------------|--------|------|-----|-----|-------| | Leakage Current | | | | | | | @ VEE + 3.5 ≤ DOUT + VINP + LOAD < 0V | ILEAK | -450 | | 450 | nA | | @ -OV ≤ DOUT + VINP + LOAD ≤ 8V | ILEAK | -30 | | 30 | nA | | @ 8V < DOUT + VINP + LOAD ≤ 12V | ILEAK | -50 | | 50 | nA | | @ 12V < DOUT + VINP + LOAD ≤ 13V | ILEAK | -300 | | 300 | nA | DC conditions (unless otherwise specified): Over the full "Recommended Operating Conditions". Note 1: Not production tested. Guaranteed by design and characterization. # **PRELIMINARY** # **AC Characteristics** | Parameter | Symbol | Min | Тур | Max | Units | |-----------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------|--------------------------|--------------------|-------------------------| | Driver Propagation Delay Data to Output Enable to HiZ (Note 2) Enable to Output Active (Note 2) Propagation Delay to TEMPCO | Tpd<br>Tpd<br>Tpd<br>ΔTPD/ΔT | | 1.5<br>1.5<br>1.5<br>1.0 | 3.0<br>3.0<br>3.0 | ns<br>ns<br>ns<br>ps/°C | | Driver Rise/Fall Times<br>800 mV (20% - 80%)<br>3V (10% - 90%)<br>5V (10% - 90%) | Tr/Tf<br>Tr/Tf<br>Tr/Tf | | 800<br>1.2<br>2.0 | 1000<br>1.3<br>2.1 | ps<br>ns<br>ns | | Driver Rise/Fall Time Variation | Tr – Tf | | ±50 | | ps | | Fmax (10% Amplitude Reduction)<br>800 mV<br>3V<br>5V | Fmax<br>Fmax<br>Fmax | 500<br>350<br>150 | | | MHz<br>MHz<br>MHz | | Driver Minimum Pulse Width (10% Amplitude Reduction) 800 mV 3V 5V | | | 1<br>2<br>3 | | ns<br>ns<br>ns | | Driver Output Capacitance | Cout | | 2 | | pF | AC test conditions (unless otherwise specified): "Recommended Operating Conditions". IRADJ = IFADJ = 1.1 mA. IBIAS = 0.8 mA, VINP terminated with $50\Omega$ to GND, QA(\*), QB(\*) terminated with $50\Omega$ to PECL -2V, ISC\_IN - ISK\_IN = 1.93 mA. Note 2: Driver Enable/Disable Tpd is depicted below: Driver Enable/Disable Tpd **PRELIMINARY** # AC Characteristics (continued) #### **Comparator Circuit** | Parameter | Symbol | Min | Тур | Max | Units | |------------------------------------------------|-----------|-----|-----|-----|-------| | Comparator Propagation Delay | Tpd | | 1.5 | 3.0 | ns | | TempCo of Propagation Delay | ΔTpd / ΔT | | 7.0 | | ps/°C | | Comparator Input Slew Rate Tracking | SRT | 4.0 | | | V/ns | | Comparator Input Capacitance | Cin | | 2.0 | | pF | | Digital Output Rise and Fall Times (20% - 80%) | Tr, Tf | | 500 | | ps | | Comparator Minimum Pulse Width | MPW | 1.2 | | | ns | #### **Load Circuit** | Parameter | Symbol | Min | Тур | Max | Units | |-----------------------------------------------------------------|-------------------|-----|------------|------------|----------| | Load Propagation Delay (Note 3) Inhibit to lout lout to Inhibit | Tpd_on<br>Tpd_off | | 3.8<br>3.8 | 5.0<br>6.0 | ns<br>ns | | Load Output Capacitance Load Active Load Off | Cout<br>Cout | | 3.5<br>2.0 | | pF<br>pF | AC test conditions (unless otherwise specified): "Recommended Operating Conditions". IRADJ = IFADJ = 1.1 mA. IBIAS = 0.8 mA, VINP terminated with $50\Omega$ to GND, QA(\*), QB(\*) terminated with $50\Omega$ to PECL -2V, ISC\_IN - ISK\_IN = 1.93 mA. *Note 3:* Load propagation delay is defined below: Load Propagation Delay PRELIMINARY # Ordering Information | Model Number | Package | |--------------|-------------------------------------------------| | E720BXF | 52 Lead Exposed Pad QFP<br>(5 x 5 mm heat slug) | | EVM720BXF | Edge720 Evaluation Board | # Contact Information Semtech Corporation High-Performance Division 10021 Willow Creek Rd., San Diego, CA 92131 Phone: (858)695-1808 FAX (858)695-2633 PRELIMINARY Revision History Current Revision Date: April 24, 2002 Previous Revision Date: August 13, 2002 | Page<br># | Section Name | Previous Revision | Current Revision | |-----------|--------------|-------------------|-------------------------------------------------------------------------| | all | All Sections | | All Sections Rewritten<br>Status changed from "Target" to "Preliminary" |