# DS1305 Serial Alarm Real-Time Clock #### www.maxim-ic.com #### **FEATURES** - Real-time clock (RTC) counts seconds, minutes, hours, date of the month, month, day of the week, and year with leap-year compensation valid up to 2100 - 96-byte, battery-backed NV RAM for data storage - Two time-of-day alarms, programmable on combination of seconds, minutes, hours, and day of the week - Serial interface supports Motorola SPI<sup>™</sup> (serial peripheral interface) serial data ports or standard 3-wire interface - Burst mode for reading/writing successive addresses in clock/RAM - Dual-power supply pins for primary and backup power supplies - Optional trickle charge output to backup supply - 2.0V to 5.5V operation - Optional industrial temperature range: -40°C to +85°C - Available in space-efficient, 20-pin TSSOP package - Underwriters Laboratory (UL) recognized # **ORDERING INFORMATION** | DS1305 | 16-Pin DIP (300mil) | |----------|---------------------------| | DS1305N | 16-Pin DIP (Industrial) | | DS1305E | 20-Pin TSSOP (173mil) | | DS1305EN | 20-Pin TSSOP (Industrial) | SPI is a trademark of Motorola, Inc. #### PIN ASSIGNMENT DS1305 20-Pin TSSOP (4.4mm) DS1305 16-Pin DIP (300mil) Package dimension information can be found at: http://www.maxim-ic.com/TechSupport/DallasPackInfo.htm # TYPICAL OPERATING CIRCUIT 1 of 20 061202 #### PIN DESCRIPTION V<sub>CC1</sub> - Primary Power Supply V<sub>CC2</sub> - Backup Power Supply V<sub>BAT</sub> -+3V Battery Input V<sub>CCIF</sub> - Interface Logic Power-Supply Input GND - Ground X1, X2 - 32,768kHz Crystal Connection INT0 - Interrupt 0 Output INT1 - Interrupt 1 Output SDI - Serial Data In SDO - Serial Data Out CE - Chip Enable SCLK - Serial Clock SERMODE - Serial Interface Mode PF - Power-Fail Output #### DESCRIPTION The DS1305 serial alarm real-time clock provides a full binary coded decimal (BCD) clock calendar that is accessed by a simple serial interface. The clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The end of the month date is automatically adjusted for months with fewer than 31 days, including corrections for leap year. The clock operates in either the 24-hour or 12-hour format with AM/PM indicator. In addition, 96 bytes of NV RAM are provided for data storage. An interface logic power-supply input pin ( $V_{CCIF}$ ) allows the DS1305 to drive SDO and $\overline{PF}$ pins to a level that is compatible with the interface logic. This allows an easy interface to 3V logic in mixed supply systems. The DS1305 offers dual-power supplies as well as a battery input pin. The dual power supplies support a programmable trickle charge circuit that allows a rechargeable energy source (such as a super cap or rechargeable battery) to be used for a backup supply. The $V_{BAT}$ pin allows the device to be backed up by a non-rechargeable battery. The DS1305 is fully operational from 2.0V to 5.5V. Two programmable time-of-day alarms are provided by the DS1305. Each alarm can generate an interrupt on a programmable combination of seconds, minutes, hours, and day. "Don't care" states can be inserted into one or more fields if it is desired for them to be ignored for the alarm condition. The time-of-day alarms can be programmed to assert two different interrupt outputs or to assert one common interrupt output. Both interrupt outputs operate when the device is powered by $V_{\rm CC1}$ , $V_{\rm CC2}$ , or $V_{\rm BAT}$ . The DS1305 supports a direct interface to SPI serial data ports or standard 3-wire interface. A straightforward address and data format is implemented in which data transfers can occur 1 byte at a time or in multiple-byte-burst mode. #### **OPERATION** The block diagram in Figure 1 shows the main elements of the serial alarm RTC. The following paragraphs describe the function of each pin. Figure 1. BLOCK DIAGRAM # SIGNAL DESCRIPTIONS $V_{CC1}$ – DC power is provided to the device on this pin. $V_{CC1}$ is the primary power supply. $V_{\rm CC2}$ – This is the secondary power supply pin. In systems using the trickle charger, the rechargeable energy source is connected to this pin. $V_{BAT}$ – Battery input for any standard 3V lithium cell or other energy source. UL recognized to ensure against reverse charging current when used in conjunction with a lithium battery. See "Conditions of Acceptability" at http://www.maxim-ic.com/TechSupport/QA/ntrl.htm. $V_{CCIF}$ (Interface Logic Power-Supply Input) – The $V_{CCIF}$ pin allows the DS1305 to drive SDO and PF output pins to a level that is compatible with the interface logic, thus allowing an easy interface to 3V logic in mixed supply systems. This pin is physically connected to the source connection of the p-channel transistors in the output buffers of the SDO and $\overline{PF}$ pins. **SERMODE** (Serial Interface Mode Input) – The SERMODE pin offers the flexibility to choose between two serial interface modes. When connected to GND, standard 3-wire communication is selected. When connected to $V_{CC}$ , SPI communication is selected. **SCLK (Serial Clock Input)** – SCLK is used to synchronize data movement on the serial interface for either the SPI or 3-wire interface. **SDI (Serial Data Input)** – When SPI communication is selected, the SDI pin is the serial data input for the SPI bus. When 3-wire communication is selected, this pin must be tied to the SDO pin (the SDI and SDO pins function as a single I/O pin when tied together). **SDO** (Serial Data Output) – When SPI communication is selected, the SDO pin is the serial data output for the SPI bus. When 3-wire communication is selected, this pin must be tied to the SDI pin (the SDI and SDO pins function as a single I/O pin when tied together). **CE** (Chip Enable) – The chip enable signal must be asserted high during a read or a write for both 3-wire and SPI communication. This pin has an internal 55k pulldown resistor (typical). INTO (Interrupt 0 Output) – The $\overline{\text{INTO}}$ pin is an active low output of the DS1305 that can be used as an interrupt input to a processor. The $\overline{\text{INTO}}$ pin can be programmed to be asserted by only Alarm 0 or can be programmed to be asserted by either Alarm 0 or Alarm 1. The $\overline{\text{INTO}}$ pin remains low as long as the status bit causing the interrupt is present and the corresponding interrupt enable bit is set. The $\overline{\text{INTO}}$ pin operates when the DS1305 is powered by $V_{CC1}$ , $V_{CC2}$ , or $V_{BAT}$ . The $\overline{\text{INTO}}$ pin is an open drain output and requires an external pullup resistor. INT1 (Interrupt 1 Output) – The INT1 pin is an active-low output of the DS1305 that can be used as an interrupt input to a processor. The $\overline{\text{INT1}}$ pin can be programmed to be asserted by Alarm 1 only. The $\overline{\text{INT1}}$ pin remains low as long as the status bit causing the interrupt is present and the corresponding interrupt enable bit is set. The $\overline{\text{INT1}}$ pin operates when the DS1305 is powered by $V_{CC1}$ , $V_{CC2}$ , or $V_{BAT}$ . The $\overline{\text{INT1}}$ pin is an open-drain output and requires an external pullup resistor. Both INT0 and INT1 are open-drain outputs. The two interrupts and the internal clock continue to run regardless of the level of $V_{CC}$ (as long as a power source is present). $\overline{PF}$ (Power-Fail Output) – The $\overline{PF}$ pin is used to indicate loss of the primary power supply (V<sub>CC1</sub>). When V<sub>CC1</sub> is less than V<sub>CC2</sub> or is less than V<sub>BAT</sub>, the $\overline{PF}$ pin is driven low. **X1, X2** – Connections for a standard 32.768kHz quartz crystal. The internal oscillator is designed for operation with a crystal having a specified load capacitance of 6pF. For more information on crystal selection and crystal layout considerations, refer to *Application Note 58*, "Crystal Considerations with Dallas Real-Time Clocks." The DS1305 can also be driven by an external 32.768kHz oscillator. In this configuration, the X1 pin is connected to the external oscillator signal and the X2 pin is floated. ### RECOMMENDED LAYOUT FOR CRYSTAL #### **CLOCK ACCURACY** The accuracy of the clock is dependent upon the accuracy of the crystal and the accuracy of the match between the capacitive load of the oscillator circuit and the capacitive load for which the crystal was trimmed. Additional error is added by crystal frequency drift caused by temperature shifts. External circuit noise coupled into the oscillator circuit can result in the clock running fast. Refer to *Application Note 58*, "Crystal Considerations with Dallas Real-Time Clocks" for detailed information. # CLOCK, CALENDAR, AND ALARM The time and calendar information is obtained by reading the appropriate register bytes. The RTC registers and user RAM are illustrated in Figure 2. The time, calendar, and alarm are set or initialized by writing the appropriate register bytes. Note that some bits are set to 0. These bits always read 0 regardless of how they are written. Also note that registers 12h to 1Fh (read) and registers 92h to 9Fh are reserved. These registers always read 0 regardless of how they are written. The contents of the time, calendar, and alarm registers are in the BCD format. Except where otherwise noted, the initial power on state of all registers is not defined. Therefore, it is important to enable the oscillator (EOSC = 0) and disable write protect (WP = 0) during initial configuration. #### WRITING TO THE CLOCK REGISTERS The internal time and date registers continue to increment during write operations. However, the countdown chain is reset when the seconds register is written. Writing the time and date registers within one second after writing the seconds register ensures consistent data. Terminating a write before the last bit is sent aborts the write for that byte. #### READING FROM THE CLOCK REGISTERS Buffers are used to copy the time and date register at the beginning of a read. When reading in burst mode, the user copy is static while the internal registers continue to increment. Figure 2. RTC REGISTERS AND ADDRESS MAP | HEX AD | DRESS | D:47 | D:40 | D:45 | D:44 | D:40 | D:40 | D:44 | D:40 | DANCE | | |--------|--------|------|--------------------------|--------------|---------|-------|-----------|-------|------|-------------|-------------| | READ | WRITE | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | RANGE | | | 00H | 80H | 0 | | 10-SE | C | SEC | | | | 00–59 | | | 01H | 81H | 0 | | 10-MII | V | | N | 1IN | | 00–59 | | | | | | 12 | Р | | | | | | 01–12 + P/A | | | 02H | 82H | 0 | 12 | Α | 10-HR | | HO | URS | | 00–23 | | | | | | 24 | 10 | | | | | | 00–23 | | | 03H | 83H | 0 | 0 | 0 | 0 | | D | AY | | 1–7 | | | 04H | 84H | 0 | 0 | 10-l | DATE | | D/ | ATE | | 1–31 | | | 05H | 85H | 0 | 0 | 10-M | IONTH | | MC | NTH | | 01–12 | | | 06H | 86H | | 1 | 10 YEAR YEAR | | | | | | 00–99 | | | _ | _ | | | | _ | | | | | | | | 07H | 87H | M | 1 | 0-SEC AL | _ARM | | SEC ALARM | | | 00–59 | | | H80 | 88H | M | 1 | 0-MIN AL | ARM | | MIN A | ALARM | | 00–59 | | | | | | | 12 | Р | | | | | | 01–12 + P/A | | 09H | 89H | M | 12 | Α | 10 HR | | HOUR | ALARM | | 01-12 1 F/A | | | | | | 24 | 10 | | | | | | 00–23 | | | 0AH | 8AH | M | 0 | 0 | 0 | | DAY ALARM | | | 01–07 | | | _ | _ | | | | ALAR | M 1 | | | | _ | | | 0BH | 8BH | M | 1 | 0-SEC AL | _ARM | | SEC | ALARM | | 00–59 | | | 0CH | 8CH | M | 1 | 0-MIN AL | .ARM | | MIN A | ALARM | | 00–59 | | | | | | 12 | Р | | | | | | 01–12 + P/A | | | 0DH | 8DH | M | | Α | 10 HR | | HOUR | ALARM | | 01-12 1 177 | | | | | | 24 | 10 | | | | | | 00–23 | | | 0EH | 8EH | M | 0 | 0 | 0 | | | ALARM | | 01–07 | | | 0FH | 8FH | | CONTROL REGISTER | | | | | | | _ | | | 10H | 90H | | STATUS REGISTER | | | | | | | _ | | | 11H | 91H | | TRICKLE CHARGER REGISTER | | | | | | | | | | 12–1FH | 92–9FH | | RESERVED | | | | | | | | | | 20-7FH | A0-FFH | | | 96 | BYTES U | SER R | AM | | | 00-FF | | **Note:** Range for alarm registers does not include mask'm' bits. The DS1305 can be run in either 12-hour or 24-hour mode. Bit 6 of the hours register is defined as the 12- or 24-hour mode select bit. When high, the 12-hour mode is selected. In the 12-hour mode, bit 5 is the AM/PM bit with logic high being PM. In the 24-hour mode, bit 5 is the second 10-hour bit (20 to 23 hours). The DS1305 contains two time-of-day alarms. Time-of-day Alarm 0 can be set by writing to registers 87h to 8Ah. Time-of-day Alarm 1 can be set by writing to registers 8Bh to 8Eh. The alarms can be programmed (by the INTCN bit of the control register) to operate in two different modes; each alarm can drive its own separate interrupt output or both alarms can drive a common interrupt output. Bit 7 of each of the time-of-day alarm registers are mask bits (Table 1). When all of the mask bits are logic 0, a time-of-day alarm only occurs once per week when the values stored in timekeeping registers 00h to 03h match the values stored in the time-of-day alarm registers. An alarm is generated every day when bit 7 of the day alarm registers is set to a logic 1. An alarm is generated every minute when bit 7 of the day, hour, and minute alarm registers is set to a logic 1. When bit 7 of the day, hour, minute, and seconds alarm registers is set to a logic 1, alarm occurs every second. During each clock update, the RTC compares the Alarm 0 and Alarm 1 registers with the corresponding clock registers. When a match occurs, the corresponding alarm flag bit in the status register is set to a 1. If the corresponding alarm interrupt enable bit is enabled, an interrupt output is activated. Table 1. TIME-OF-DAY ALARM MASK BITS | ALARM I | REGISTER M | ASK BITS ( | BIT 7) | FUNCTION | | | | |---------|------------|------------|--------|---------------------------------------------|--|--|--| | SECONDS | MINUTES | HOURS | DAYS | FUNCTION | | | | | 1 | 1 | 1 | 1 | Alarm once per second | | | | | 0 | 1 | 1 | 1 | Alarm when seconds match | | | | | 0 | 0 | 1 | 1 | Alarm when minutes and seconds match | | | | | 0 | 0 | 0 | 1 | Alarm hours, minutes, and seconds match | | | | | 0 | 0 | 0 | 0 | Alarm day, hours, minutes and seconds match | | | | #### SPECIAL PURPOSE REGISTERS The DS1305 has three additional registers (control register, status register, and trickle charger register) that control the RTC, interrupts, and trickle charger. # **CONTROL REGISTER (READ 0FH, WRITE 8FH)** | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | |------|------|------|------|------|-------|------|------| | EOSC | WP | 0 | 0 | 0 | INTCN | AIE1 | AIEO | **EOSC** (Enable Oscillator) – This bit when set to logic 0 startS the oscillator. When this bit is set to a logic 1, the oscillator is stopped and the DS1305 is placed into a low-power standby mode with a current drain of less than 100nA when power is supplied by $V_{BAT}$ or $V_{CC2}$ . The initial power-on state is not defined. **WP** (**Write Protect**) – Before any write operation to the clock or RAM, this bit must be logic 0. When high, the write protect bit prevents a write operation to any register, including bits 0, 1, 2, and 7 of the control register. Upon initial power-up, the state of the WP bit is undefined. Therefore, the WP bit should be cleared before attempting to write to the device. INTCN (Interrupt Control) – This bit controls the relationship between the two time-of-day alarms and the interrupt output pins. When the INTCN bit is set to a logic 1, a match between the timekeeping registers and the Alarm 0 registers activates the $\overline{\text{INT0}}$ pin (provided that the alarm is enabled) and a match between the timekeeping registers and the Alarm 1 registers activate the $\overline{\text{INT1}}$ pin (provided that the alarm is enabled). When the INTCN bit is set to a logic 0, a match between the timekeeping registers and either Alarm 0 or Alarm 1 activate the $\overline{\text{INT0}}$ pin (provided that the alarms are enabled). $\overline{\text{INT1}}$ has no function when INTCN is set to a logic 0. AIE0 (Alarm Interrupt Enable 0) – When set to a logic 1, this bit permits the interrupt 0 request flag (IRQF0) bit in the status register to assert $\overline{\text{INT0}}$ . When the AIE0 bit is set to logic 0, the IRQF0 bit does not initiate the $\overline{\text{INT0}}$ signal. **AIE1 (Alarm Interrupt Enable 1)** – When set to a logic 1, this bit permits the interrupt 1 request flag (IRQF1) bit in the status register to assert $\overline{INT1}$ (when $\overline{INTCN} = 1$ ) or to assert $\overline{INT0}$ (when $\overline{INTCN} = 0$ ). When the AIE1 bit is set to logic 0, the IRQF1 bit does not initiate an interrupt signal. **STATUS REGISTER (READ 10H)** | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | |------|------|------|------|------|------|-------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | IRQF1 | IRQF0 | **IRQF0 (Interrupt 0 Request Flag)** – A logic 1 in the interrupt request flag bit indicates that the current time has matched the Alarm 0 registers. If the AIE0 bit is also a logic 1, the INTO pin goes low. IRQF0 is cleared when the address pointer goes to any of the Alarm 0 registers during a read or write. IRQF1 (Interrupt 1 Request Flag) – A logic 1 in the interrupt request flag bit indicates that the current time has matched the Alarm 1 registers. This flag can be used to generate an interrupt on either INTO or INT1 depending on the status of the INTCN bit in the control register. If the INTCN bit is set to a logic 1 and IRQF1 is at a logic 1 (and AIE1 bit is also a logic 1), the INT1 pin goes low. If the INTCN bit is set to a logic 0 and IRQF1 is at a logic 1 (and AIE1 bit is also a logic 1), the INT0 pin goes low. IRQF1 is cleared when the address pointer goes to any of the Alarm 1 registers during a read or write. # TRICKLE CHARGE REGISTER (READ 11H, WRITE 91H) This register controls the trickle charge characteristics of the DS1305. The simplified schematic of Figure 3 shows the basic components of the trickle charger. The trickle-charge select (TCS) bits (bits 4–7) control the selection of the trickle charger. To prevent accidental enabling, only a pattern of 1010 enables the trickle charger. All other patterns disable the trickle charger. On the initial application of power, the DS1305 powers up with the trickle charger disabled. The diode select (DS) bits (bits 2–3) select whether one diode or two diodes are connected between $V_{\rm CC1}$ and $V_{\rm CC2}$ . The resistor select (RS) bits select the resistor that is connected between $V_{\rm CC1}$ and $V_{\rm CC2}$ . The resistor and diodes are selected by the RS and DS bits, as shown in Table 2. Figure 3. PROGRAMMABLE TRICKLE CHARGER Table 2. TRICKLE CHARGER RESISTOR AND DIODE SELECT | TCS<br>Bit 7 | TCS<br>Bit 6 | TCS<br>Bit 5 | TCS<br>Bit 4 | DS<br>Bit 3 | DS<br>Bit 2 | RS<br>Bit 1 | RS<br>Bit 0 | FUNCTION | |--------------|--------------|--------------|--------------|-------------|-------------|-------------|-------------|---------------| | X | X | X | X | X | X | 0 | 0 | Disabled | | X | X | X | X | 0 | 0 | X | X | Disabled | | X | X | X | X | 1 | 1 | X | X | Disabled | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 Diode, 2kΩ | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 Diode, 4kΩ | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 Diode, 8kΩ | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 2 Diodes, 2kΩ | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 2 Diodes, 4kΩ | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 2 Diodes, 8kΩ | The user determines diode and resistor selection according to the maximum current desired for battery or super cap charging. The maximum charging current can be calculated as illustrated in the following example. Assume that a system power supply of 5V is applied to $V_{CC1}$ and a super cap is connected to $V_{CC2}$ . Also assume that the trickle charger has been enabled with 1 diode and resister R1 between $V_{CC1}$ and $V_{CC2}$ . The maximum current $I_{MAX}$ would, therefore, be calculated as follows: $$I_{MAX} = (5.0 \text{V} - \text{diode drop}) / R1 \approx (5.0 \text{V} - 0.7 \text{V}) / 2 \text{k}\Omega \approx 2.2 \text{mA}$$ As the super cap charges, the voltage drop between $V_{\rm CC1}$ and $V_{\rm CC2}$ decreases and, therefore, the charge current decreases. # **POWER CONTROL** Power is provided through the $V_{CC1}$ , $V_{CC2}$ , and $V_{BAT}$ pins. Three different power-supply configurations are illustrated in Figure 4. Configuration 1 shows the DS1305 being backed up by a nonrechargeable energy source such as a lithium battery. In this configuration, the system power supply is connected to $V_{CC1}$ and $V_{CC2}$ is grounded. The DS1305 is write-protected if $V_{CC1}$ is less than $V_{BAT}$ . The DS1305 is fully accessible when $V_{CC1}$ is greater than $V_{BAT} + 0.2V$ . Configuration 2 illustrates the DS1305 being backed up by a rechargeable energy source. In this case, the $V_{BAT}$ pin is grounded, $V_{CC1}$ is connected to the primary power supply, and $V_{CC2}$ is connected to the secondary supply (the rechargeable energy source). The DS1305 operates from the larger of $V_{CC1}$ or $V_{CC2}$ . When $V_{CC1}$ is greater than $V_{CC2} + 0.2V$ (typical), $V_{CC1}$ powers the DS1305. When $V_{CC1}$ is less than $V_{CC2}$ , $V_{CC2}$ powers the DS1305. The DS1305 does not write-protect itself in this configuration. Configuration 3 shows the DS1305 in battery operate mode where the device is powered only by a single battery. In this case, the $V_{CC1}$ and $V_{BAT}$ pins are grounded and the battery is connected to the $V_{CC2}$ pin. Only these three configurations are allowed. Unused supply pins must be grounded. # Figure 4. POWER SUPPLY CONFIGURATIONS # Configuration 1: Backup Supply is a Nonrechargeable Lithium Battery **Note:** Device is write-protected if $V_{CC} \le V_{CCTP}$ . # Configuration 2: Backup Supply is a Rechargeable Battery or Super Capacitor **Note:** Device does not provide automatic write protection. # **Configuration 3: Battery Operate Mode** #### SERIAL INTERFACE The DS1305 offers the flexibility to choose between two serial interface modes. The DS1305 can communicate with the SPI interface or with a standard 3-wire interface. The interface method used is determined by the SERMODE pin. When this pin is connected to $V_{CC}$ , SPI communication is selected. When this pin is connected to ground, standard 3-wire communication is selected. # **SERIAL PERIPHERAL INTERFACE (SPI)** The serial peripheral interface (SPI) is a synchronous bus for address and data transfer, and is used when interfacing with the SPI bus on specific Motorola microcontrollers such as the 68HC05C4 and the 68HC11A8. The SPI mode of serial communication is selected by tying the SERMODE pin to $V_{CC}$ . Four pins are used for the SPI. The four pins are the SDO (serial data out), SDI (serial data in), CE (chip enable), and SCLK (serial clock). The DS1305 is the slave device in an SPI application, with the microcontroller being the master. The SDI and SDO pins are the serial data input and output pins for the DS1305, respectively. The CE input is used to initiate and terminate a data transfer. The SCLK pin is used to synchronize data movement between the master (microcontroller) and the slave (DS1305) devices. The shift clock (SCLK), which is generated by the microcontroller, is active only during address and data transfer to any device on the SPI bus. The inactive clock polarity is programmable in some microcontrollers. The DS1305 determines the clock polarity by sampling SCLK when CE becomes active. Therefore, either SCLK polarity can be accommodated. Input data (SDI) is latched on the internal strobe edge and output data (SDO) is shifted out on the shift edge (Figure 5). There is one clock for each bit transferred. Address and data bits are transferred in groups of eight. # Figure 5. SERIAL CLOCK AS A FUNCTION OF MICROCONTROLLER CLOCK POLARITY (CPOL) - 1) CPHA bit polarity (if applicable) may need to be set accordingly. - 2) CPOL is a bit that is set in the microcontroller's control register. - 3) SDO remains at high-Z until 8 bits of data are ready to be shifted out during a read. #### ADDRESS AND DATA BYTES Address and data bytes are shifted MSB first into the serial data input (SDI) and out of the serial data output (SDO). Any transfer requires the address of the byte to specify a write or read to either a RTC or RAM location, followed by one or more bytes of data. Data is transferred out of the SDO for a read operation and into the SDI for a write operation (Figures 6 and 7). Figure 6. SPI SINGLE-BYTE WRITE Figure 7. SPI SINGLE-BYTE READ <sup>\*</sup>SCLK can be either polarity. The address byte is always the first byte entered after CE is driven high. The most significant bit (A7) of this byte determines if a read or write takes place. If A7 is 0, one or more read cycles occur. If A7 is 1, one or more write cycles occur. Data transfers can occur one byte at a time or in multiple-byte burst mode. After CE is driven high an address is written to the DS1305. After the address, one or more data bytes can be written or read. For a single-byte transfer, one byte is read or written and then CE is driven low. For a multiple-byte transfer, however, multiple bytes can be read or written to the DS1305 after the address has been written. Each read or write cycle causes the RTC register or RAM address to automatically increment. Incrementing continues until the device is disabled. When the RTC is selected, the address wraps to 00h after incrementing to 1Fh (during a read) and wraps to 80h after incrementing to 9Fh (during a write). When the RAM is selected, the address wraps to 20h after incrementing to 7Fh (during a read) and wraps to A0h after incrementing to FFh (during a write). Figure 8. SPI MULTIPLE-BYTE BURST TRANSFER #### READING AND WRITING IN BURST MODE Burst mode is similar to a single-byte read or write, except that CE is kept high and additional SCLK cycles are sent until the end of the burst. The clock registers and the user RAM can be read or written in burst mode. When accessing the clock registers in burst mode, the address pointer wraps around after reaching 1Fh (9Fh for writes). When accessing the user RAM in burst mode, the address pointer wraps around after reaching 7Fh (FFh for writes). #### 3-WIRE INTERFACE The 3-wire interface mode operates similarly to the SPI mode. However, in 3-wire mode there is one I/O instead of separate data in and data out signals. The 3-wire interface consists of the I/O (SDI and SDO pins tied together), CE, and SCLK pins. In 3-wire mode, each byte is shifted in LSB first unlike SPI mode where each byte is shifted in MSB first. As is the case with the SPI mode, an address byte is written to the device followed by a single data byte or multiple data bytes. Figure 9 illustrates a read and write cycle. In 3-wire mode, data is input on the rising edge of SCLK and output on the falling edge of SCLK. Figure 9. 3-WIRE SINGLE-BYTE TRANSFER # Single-Byte Read # Single-Byte Write In burst mode, CE is kept high and additional SCLK cycles are sent until the end of the burst. <sup>\*</sup>I/O is SDI and SDO tied together. # **ABSOLUTE MAXIMUM RATINGS\*** Voltage Range on Any Pin Relative to Ground -0.5V to +7.0V Storage Temperature Range -55°C to +125°C Soldering Temperature Range See IPC/JEDEC J-STD-020A ## **OPERATING RANGE** | RANGE | TEMP. RANGE | V <sub>CC</sub> (V) | |------------|----------------|-------------------------------------------------| | Commercial | 0°C to +70°C | 2.0 to 5.5 V <sub>CC1</sub> or V <sub>CC2</sub> | | Industrial | -40°C to +85°C | 2.0 to 5.5 V <sub>CC1</sub> or V <sub>CC2</sub> | **RECOMMENDED DC OPERATING CONDITIONS**Over the operating range\* | PARAMETER | SYMBOL | | MIN | TYP | MAX | UNITS | NOTES | |----------------------------------------------------|----------------------------|-------------------------------|------|-----|----------------|-------|-------| | Supply Voltage V <sub>CC1</sub> , V <sub>CC2</sub> | $V_{\rm CC1}, V_{\rm CC2}$ | | 2.0 | | 5.5 | V | 7 | | Logic 1 Input | $V_{ m IH}$ | | 2.0 | | $V_{CC} + 0.3$ | V | | | Logic 0 Input | V <sub>IL</sub> | $V_{CC} = 2.0V$ $V_{CC} = 5V$ | -0.3 | | +0.3<br>+0.8 | V | | | V <sub>BAT</sub> Battery Voltage | $V_{\mathrm{BAT}}$ | | 2.0 | | 5.5 | V | | | V <sub>CCIF</sub> Supply Voltage | $V_{\rm CCIF}$ | | 2.0 | | 5.5 | V | 11 | <sup>\*</sup>Unless otherwise specified. <sup>\*</sup>This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time can affect reliability. DC ELECTRICAL CHARACTERISTICS Over the operating range\* | DC LLLC INICAL CITA | operani | | | | | | | |------------------------------------------|-------------------|----------------------|-----------------------|-----|--------------------------|-------|----------| | PARAMETER | SY | MBOL | MIN | TYP | MAX | UNITS | NOTES | | Input Leakage | $I_{LI}$ | | -100 | | +500 | μA | | | Output Leakage | $I_{LO}$ | | -1 | | 1 | μA | | | Logic 0 Output I <sub>OL</sub> = 1.5mA | V | $V_{\rm CC} = 2.0 V$ | | | 0.4 | V | | | $I_{OL} = 4.0 \text{mA}$ | $V_{OL}$ | $V_{CC} = 5V$ | | | 0.4 | V | | | Logic 1 Output $I_{OH} = -0.4 \text{mA}$ | V | $V_{CCIF} = 2.0V$ | 1.6 | | | V | | | $I_{OH} = -1.0 \text{mA}$ | $V_{OH}$ | $V_{CCIF} = 5V$ | 2.4 | | | V | | | V <sub>CC1</sub> Active Supply Current | T | $V_{CC1} = 2.0V$ | | | 0.425 | m A | 2, 8 | | V <sub>CC1</sub> Active Supply Current | $I_{CC1A}$ | $V_{CC1} = 5V$ | | | 1.28 | mA | 2, 6 | | V <sub>CC1</sub> Timekeeping Current | T | $V_{CC1} = 2.0V$ | | | 25.3 | | 1, 8, 12 | | (Osc on) | $I_{CC1T}$ | $V_{CC1} = 5V$ | | | 81 | μΑ | 1, 0, 12 | | V <sub>CC1</sub> Standby Current | T | $V_{CC1} = 2.0V$ | | | 25 | μA | 6, 8, 12 | | (Osc off) | I <sub>CC1S</sub> | $V_{CC1} = 5V$ | | | 80 | μΑ | 0, 8, 12 | | V <sub>CC2</sub> Active Supply | I <sub>CC2A</sub> | $V_{CC2} = 2.0V$ | | | 0.4 | mA | 2, 9 | | Current | | $V_{CC2} = 5V$ | | | 1.2 | | | | V <sub>CC2</sub> Timekeeping Current | T | $V_{CC2} = 2.0V$ | | | 0.3 | μА | 1 0 12 | | (Osc on) | $I_{CC2T}$ | $V_{CC2} = 5V$ | | | 1 | | 1, 9, 12 | | V <sub>CC2</sub> Standby Current | T | $V_{CC2} = 2.0V$ | | | 200 | A | 6, 9, 12 | | (Osc off) | $I_{CC2S}$ | $V_{CC2} = 5V$ | | | 200 | nA | 0, 9, 12 | | Battery Timekeeping Current | $I_{BAT}$ | $V_{BAT} = 3V$ | | | 400 | nA | 10, 12 | | Battery Standby Current | $I_{BATS}$ | $V_{BAT} = 3V$ | | | 200 | nA | 10, 12 | | V <sub>CC</sub> Trip Point | V <sub>CCTP</sub> | | V <sub>BAT</sub> - 50 | | $V_{\mathrm{BAT}} + 200$ | mV | | | | R1 | | | 2 | | | | | Trickle Charge Resistors | R2 | | | 4 | | kΩ | | | | R3 | | | 8 | | | | | Trickle Charge Diode<br>Voltage Drop | $V_{TD}$ | | | 0.7 | | V | | <sup>\*</sup>Unless otherwise specified. **CAPACITANCE** $(T_A = +25^{\circ}C)$ | PARAMETER | SYMBOL | CONDITION | TYP | MAX | UNITS | NOTES | |---------------------|---------|-----------|-----|-----|-------|-------| | Input Capacitance | $C_{I}$ | | 10 | | pF | | | Output Capacitance | Co | | 15 | | pF | | | Crystal Capacitance | $C_X$ | | 6 | | pF | | 3-WIRE AC ELECTRICAL CHARACTERISTICS Over the operating range\* | 3-WIRE AC ELECTR | ICAL CI | <u> </u> | Over the operating range | | | | | |-----------------------|-------------------|----------------------|--------------------------|-----|------|--------|-------| | PARAMETER | SY | MBOL | MIN | TYP | MAX | UNITS | NOTES | | Data to CLV Satur | 4 | $V_{CC} = 2.0V$ | 200 | | | *** | 2.4 | | Data to CLK Setup | $t_{DC}$ | $V_{CC} = 5V$ | 50 | | | ns | 3,4 | | CLK to Data Hold | 4 | $V_{\rm CC} = 2.0 V$ | 280 | | | 10.0 | 2.4 | | CLK to Data Hold | $t_{CDH}$ | $V_{CC} = 5V$ | 70 | | | ns | 3,4 | | CLV to Data Dalay | 4 | $V_{\rm CC} = 2.0 V$ | | | 800 | 10.0 | 2 4 5 | | CLK to Data Delay | $t_{CDD}$ | $V_{CC} = 5V$ | | | 200 | ns | 3,4,5 | | CLK Low Time | 4 | $V_{\rm CC} = 2.0 V$ | 1000 | | | 10.0 | 4 | | CLK LOW TIME | $t_{\mathrm{CL}}$ | $V_{CC} = 5V$ | 250 | | | ns | 4 | | CLK High Time | 4 | $V_{\rm CC} = 2.0 V$ | 1000 | | | 10.0 | 4 | | | $t_{CH}$ | $V_{CC} = 5V$ | 250 | | | ns | 4 | | CLK Frequency | 4 | $V_{\rm CC} = 2.0 V$ | | | 0.6 | MHz | 4 | | | $t_{CLK}$ | $V_{CC} = 5V$ | DC | | 2.0 | IVIIIZ | 4 | | CLK Rise and Fall | + + | $V_{CC} = 2.0V$ | | | 2000 | ns | | | CLK RISE and Fan | $t_{R,}t_{F}$ | $V_{CC} = 5V$ | | | 500 | | | | CE to CLV Sotum | 4 | $V_{\rm CC} = 2.0 V$ | 4 | | | | 1 | | CE to CLK Setup | $t_{CC}$ | $V_{\rm CC} = 5V$ | 1 | | | μs | 4 | | CLK to CE Hold | 4 | $V_{\rm CC} = 2.0 V$ | 240 | | | 10.0 | 4 | | CLK to CE HOIG | $t_{CCH}$ | $V_{CC} = 5V$ | 60 | | | ns | 4 | | CE Inactive Time | 4 | $V_{\rm CC} = 2.0 V$ | 4 | | | | 4 | | CE Inactive Time | $t_{CWH}$ | $V_{CC} = 5V$ | 1 | | | μs | 4 | | CE to Output High 7 | 4 | $V_{\rm CC} = 2.0 V$ | | | 280 | *** | 2.4 | | CE to Output High-Z | $t_{CDZ}$ | $V_{CC} = 5V$ | | | 70 | ns | 3,4 | | COLV. O. A.H. 1.7 | 4 | $V_{\rm CC} = 2.0 V$ | | | 280 | 10.0 | 2.4 | | SCLK to Output High-Z | $t_{CCZ}$ | $V_{CC} = 5V$ | | | 70 | ns | 3,4 | <sup>\*</sup>Unless otherwise specified. Figure 10. TIMING DIAGRAM: 3-WIRE READ DATA TRANSFER Figure 11. TIMING DIAGRAM: 3-WIRE WRITE DATA TRANSFER <sup>\*</sup> I/O is SDI and SDO tied together. SPI AC ELECTRICAL CHARACTERISTICS Over the operating range\* | SI I AC ELECTRICA | 1 | | | | | | | |---------------------|--------------------|-----------------------------|------|-----|------|-------|-------| | PARAMETER | SY | MBOL | MIN | TYP | MAX | UNITS | NOTES | | Data to CLK Setup | + | $V_{CC} = 2.0V$ | 200 | | | ne | 5,6 | | Data to CLK Setup | $t_{DC}$ | $V_{CC} = 5V$ | 50 | | | ns | 3,0 | | CLK to Data Hold | $t_{\mathrm{CDH}}$ | $V_{CC} = 2.0V$ | 280 | | | ns | 5,6 | | CLK to Data Hold | СДН | $V_{CC} = 5V$ | 70 | | | 113 | 3,0 | | CLK to Data Delay | $t_{\mathrm{CDD}}$ | $V_{CC} = 2.0V$ | | | 800 | ns | 5,6,7 | | CLK to Data Delay | CDD | $V_{\rm CC} = 5V$ | | | 200 | 113 | 3,0,7 | | CLK Low Time | $t_{ m CL}$ | $V_{\rm CC} = 2.0 \text{V}$ | 1000 | | | ns | 6 | | | *CL | $V_{CC} = 5V$ | 250 | | | 113 | 0 | | CLK High Time | $t_{\mathrm{CH}}$ | $V_{\rm CC} = 2.0 V$ | 1000 | | | ns | 6 | | | СН | $V_{CC} = 5V$ | 250 | | | | 0 | | CLK Frequency | $t_{ m CLK}$ | $V_{\rm CC} = 2.0 V$ | | | 0.6 | MHz | 6 | | CLIC Frequency | *CLK | $V_{CC} = 5V$ | DC | | 2.0 | | | | CLK Rise and Fall | $t_{R_s}t_{F}$ | $V_{\rm CC} = 2.0 V$ | | | 2000 | ns | | | CLK Risc and I an | r, r | $V_{CC} = 5V$ | | | 500 | 113 | | | CE to CLK Setup | t | $V_{CC} = 2.0V$ | 4 | | | 116 | 6 | | CL to CLK Sctup | $t_{\rm CC}$ | $V_{CC} = 5V$ | 1 | | | μs | 0 | | CLK to CE Hold | t | $V_{\rm CC} = 2.0 V$ | 240 | | | ns | 6 | | CLK to CE Hold | t <sub>CCH</sub> | $V_{CC} = 5V$ | 60 | | | 115 | U | | CE Inactive Time | t | $V_{CC} = 2.0V$ | 4 | | | 116 | 6 | | CE Inactive Time | $t_{CWH}$ | $V_{CC} = 5V$ | 1 | | | μs | | | CE to Output High-Z | t | $V_{CC} = 2.0V$ | | | 280 | ne | 5.6 | | | $t_{CDZ}$ | $V_{\rm CC} = 5V$ | | | 70 | ns | 5,6 | <sup>\*</sup>Unless otherwise specified. Figure 12. TIMING DIAGRAM: SPI READ DATA TRANSFER Figure 13. TIMING DIAGRAM: SPI WRITE DATA TRANSFER <sup>\*</sup> SCLK can be either polarity, timing shown for CPOL = 1. ## **NOTES:** - 1) $I_{CC1T}$ and $I_{CC2T}$ are specified with CE set to a logic 0 and $\overline{EOSC}$ bit = 0 (oscillator enabled). - 2) $I_{CC1A}$ and $I_{CC2A}$ are specified with CE = $V_{CC}$ , SCLK=2MHz at $V_{CC}$ = 5V; SCLK = 500kHz at $V_{CC}$ = 2.0V, $V_{IL}$ = 0V, $V_{IH}$ = $V_{CC}$ , and $\overline{EOSC}$ bit = 0 (oscillator enabled). - 3) Measured at $V_{IH} = 2.0V$ or $V_{IL} = 0.8V$ and 10ms maximum rise and fall time. - 4) Measured with 50pF load. - 5) Measured at $V_{OH} = 2.4 \text{V}$ or $V_{OL} = 0.4 \text{V}$ . - 6) $I_{CC1S}$ and $I_{CC2S}$ are specified with CE set to a logic 0. The $\overline{EOSC}$ bit must be set to logic 1 (oscillator disabled). - 7) $V_{CC} = V_{CC1}$ , when $V_{CC1} > V_{CC2} + 0.2V$ (typical); $V_{CC} = V_{CC2}$ , when $V_{CC2} > V_{CC1}$ . - 8) $V_{CC2} = 0V$ . - 9) $V_{CC1} = 0V$ . - 10) $V_{CC1} < V_{BAT}$ . - 11) $V_{CCIF}$ must be less than or equal to the largest of $V_{CC1}$ , $V_{CC2}$ , and $V_{BAT}$ . - 12) Using a crystal on X1 and X2, rated for 6pF load.