# DS87C530/DS83C530 EPROM/ROM Micro with Real-Time Clock #### www.maxim-ic.com #### **FEATURES** - 80C52-compatible - 8051 instruction set-compatible - Four 8-bit I/O ports - Three 16-bit timer/counters - 256 bytes scratchpad RAM - Large on-chip memory - 16kB EPROM (OTP) - 1kB extra on-chip SRAM for MOVX - ROMSIZE Feature - Selects effective on-chip ROM size from 0 to 16kB - Allows access to entire external memory map - Dynamically adjustable by software - Useful as boot block for external Flash - Nonvolatile Functions - On-chip real-time clock w/alarm interrupt - Battery backup support of 1kB SRAM - High-Speed Architecture - $4 \frac{\text{clocks}}{\text{machine cycle}} (8051 = 12)$ - Runs DC to 33MHz clock rates - Single-cycle instruction in 121 ns - Dual data pointer - Optional variable length MOVX to access fast/slow RAM /peripherals - Power Management Mode - Programmable clock source saves power - Runs from (crystal/64) or (crystal/1024) - Provides automatic hardware and software exit - EMI Reduction Mode disables ALE - Two full-duplex hardware serial ports - High integration controller includes: - Power-Fail Reset - Early-Warning Power-Fail Interrupt - Programmable Watchdog Timer - 14 total interrupt sources with six external #### **PACKAGE OUTLINE** **Note:** Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, click here: <a href="http://www.maxim-ic.com/errata">http://www.maxim-ic.com/errata</a>. 1 of 44 112299 #### **DESCRIPTION** The DS87C530/DS83C530 EPROM/ROM Micro with Real Time Clock is an 8051-compatible microcontroller based on the Dallas high-speed core. It uses 4 clocks per instruction cycle instead of 12 used by the standard 8051. It also provides a unique mix of peripherals not widely available on other processors. They include an on-chip Real Time Clock (RTC) and battery back up support for an on-chip 1k x 8 SRAM. The new Power Management Mode allows software to select reduced power operation while still processing. A combination of high performance microcontroller core, Real Time Clock, battery backed SRAM, and power management makes the D\$87C530/D\$83C530 ideal for instruments and portable applications. It also provides several peripherals found on other Dallas High-Speed Microcontrollers. These include two independent serial ports, two data pointers, on-chip power monitor with brown-out detection and a Watchdog Timer. Power Management Mode (PMM) allows software to select a slower CPU clock. While default operation uses four clocks per machine cycle, the PMM runs the processor at 64 or 1024 clocks per cycle. There is a corresponding drop in power consumption when the processor slows. The EMI reduction feature allows software to select a reduced emission mode. This disables the ALE signal when it is unneeded. The DS83C530 is a factory Mask ROM version of the DS87C530 designed for high-volume, cost-sensitive applications. It is identical in all respects to the DS87C530, except that the 16 kB of EPROM is replaced by a user-supplied application program. All references to features of the DS87C530 will apply to the DS83C530, with the exception of EPROM-specific features where noted. Please contact your local Dallas Semiconductor sales representative for ordering information. Note: The DS87C530/DS83C530 is a monolithic device. A user must supply an external battery or supercap and a 32.768 kHz timekeeping crystal to have permanently powered timekeeping or nonvolatile RAM. The DS87C530/DS83C530 provides all the support and switching circuitry needed to manage these resources. #### ORDERING INFORMATION | PART NUMBER | PACKAGE | MAX. CLOCK<br>SPEED | TEMPERATURE RANGE | |--------------|-------------------------|---------------------|-------------------| | DS87C530-QCL | 52-pin PLCC | 33 MHz | 0°C to 70°C | | DS87C530-QNL | 52-pin PLCC | 33 MHz | -40°C to +85°C | | DS87C530-KCL | 52-pin windowed CERQUAD | 33 MHz | 0°C to 70°C | | DS87C530-ECL | 52-pin TQFP | 33 MHz | 0°C to 70°C | | DS87C530-ENL | 52-pin TQFP | 33 MHz | -40°C to +85°C | | DS83C530-QCL | 52-pin windowed CERQUAD | 33 MHz | 0°C to 70°C | | DS83C530-QNL | 52-pin TQFP | 33 MHz | -40°C to +85°C | | DS83C530-ECL | 52-pin TQFP | 33 MHz | 0°C to 70°C | | DS83C530-ENL | 52-pin TQFP | 33 MHz | -40°C to +85°C | # DS87C530/DS83C530 BLOCK DIAGRAM Figure 1 #### **PIN DESCRIPTION** Table 1 | THE DESCRIPTION TAble I | | | | |-------------------------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLCC | TQFP | SIGNAL<br>NAME | DESCRIPTION | | 52 | 45 | V <sub>CC</sub> | V <sub>CC</sub> - +5V. Processor power supply. | | 1, 25 | 18, 46 | GND | GND - Processor digital circuit ground. | | 29 | 22 | V <sub>CC2</sub> | $V_{CC2}$ - +5V Real Time Clock supply. $V_{CC2}$ is isolated from $V_{CC}$ to isolate the RTC from digital noise. | | 26 | 19 | GND2 | GND2 - Real Time Clock circuit ground. | | 12 | 5 | RST | <b>RST - Input</b> . This pin contains a Schmitt voltage input to recognize external active high Reset inputs. The pin also employs an internal pulldown resistor to allow for a combination of wired OR external Reset sources. An RC is not required for power-up, as the device provides this function internally. | | 23<br>24 | 16<br>17 | XTAL2<br>XTAL1 | <b>XTAL1, XTAL2</b> - The crystal oscillator pins provide support for parallel resonant, AT cut crystals. XTAL1 acts also as an input if there is an external clock source in place of a crystal. XTAL2 is the output of the crystal amplifier. | | PLCC | TQFP | SIGNAL<br>NAME | DESCRIPTION | | | |----------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 38 | 31 | PSEN | PSEN - Output. The Program Store Enable output. This signal is a chip enable for optional external ROM memory. PSEN will provide an active low pulse and is driven high when external ROM is not being accessed. | | | | 39 | 32 | ALE | ALE - Output. The Address Latch Enable output latches the external address LSB from the multiplexed address/data bus on Port 0. This signal is commonly connected to the latch enable of an external 373 family transparent latch. ALE has a pulse width of 1.5 XTAL1 cycles and a period of four XTAL1 cycles. ALE is forced high when the device is in a Reset condition. ALE can be disabled and forced high by writing ALEOFF=1 (PMR.2). ALE operates independently of ALEOFF during external memory accesses. | | | | 50<br>49<br>48<br>47<br>46<br>45<br>44<br>43 | 43<br>42<br>41<br>40<br>39<br>38<br>37<br>36 | P0.0 (AD0)<br>P0.1 (AD1)<br>P0.2 (AD2)<br>P0.3 (AD3)<br>P0.4 (AD4)<br>P0.5 (AD5)<br>P0.6 (AD6)<br>P0.7 (AD7) | Port 0 (AD0-7) - I/O. Port 0 is an open-drain, 8-bit bi-directional I/O port. As an alternate function Port 0 can function as the multiplexed address/data bus to access off-chip memory. During the time when ALE is high, the LSB of a memory address is presented. When ALE falls to a logic 0, the port transitions to a bi-directional data bus. This bus is used to read external ROM and read/ write external RAM memory or peripherals. When used as a memory bus, the port provides active high drivers. The reset condition of Port 0 is tri-state. Pullup resistors are required when using Port 0 as an I/O port. | | | | 3-10 | 48-52,<br>1-3 | P1.0 - P1.7 | Port 1 - I/O. Port 1 functions as both an 8-bit bi-directional I/O port and an alternate functional interface for Timer 2 I/O, new External Interrupts, and new Serial Port 1. The reset condition of Port 1 is with all bits at a logic 1. In this state, a weak pullup holds the port high. This condition also serves as an input mode, since any external circuit that writes to the port will overcome the weak pullup. When software writes a 0 to any port pin, the device will activate a strong pulldown that remains on until either a 1 is written or a reset occurs. Writing a 1 after the port has been at 0 will cause a strong transition driver to turn on, followed by a weaker sustaining pullup. Once the momentary strong driver turns off, the port again becomes the output high (and input) state. The alternate modes of Port 1 are outlined as follows. | | | | 3<br>4<br>5<br>6<br>7<br>8<br>9 | 48<br>49<br>50<br>51<br>52<br>1<br>2<br>3 | | PortAlternateFunctionP1.0T2External I/O for Timer/Counter 2P1.1T2EXTimer/Counter 2 Capture/Reload TriggerP1.2RXD1Serial Port 1 InputP1.3TXD1Serial Port 1 OutputP1.4INT2External Interrupt 2 (Positive Edge Detect)P1.5INT3External Interrupt 3 (Negative Edge Detect)P1.6INT4External Interrupt 4 (Positive Edge Detect)P1.7INT5External Interrupt 5 (Negative Edge Detect) | | | | PLCC | TQFP | SIGNAL<br>NAME | DESCRIPTION | | | |----------|----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 30 | 23 | P2.0 (AD8) | Port 2 (A8-15) - I/O. Port 2 is a bi-directional I/O port. The reset | | | | 31 | 24 | P2.1 (AD9) | condition of Port 2 is logic high. In this state, a weak pullup holds | | | | 32 | 25 | P2.2 (AD10) | the port high. This condition also serves as an input mode, since | | | | 33 | 26 | P2.3 (AD11) | any external circuit that writes to the port will overcome the weak | | | | 34 | 27 | P2.4 (AD12) | pullup. When software writes a 0 to any port pin, the device will | | | | 35 | 28 | P2.5 (AD13) | activate a strong pulldown that remains on until either a 1 is | | | | 36 | 29 | P2.6 (AD14) | written or a reset occurs. Writing a 1 after the port has been at 0 | | | | 37 | 30 | P2.7 (AD15) | will cause a strong transition driver to turn on, followed by a weaker sustaining pullup. Once the momentary strong driver turns off, the port again becomes both the output high and input state. As an alternate function Port 2 can function as MSB of the external address bus. This bus can be used to read external ROM and read/write external RAM memory or peripherals. | | | | 15-22 | 8-15 | P3.0 - P3.7 | Port 3 - I/O. Port 3 functions as both an 8-bit bi-directional I/O port and an alternate functional interface for external interrupts, Serial Port 0, Timer 0 and 1 Inputs, and RD and WR strobes. The reset condition of Port 3 is with all bits at a logic 1. In this state, a weak pullup holds the port high. This condition also serves as an input mode, since any external circuit that writes to the port will overcome the weak pullup. When software writes a 0 to any port pin, the device will activate a strong pulldown that remains on until either a 1 is written or a reset occurs. Writing a 1 after the port has been at 0 will cause a strong transition driver to turn on, followed by a weaker sustaining pullup. Once the momentary strong driver turns off, the port again becomes both the output high and input state. The alternate modes of Port 3 are outlined below. | | | | | | | | | | | | | | Port Alternate Function P3.0 RXD0 Serial Port 0 Input | | | | 15 | 8 | | P3.1 TXD0 Serial Port 0 Output | | | | 16 | 9 | | P3.2 INTO External Interrupt 0 | | | | 17 | 10 | | P3.3 INT1 External Interrupt 1 | | | | 18 | 11<br>12 | | P3.4 TO Timer 0 External Input | | | | 19<br>20 | 13 | | P3.5 T1 Timer 1 External Input | | | | 20 | 13 | | P3.6 WR External Data Memory Write Strobe | | | | 22 | 15 | | P3.7 RD External Data Memory Read Strobe | | | | 42 | 35 | ĒĀ | $\overline{\text{EA}}$ - Input. Connect to ground to use an external ROM. Internal RAM is still accessible as determined by register settings. Connect to $V_{CC}$ to use internal ROM. | | | | 51 | 44 | $ m V_{BAT}$ | $V_{BAT}$ - Input. Connect to the power source that maintains SRAM and RTC when $V_{CC} < V_{BAT}$ . May be connected to a 3V lithium battery or a super-cap. Connect to GND if battery will not be used with device. | | | | PLCC | TQFP | SIGNAL<br>NAME | DESCRIPTION | |-----------------------------|---------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27, 28 | 20, 21 | RTCX2,<br>RTCX1 | <b>RTCX2, RTCX1 - Timekeeping crystal</b> . A 32.768 kHz crystal between these pins supplies the time-base for the Real Time Clock. The device supports both 6 pF and 12.5 pF load capacitance crystals as selected by an SFR bit described below. To prevent noise from affecting the RTC, the RTCX2 and RTCX1 pin should be guard-ringed with GND2. | | 2, 11,<br>13, 14,<br>40, 41 | 4, 6, 7,<br>33, 34,<br>47 | NC | NC - Reserved. These pins should not be connected. They are reserved for use with future devices in the family. | #### COMPATIBILITY The DS87C530/DS83C530 is a fully static, CMOS 8051-compatible microcontroller designed for high performance. While remaining familiar to 8051 users, it has many new features. In general, software written for existing 8051-based systems works without modification on the DS87C530/DS83C530. The exception is critical timing since the High Speed Micro performs its instructions much faster than the original for any given crystal selection. The DS87C530/DS83C530 runs the standard 8051 instruction set. It is not pin-compatible with other 8051s due to the timekeeping crystal. The DS87C530/DS83C530 provides three 16-bit timer/counters, full-duplex serial port (2), 256 bytes of direct RAM plus 1 kB of extra MOVX RAM. I/O ports have the same operation as a standard 8051 product. Timers will default to a 12-clock per cycle operation to keep their timing compatible with original 8051 systems. However, timers are individually programmable to run at the new 4 clocks per cycle if desired. The PCA is not supported. The DS87C530/DS83C530 provides several new hardware features implemented by new Special Function Registers. A summary of these SFRs is provided below. #### PERFORMANCE OVERVIEW The DS87C530/DS83C530 features a high-speed, 8051-compatible core. Higher speed comes not just from increasing the clock frequency, but from a newer, more efficient design. This updated core does not have the dummy memory cycles that are present in a standard 8051. A conventional 8051 generates machine cycles using the clock frequency divided by 12. In the DS87C530/DS83C530, the same machine cycle takes 4 clocks. Thus the fastest instruction, one machine cycle, executes three times faster for the same crystal frequency. Note that these are identical instructions. The majority of instructions on the DS87C530/DS83C530 will see the full 3 to 1 speed improvement. Some instructions will get between 1.5 and 2.4 to 1 improvement. All instructions are faster than the original 8051. The numerical average of all opcodes gives approximately a 2.5 to 1 speed improvement. Improvement of individual programs will depend on the actual instructions used. Speed-sensitive applications would make the most use of instructions that are three times faster. However, the sheer number of 3 to 1 improved opcodes makes dramatic speed improvements likely for any code. These architecture improvements produce a peak instruction cycle in 121 ns (8.25 MIPs). The Dual Data Pointer feature also allows the user to eliminate wasted instructions when moving blocks of memory. #### **INSTRUCTION SET SUMMARY** All instructions perform the same functions as their 8051 counterparts. Their effect on bits, flags, and other status functions is identical. However, the timing of each instruction is different. This applies both in absolute and relative number of clocks. For absolute timing of real-time events, the timing of software loops can be calculated using a table in the High-Speed Microcontroller User's Guide. However, counter/timers default to run at the older 12 clocks per increment. In this way, timer-based events occur at the standard intervals with software executing at higher speed. Timers optionally can run at 4 clocks per increment to take advantage of faster processor operation. The relative time of two instructions might be different in the new architecture than it was previously. For example, in the original architecture, the "MOVX A, @DPTR" instruction and the "MOV direct, direct" instruction used two machine cycles or 24 oscillator cycles. Therefore, they required the same amount of time. In the DS87C530/DS83C530, the MOVX instruction takes as little as two machine cycles or eight oscillator cycles but the "MOV direct, direct" uses three machine cycles or 12 oscillator cycles. While both are faster than their original counterparts, they now have different execution times. This is because the DS87C530/DS83C530 usually uses one instruction cycle for each instruction byte. The user concerned with precise program timing should examine the timing of each instruction for familiarity with the changes. Note that a machine cycle now requires just 4 clocks, and provides one ALE pulse per cycle. Many instructions require only one cycle, but some require five. In the original architecture, all were one or two cycles except for MUL and DIV. Refer to the High-Speed Microcontroller User's Guide for details and individual instruction timing. #### **SPECIAL FUNCTION REGISTERS** Special Function Registers (SFRs) control most special features of the DS87C530/DS83C530. This allows the device to incorporate new features but remain instruction set compatible with the 8051. EQUATE statements can be used to define the new SFR to an assembler or compiler. All SFRs contained in the standard 80C52 are duplicated in this device. Table 2 shows the register addresses and bit locations. The High-Speed microcontroller User's Guide describes all SFRs. # **SPECIAL FUNCTION REGISTER LOCATIONS** Table 2 \* Functions not present in the 80C52 are in bold | REGISTER | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | ADDRESS | |----------|----------|--------------------|-------|-------|-------|--------|-------|--------|---------| | P0 | P0.7 | P0.6 | P0.5 | P0.4 | P0.3 | P0.2 | P0.1 | P0.0 | 80h | | SP | | | | | | | | | 81h | | DPL | | | | | | | | | 82h | | DPH | | | | | | | | | 83h | | DPL1 | | | | | | | | | 84h | | DPH1 | | | | | | | | | 85h | | DPS | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SEL | 86h | | PCON | SMOD_0 | SMOD0 | - | - | GF1 | GF0 | STOP | IDLE | 87h | | TCON | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 88h | | TMOD | GATE | C/ T | M1 | M0 | GATE | C/ T | M1 | M0 | 89h | | TL0 | | | | | | | | | 8Ah | | TL1 | | | | | | | | | 8Bh | | TH0 | | | | | | | | | 8Ch | | TH1 | | | | | | | | | 8Dh | | CKCON | WD1 | WD0 | T2M | T1M | TOM | MD2 | MD1 | MD0 | 8Eh | | P1 | P1.7 | P1.6 | P1.5 | P1.4 | P1.3 | P1.2 | P1.1 | P1.0 | 90h | | EXIF | IE5 | IE4 | IE3 | IE2 | XT/RG | RGMD | RGSL | BGS | 91h | | TRIM | E4K | $X12/\overline{6}$ | TRM2 | TRM2 | TRM1 | TRM1 | TRM0 | TRM0 | 96h | | SCON0 | SM0/FE_0 | SM1_0 | SM2_0 | REN_0 | TB8_0 | RB8_0 | TI_0 | RI_0 | 98h | | SBUF0 | | | | | | | | | 99h | | P2 | P2.7 | P2.6 | P2.5 | P2.4 | P2.3 | P2.2 | P2.1 | P2.0 | A0h | | IE | EA | ES1 | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | A8h | | SADDR0 | | | | | | | | | A9h | | SADDR1 | | | | | | | | | AAh | | P3 | P3.7 | P3.6 | P3.5 | P3.4 | P3.3 | P3.2 | P3.1 | P3.0 | B0h | | IP | - | PS1 | PT2 | PS0 | PT1 | PX1 | PT0 | PX0 | B8h | | SADEN0 | | | | | | | | | B9h | | SADEN1 | | | | | | | | | BAh | | SCON1 | SM0/FE_1 | SM1_1 | SM2_1 | REN_1 | TB8_1 | RB8_1 | TI_1 | RI_1 | C0h | | SBUF1 | | | | | | | | | C1h | | ROMSIZE | - | - | - | - | - | RMS2 | RMS1 | RMS0 | C2h | | PMR | CD1 | CD0 | SWB | - | XTOFF | ALEOFF | DME1 | DME0 | C4h | | STATUS | PIP | HIP | LIP | XTUP | SPTA1 | SPRA1 | SPTA0 | SPRA0 | C5h | | TA | | | | | | | | | C7h | | T2CON | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/ T2 | CP/RL2 | C8h | | T2MOD | - | - | - | - | - | - | T2OE | DCEN | C9h | | RCAP2L | | | | | | | | | CAh | | RCAP2H | | | | | | | | | CBh | | TL2 | | | | | | | | | CCh | | TH2 | | | | | | | | | CDh | | REGISTER | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | ADDRESS | |----------|--------|-------|-------|-------|-------|-------|-------|-------|---------| | PSW | CY | AC | F0 | RS1 | RS0 | OV | FL | P | D0h | | WDCON | SMOD_1 | POR | EPFI | PFI | WDIP | WTRF | EWT | RWT | D8h | | ACC | | | | | | | | | E0h | | EIE | - | - | ERTCI | EWDI | EX5 | EX4 | EX3 | EX2 | E8h | | В | | | | | | | | | F0h | | RTASS | | | | | | | | | F2h | | RTAS | 0 | 0 | | | | | | | F3h | | RTAM | 0 | 0 | | | | | | | F4h | | RTAH | 0 | 0 | 0 | | | | | | F5h | | EIP | - | - | PRTCI | PWDI | PX5 | PX4 | PX3 | PX2 | F8h | | RTCC | SSCE | SCE | MCE | HCE | RTCRE | RTCWE | RTCIF | RTCE | F9h | | RTCSS | | | | | | | | | FAh | | RTCS | 0 | 0 | | | | | | | FBh | | RTCM | 0 | 0 | | | | | | | FCh | | RTCH | | | | | | | | | FDh | | RTCD0 | | | | | | | | | FEh | | RTCD1 | | | | | | | | | FFh | #### NONVOLATILE FUNCTIONS The DS87C530/DS83C530 provides two functions that are permanently powered if a user supplies an external energy source. These are an on-chip Real Time Clock and a nonvolatile SRAM. The chip contains all related functions and controls. The user must supply a backup source and a 32.768 kHz timekeeping crystal. #### REAL TIME CLOCK The on-chip Real Time Clock (RTC) keeps time of day and calendar functions. Its time base is a 32.768 kHz crystal between pins RTCX1 and RTCX2. The RTC maintains time to 1/256 of a second. It also allows a user to read (and write) seconds, minutes, hours, day of the week, and date. The clock organization is shown in Figure 2. Timekeeping registers allow easy access to commonly needed time values. For example, software can simply check the elapsed number of minutes by reading one register. Alternately, it can read the complete time of day, including subseconds, in only four registers. The calendar stores its data in binary form. While this requires software translation, it allows complete flexibility as to the exact value. A user can start the calendar with a variety of selections since it is simply a 16-bit binary number of days. This number allows a total range of 179 years beginning from 0000. The RTC features a programmable alarm condition. A user selects the alarm time. When the RTC reaches the selected value, it sets a flag. This will cause an interrupt if enabled, even in Stop mode. The alarm consists of a comparator that matches the user value against the RTC actual value. A user can select a match for 1 or more of the sub-seconds, seconds, minutes, or hours. This allows an interrupt automatically to occur once per second, once per minute, once per hour, or once per day. Enabling interrupts with no match will generate an interrupt 256 times per second. Software enables the timekeeper oscillator using the RTC Enable bit in the RTC Control register (F9h). This starts the clock. It can disable the oscillator to preserve the life of the backup energy-source if unneeded. Values in the RTC Control register are maintained by the backup source through power failure. Once enabled, the RTC maintains time for the life of the backup source even when $V_{CC}$ is removed. The RTC will maintain an accuracy of $\pm 2$ minutes per month at 25°C. Under no circumstances are negative voltages, of any amplitude, allowed on any pin while the device is in data retention mode ( $V_{CC} < V_{BAT}$ ). Negative voltages will shorten battery life, possibly corrupting the contents of internal SRAM and the RTC. # **REAL TIME CLOCK** Figure 2 #### NONVOLATILE RAM The 1k x 8 on-chip SRAM can be nonvolatile if an external backup energy source is used. This allows the device to log data or to store configuration settings. Internal switching circuits will detect the loss of $V_{CC}$ and switch SRAM power to the backup source on the $V_{BAT}$ pin. The 256 bytes of direct RAM are not affected by this circuit and are volatile. #### **CRYSTAL AND BACKUP SOURCES** To use the unique functions of the DS87C530/DS83C530, a 32.768 kHz timekeeping crystal and a backup energy source are needed. The following describes guidelines for choosing these devices. # **Timekeeping Crystal** The DS87C530/DS83C530 can use a standard 32.768 kHz crystal as the RTC time base. There are two versions of standard crystals available, with 6 pF and 12.5 pF load capacitance. The tradeoff is that the 6 pF uses less power, giving longer life while $V_{CC}$ is off, but is more sensitive to noise and board layout. The 12.5 pF crystal uses more power, giving a shorter battery backed life, but produces a more robust oscillator. Bit 6 in the RTC Trim register (TRIM; 96h) must be programmed to specify the crystal type for the oscillator. When TRIM.6 = 1, the circuit expects a 12.5 pF crystal. When TRIM.6 = 0, it expects a 6 pF crystal. This bit will be nonvolatile so these choices will remain while the backup source is present. A guard ring (connected to the Real Time Clock ground) should encircle the RTCX1 and RTCX2 pins. # **Backup Energy Source** The DS87C530/DS83C530 uses an external energy source to maintain timekeeping and SRAM data without $V_{CC}$ . This source can be either a battery or 0.47 F super cap and should be connected to the $V_{BAT}$ pin. The nominal battery voltage is 3V. The $V_{BAT}$ pin will not source current. Therefore, a super cap requires an external resistor and diode to supply charge. The backup lifetime is a function of the battery capacity and the data retention current drain. This drain is specified in the electrical specifications. The circuit loads the $V_{BAT}$ only when $V_{CC}$ has fallen below $V_{BAT}$ . Thus the actual lifetime depends not only on the current and battery capacity, but also on the portion of time without power. A very small lithium cell provides a lifetime of more than 10 years. # **INTERNAL BACKUP CIRCUIT** Figure 3 #### IMPORTANT APPLICATION NOTE The pins on the DS87C530/DS83C530 are generally as resilient as other CMOS circuits. They have no unusual susceptibility to electrostatic discharge (ESD) or other electrical transients. **However, no pin on the DS87C530/DS83C530 should ever be taken to a voltage below ground.** Negative voltages on any pin can turn on internal parasitic diodes that draw current directly from the battery. If a device pin is connected to the "outside world" where it may be handled or come in contact with electrical noise, protection should be added to prevent the device pin from going below -0.3V. Some power supplies can give a small undershoot on power up, which should be prevented. Application Note 93, "Design Guidelines for Microcontrollers Incorporating NV RAM," discusses how to protect the DS87C530/DS83C530 against these conditions. #### MEMORY RESOURCES Like the 8051, the DS87C530/DS83C530 uses three memory areas. The total memory configuration of the device is 16kB of ROM, 1kB of data SRAM and 256 bytes of scratchpad or direct RAM. The 1kB of data space SRAM is read/write accessible and is memory mapped. This on-chip SRAM is reached by the MOVX instruction. It is not used for executable memory. The scratchpad area is 256 bytes of register mapped RAM and is identical to the RAM found on the 80C52. There is no conflict or overlap among the 256 bytes and the 1 kB as they use different addressing modes and separate instructions. #### **OPERATIONAL CONSIDERATION** The erasure window of the windowed CERQUAD should be covered without regard to the programmed/ unprogrammed state of the EPROM. Otherwise, the device may not meet the AC and DC parameters listed in the datasheet. #### PROGRAM MEMORY ACCESS On-chip ROM begins at address 0000h and is contiguous through 3FFFh (16kB). Exceeding the maximum address of on-chip ROM will cause the DS87C530/DS83C530 to access off-chip memory. However, the maximum on-chip decoded address is selectable by software using the ROMSIZE feature. Software can cause the microcontroller to behave like a device with less on-chip memory. This is beneficial when overlapping external memory, such as Flash, is used. The maximum memory size is dynamically variable. Thus a portion of memory can be removed from the memory map to access off-chip memory, then restored to access on-chip memory. In fact, all of the on-chip memory can be removed from the memory map allowing the full 64 kB memory space to be addressed from off-chip memory. ROM addresses that are larger than the selected maximum are automatically fetched from outside the part via Ports 0 and 2. A depiction of the ROM memory map is shown in Figure 4. The ROMSIZE register is used to select the maximum on-chip decoded address for ROM. Bits RMS2, RMS1, RMS0 have the following effect: | RMS2 | RMS1 | RMS0 | Maximum on-chip ROM Address | |------|------|------|-----------------------------| | 0 | 0 | 0 | 0 kB | | 0 | 0 | 1 | 1 kB | | 0 | 1 | 0 | 2 kB | | 0 | 1 | 1 | 4 kB | | 1 | 0 | 0 | 8 kB | | 1 | 0 | 1 | 16 kB (default) | | 1 | 1 | 0 | Invalid - reserved | | 1 | 1 | 1 | Invalid - reserved | The reset default condition is a maximum on-chip ROM address of 16 kB. Thus no action is required if this feature is not used. When accessing external program memory, the first 16 kB would be inaccessible. To select a smaller effective ROM size, software must alter bits RMS2-RMS0. Altering these bits requires a Timed Access procedure as explained below. Care should be taken so that changing the ROMSIZE register does not corrupt program execution. For example, assume that a device is executing instructions from internal program memory near the 12 kB boundary (~3000h) and that the ROMSIZE register is currently configured for a 16 kB internal program space. If software reconfigures the ROMSIZE register to 4 kB (0000h-0FFFh) in the current state, the device will immediately jump to external program execution because program code from 4kB to 16kB (1000h-3FFFh) is no longer located on-chip. This could result in code misalignment and execution of an invalid instruction. The recommended method is to modify the ROMSIZE register from a location in memory that will be internal (or external) both before and after the operation. In the above example, the instruction which modifies the ROMSIZE register should be located below the 4 kB (1000h) boundary, so that it will be unaffected by the memory modification. The same precaution should be applied if the internal program memory size is modified while executing from external program memory. Off-chip memory is accessed using the multiplexed address/data bus on P0 and the MSB address on P2. While serving as a memory bus, these pins are not I/O ports. This convention follows the standard 8051 method of expanding on-chip memory. Off-chip ROM access also occurs if the $\overline{EA}$ pin is a logic 0. $\overline{EA}$ overrides all bit settings. The $\overline{PSEN}$ signal will go active (low) to serve as a chip enable or output enable when Ports 0 and 2 fetch from external ROM. # **ROM MEMORY MAP** Figure 4 #### **DATA MEMORY ACCESS** Unlike many 8051 derivatives, the DS87C530/DS83C530 contains on-chip data memory. It also contains the standard 256 bytes of RAM accessed by direct instructions. These areas are separate. The MOVX instruction accesses the on-chip data memory. Although physically on-chip, software treats this area as though it was located off-chip. The 1 kB of SRAM is between address 0000h and 03FFh. Access to the on-chip data RAM is optional under software control. When enabled by software, the data SRAM is between 0000h and 03FFh. Any MOVX instruction that uses this area will go to the on-chip RAM while enabled. MOVX addresses greater than 03FFh automatically go to external memory through Ports 0 and 2. When disabled, the 1 kB memory area is transparent to the system memory map. Any MOVX directed to the space between 0000h and FFFFh goes to the expanded bus on Ports 0 and 2. This also is the default condition. This default allows the DS87C530/DS83C530 to drop into an existing system that uses these addresses for other hardware and still have full compatibility. The on-chip data area is software selectable using 2 bits in the Power Management Register at location C4h. This selection is dynamically programmable. Thus access to the on-chip area becomes transparent to reach off-chip devices at the same addresses. The control bits are DME1 (PMR.1) and DME0 (PMR.0). They have the following operation: # **DATA MEMORY ACCESS CONTROL** Table 3 | DME1 | DME0 | DATA MEMORY ADDRESS | MEMORY FUNCTION | |------|------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0000h - FFFFh | External Data Memory * Default condition | | 0 | 1 | 0000h - 03FFh<br>0400h - FFFFh | Internal SRAM Data Memory External Data Memory | | 1 | 0 | Reserved | Reserved | | 1 | 1 | 0000h - 03FFh<br>0400h - FFFBh<br>FFFCh<br>FFFDh - FFFh | Internal SRAM Data Memory Reserved - no external access Read access to the status of lock bits Reserved - no external access | Notes on the status byte read at FFFCh with DME1, 0 = 1, 1: Bits 2-0 reflect the programmed status of the security lock bits LB2-LB0. They are individually set to a logic 1 to correspond to a security lock bit that has been programmed. These status bits allow software to verify that the part has been locked before running if desired. The bits are read-only. Note: After internal MOVX SRAM has been initialized, changing bits DEM0/1 will have no affect on the contents of the SRAM. #### STRETCH MEMORY CYCLE The DS87C530/DS83C530 allows software to adjust the speed of off-chip data memory access. The microcontroller is capable of performing the MOVX in as few as two instruction cycles. The on-chip SRAM uses this speed and any MOVX instruction directed internally uses two cycles. However, the time can be stretched for interface to external devices. This allows access to both fast memory and slow memory or peripherals with no glue logic. Even in high-speed systems, it may not be necessary or desirable to perform off-chip data memory access at full speed. In addition, there are a variety of memory mapped peripherals such as LCDs or UARTs that are slow. The Stretch MOVX is controlled by the Clock Control Register at SFR location 8Eh as described below. It allows the user to select a Stretch value between 0 and 7. A Stretch of 0 will result in a two-machine cycle MOVX. A Stretch of 7 will result in a MOVX of nine machine cycles. Software can dynamically change this value depending on the particular memory or peripheral. On reset, the Stretch value will default to a 1, resulting in a three-cycle MOVX for any external access. Therefore, off-chip RAM access is not at full speed. This is a convenience to existing designs that may not have fast RAM in place. Internal SRAM access is always at full speed regardless of the Stretch setting. When desiring maximum speed, software should select a Stretch value of 0. When using very slow RAM or peripherals, select a larger Stretch value. Note that this affects data memory only and the only way to slow program memory (ROM) access is to use a slower crystal. Using a Stretch value between 1 and 7 causes the microcontroller to stretch the read/write strobe and all related timing. Also, setup and hold times are increased by 1 clock when using any Stretch greater than 0. This results in a wider read/write strobe and relaxed interface timing, allowing more time for memory/peripherals to respond. The timing of the variable speed MOVX is in the Electrical Specifications. Table 4 shows the resulting strobe widths for each Stretch value. The memory Stretch uses the Clock Control Special Function Register at SFR location 8Eh. The Stretch value is selected using bits CKCON.2-0. In the table, these bits are referred to as M2 through M0. The first Stretch (default) allows the use of common 120 ns RAMs without dramatically lengthening the memory access. | DATA MEMORY | CYCLE STRETCH VA | LUES Table 4 | |-------------|------------------|--------------| |-------------|------------------|--------------| | CI | KCON. | 2-0 | | $\overline{RD}$ OR $\overline{WR}$ STROBE | STROBE WIDTH | |-----------|-----------|-----|----------------------|-------------------------------------------|---------------| | <b>M2</b> | <b>M1</b> | M0 | MEMORY CYCLES | WIDTH IN CLOCKS | TIME @ 33 MHz | | 0 | 0 | 0 | 2 (forced internal) | 2 | 60 ns | | 0 | 0 | 1 | 3 (default external) | 4 | 121 ns | | 0 | 1 | 0 | 4 | 8 | 242 ns | | 0 | 1 | 1 | 5 | 12 | 364 ns | | 1 | 0 | 0 | 6 | 16 | 485 ns | | 1 | 0 | 1 | 7 | 20 | 606 ns | | 1 | 1 | 0 | 8 | 24 | 727 ns | | 1 | 1 | 1 | 9 | 28 | 848 ns | #### **DUAL DATA POINTER** The timing of block moves of data memory is faster using the Dual Data Pointer (DPTR). The standard 8051 DPTR is a 16-bit value that is used to address off-chip data RAM or peripherals. In the DS87C530/DS83C530, the standard data pointer is called DPTR, located at SFR addresses 82h and 83h. These are the standard locations. Using DPTR requires no modification of standard code. The new DPTR at SFR 84h and 85h is called DPTR1. The DPTR Select bit (DPS) chooses the active pointer. Its location is the lsb of the SFR location 86h. No other bits in register 86h have any effect and are 0. The user switches between data pointers by toggling the lsb of register 86h. The increment (INC) instruction is the fastest way to accomplish this. All DPTR-related instructions use the currently selected DPTR for any activity. Therefore it takes only one instruction to switch from a source to a destination address. Using the Dual Data Pointer saves code from needing to save source and destination addresses when doing a block move. The software simply switches between DPTR and 1 once software loads them. The relevant register locations are as follows. | DPL | 82h | Low byte original DPTR | |------|-----|-------------------------| | DPH | 83h | High byte original DPTR | | DPL1 | 84h | Low byte new DPTR | | DPH1 | 85h | High byte new DPTR | | DPS | 86h | DPTR Select (lsb) | #### POWER MANAGEMENT Along with the standard Idle and power-down (Stop) modes of the standard 80C52, the DS87C530/DS83C530 provides a new Power Management Mode. This mode allows the processor to continue functioning, yet to save power compared with full operation. The DS87C530/DS83C530 also features several enhancements to Stop mode that make it more useful. # **POWER MANAGEMENT MODE (PMM)** Power Management Mode offers a complete scheme of reduced internal clock speeds that allow the CPU to run software but to use substantially less power. During default operation, the DS87C530/DS83C530 uses four clocks per machine cycle. Thus the instruction cycle rate is (Clock/4). At 33 MHz crystal speed, the instruction cycle speed is 8.25 MHz (33/4). In PMM, the microcontroller continues to operate but uses an internally divided version of the clock source. This creates a lower power state without external components. It offers a choice of two reduced instruction cycle speeds (and two clock sources - discussed below). The speeds are (Clock/64) and (Clock/1024). Software is the only mechanism to invoke the PMM. Table 5 illustrates the instruction cycle rate in PMM for several common crystal frequencies. Since power consumption is a direct function of operating speed, PMM 1 eliminates most of the power consumption while still allowing a reasonable speed of processing. PMM 2 runs very slowly and provides the lowest power consumption without stopping the CPU. This is illustrated in Table 6. Note that PMM provides a lower power condition than Idle mode. This is because in Idle, all clocked functions such as timers run at a rate of crystal divided by 4. Since wake-up from PMM is as fast as or faster than from Idle and PMM allows the CPU to operate (even if doing NOPs), there is little reason to use Idle mode in new designs. #### MACHINE CYCLE RATE Table 5 | CRYSTAL SPEED | FULL OPERATION<br>(4 CLOCKS) | PMM1<br>(64 CLOCKS) | PMM2<br>(1024 CLOCKS) | |---------------|------------------------------|---------------------|-----------------------| | 11.0592 MHz | 2.765 MHz | 172.8 kHz | 10.8 kHz | | 16 MHz | 4.00 MHz | 250.0 kHz | 15.6 kHz | | 25 MHz | 6.25 MHz | 390.6 kHz | 24.4 kHz | | 33 MHz | 8.25 MHz | 515.6 kHz | 32.2 kHz | #### **TYPICAL OPERATING CURRENT IN PMM** Table 6 | CRYSTAL SPEED | FULL OPERATION<br>(4 CLOCKS) | PMM1<br>(64 CLOCKS) | PMM2<br>(1024 CLOCKS) | |---------------|------------------------------|---------------------|-----------------------| | 11.0592 MHz | 13.1 mA | 5.3 mA | 4.8 mA | | 16 MHz | 17.2 mA | 6.4 mA | 5.6 mA | | 25 MHz | 25.7 mA | 8.1 mA | 7.0 mA | | 33 MHz | 32.8 mA | 9.8 mA | 8.2 mA | #### **CRYSTALESS PMM** A major component of power consumption in PMM is the crystal amplifier circuit. The DS87C530/DS83C530 allows the user to switch CPU operation to an internal ring oscillator and turn off the crystal amplifier. The CPU would then have a clock source of approximately 2-4 MHz, divided by either 4, 64, or 1024. The ring is not accurate, so software cannot perform precision timing. However, this mode allows an additional saving of between 0.5 and 6.0 mA, depending on the actual crystal frequency. While this saving is of little use when running at 4 clocks per instruction cycle, it makes a major contribution when running in PMM1 or PMM2. #### PMM OPERATION Software invokes the PMM by setting the appropriate bits in the SFR area. The basic choices are divider speed and clock source. There are three speeds (4, 64, and 1024) and two clock sources (crystal, ring). Both the decisions and the controls are separate. Software will typically select the clock speed first. Then, it will perform the switch to ring operation if desired. Lastly, software can disable the crystal amplifier if desired. There are two ways of exiting PMM. Software can remove the condition by reversing the procedure that invoked PMM or hardware can (optionally) remove it. To resume operation at a divide by 4 rate under software control, simply select 4 clocks per cycle, then crystal based operation if relevant. When disabling the crystal as the time base in favor of the ring oscillator, there are timing restrictions associated with restarting the crystal operation. Details are described below. There are three registers containing bits that are concerned with PMM functions. They are Power Management Register (PMR; C4h), Status (STATUS; C5h), and External Interrupt Flag (EXIF; 91h) #### Clock Divider Software can select the instruction cycle rate by selecting bits CD1 (PMR.7) and CD0 (PMR.6) as follows: | CD1 | CD0 | Cycle rate | |-----|-----|--------------------| | 0 | 0 | Reserved | | 0 | 1 | 4 clocks (default) | | 1 | 0 | 64 clocks | | 1 | 1 | 1024 clocks | The selection of instruction cycle rate will take effect after a delay of one instruction cycle. Note that the clock divider choice applies to all functions including timers. Since baud rates are altered, it will be difficult to conduct serial communication while in PMM. There are minor restrictions on accessing the clock selection bits. The processor must be running in a 4 clock state to select either 64 (PMM1) or 1024 (PMM2) clocks. This means software cannot go directly from PMM1 to PMM2 or visa versa. It must return to a 4-clock rate first. #### Switchback To return to a 4-clock rate from PMM, software can simply select the CD1 and CD0 clock control bits to the 4 clocks per cycle state. However, the DS87C530/DS83C530 provides several hardware alternatives for automatic Switchback. If Switchback is enabled, then the device will automatically return to a 4-clock per cycle speed when an interrupt occurs from an enabled, valid external interrupt source. A Switchback will also occur when a UART detects the beginning of a serial start bit if the serial receiver is enabled (REN=1). Note the beginning of a start bit does not generate an interrupt; this occurs on reception of a complete serial word. The automatic Switchback on detection of a start bit allows hardware to correct baud rates in time for a proper serial reception. A Switchback will also occur when a byte is written to the SBUF0 or SBUF1 for transmission. Switchback is enabled by setting the SWB bit (PMR.5) to a 1 in software. For an external interrupt, Switchback will occur only if the interrupt source could really generate the interrupt. For example, if INTO is enabled but has a low priority setting, then Switchback will not occur on INTO if the CPU is servicing a high priority interrupt. #### Status Information in the Status register assists decisions about switching into PMM. This register contains information about the level of active interrupts and the activity on the serial ports. The DS87C530/DS83C530 supports three levels of interrupt priority. These levels are Power-fail, High, and Low. Bits STATUS.7-5 indicate the service status of each level. If PIP (Power-fail Interrupt Priority; STATUS. 7) is a 1, then the processor is servicing this level. If either HIP (High Interrupt Priority; STATUS.6) or LIP (Low Interrupt Priority; STATUS.5) is high, then the corresponding level is in service. Software should not rely on a lower priority level interrupt source to remove PMM (Switchback) when a higher level is in service. Check the current priority service level before entering PMM. If the current service level locks out a desired Switchback source, then it would be advisable to wait until this condition clears before entering PMM. Alternately, software can prevent an undesired exit from PMM by entering a low priority interrupt service level before entering PMM. This will prevent other low priority interrupts from causing a Switchback. Status also contains information about the state of the serial ports. Serial Port Zero Receive Activity (SPRA0; STATUS.0) indicates a serial word is being received on Serial Port 0 when this bit is set to a 1. Serial Port 0 Transmit Activity (SPTA0; STATUS.1) indicates that the serial port is still shifting out a serial transmission. STATUS.2 and STATUS.3 provide the same information for Serial Port 1, respectively. These bits should be interrogated before entering PMM1 or PMM2 to ensure that no serial port operations are in progress. Changing the clock divisor rate during a serial transmission or reception will corrupt the operation. ### **Crystal/Ring Operation** The DS87C530/DS83C530 allows software to choose the clock source as an independent selection from the instruction cycle rate. The user can select crystal-based or ring oscillator-based operation under software control. Power-on reset default is the crystal (or external clock) source. The ring may save power depending on the actual crystal speed. To save still more power, software can then disable the crystal amplifier. This process requires two steps. Reversing the process also requires two steps. The XT/ $\overline{RG}$ bit (EXIF.3) selects the crystal or ring as the clock source. Setting XT/ $\overline{RG}$ = 1 selects the crystal. Setting XT/ $\overline{RG}$ = 0 selects the ring. The RGMD (EXIF.2) bit serves as a status bit by indicating the active clock source. RGMD = 0 indicates the CPU is running from the crystal. RGMD = 1 indicates it is running from the ring. When operating from the ring, disable the crystal amplifier by setting the XTOFF bit (PMR.3) to a 1. This can only be done when XT/ $\overline{RG}$ = 0. When changing the clock source, the selection will take effect after a one instruction cycle delay. This applies to changes from crystal to ring and vise versa. However, this assumes that the crystal amplifier is running. In most cases, when the ring is active, software previously disabled the crystal to save power. If ring operation is being used and the system must switch to crystal operation, the crystal must first be enabled. Set the XTOFF bit to a 0. At this time, the crystal oscillation will begin. The DS87C530/DS83C530 then provides a warm-up delay to make certain that the frequency is stable. Hardware will set the XTUP bit (STATUS.4) to a 1 when the crystal is ready for use. Then software should write XT/ $\overline{\text{RG}}$ to a 1 to begin operating from the crystal. Hardware prevents writing XT/ $\overline{\text{RG}}$ to a 1 before XTUP = 1. The delay between XTOFF = 0 and XTUP = 1 will be 65,536 crystal clocks in addition to the crystal cycle startup time. Switchback has no effect on the clock source. If software selects a reduced clock divider and enables the ring, a Switchback will only restore the divider speed. The ring will remain as the time base until altered by software. If there is serial activity, Switchback usually occurs with enough time to create proper baud rates. This is not true if the crystal is off and the CPU is running from the ring. If sending a serial character that wakes the system from crystal-less PMM, then it should be a dummy character of no importance with a subsequent delay for crystal startup. The following table is a summary of the bits relating to PMM and its operation. The flow chart below illustrates a typical decision set associated with PMM. # PMM CONTROL AND STATUS BIT SUMMARY Table 7 | BIT NAME | LOCATION | FUNCTION | RESET | WRITE ACCESS | |----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------| | XT/RG | EXIF.3 | Control. $XT/\overline{RG} = 1$ , runs from crystal or external clock; $XT/\overline{RG} = 0$ , runs from internal ring oscillator. | X | 0 to 1 only when XTUP=1 and XTOFF=0 | | RGMD | EXIF.2 | Status. RGMD=1, CPU clock = ring;<br>RGMD=0, CPU clock = crystal. | 0 | None | | CD1, CD0 | PMR7,<br>PMR.6 | Control. CD1,0=01, 4 clocks;<br>CS1,0=10, PMM1; CD1,0=11,<br>PMM2. | 0, 1 | Write CD1,0=10 or<br>11 only from<br>CD1,0=01 | | SWB | PMR.5 | Control. SWB=1, hardware invokes switchback to 4 clocks, SWB=0, no hardware switchback. | 0 | Unrestricted | | XTOFF | PMR.3 | Control. Disables crystal operation after ring is selected. | 0 | 1 only when $XT/\overline{RG} = 0$ | | PIP | STATUS.7 | Status. 1 indicates a power-fail interrupt in service. | 0 | None | | HIP | STATUS.6 | Status. 1 indicates high priority interrupt in service. | 0 | None | | LIP | STATUS.5 | Status. 1 indicates low priority interrupt in service. | 0 | None | | XTUP | STATUS.4 | Status. 1 indicates that the crystal has stabilized. | 1 | None | | SPTA1 | STATUS.3 | Status. Serial transmission on serial port 1. | 0 | None | | SPRA1 | STATUS.2 | Status. Serial word reception on serial port 1. | 0 | None | | SPTA0 | STATUS.1 | Status. Serial transmission on serial port 0. | 0 | None | | SPRA0 | STATUS.0 | Status. Serial word reception on serial port 0. | 0 | None | # **INVOKING AND CLEARING PMM** Figure 3 #### **IDLE MODE** Setting the lsb of the Power Control register (PCON; 87h) invokes the Idle mode. Idle will leave internal clocks, serial ports and timers running. Power consumption drops because the CPU is not active. Since clocks are running, the Idle power consumption is a function of crystal frequency. It should be approximately ½ of the operational power at a given frequency. The CPU can exit the Idle state with any interrupt or a reset. Idle is available for backward software compatibility. The system can now reduce power consumption to below Idle levels by using PMM1 or PMM2 and running NOPs. #### STOP MODE ENHANCEMENTS Setting bit 1 of the Power Control register (PCON; 87h) invokes the Stop mode. Stop mode is the lowest power state since it turns off all internal clocking. The $I_{\rm CC}$ of a standard Stop mode is approximately 1 $\mu$ A but is specified in the Electrical Specifications. The CPU will exit Stop mode from an external interrupt or a reset condition. Internally generated interrupts (timer, serial port, watchdog) are not useful since they require clocking activity. One exception is that a Real Time Clock interrupt can cause the device to exit Stop mode. This provides a very power efficient way of performing infrequent yet periodic tasks. The DS87C530/DS83C530 provides two enhancements to the Stop mode. As documented below, the device provides a band-gap reference to determine Power-fail Interrupt and Reset thresholds. The default state is that the band-gap reference is off while in Stop mode. This allows the extremely low-power state mentioned above. A user can optionally choose to have the band-gap enabled during Stop mode. With the band-gap reference enabled, PFI and Power-fail Reset are functional and are a valid means for leaving Stop mode. This allows software to detect and compensate for a brown-out or power supply sag, even when in Stop mode. In Stop mode with the band-gap enabled, $I_{CC}$ will be approximately 50 $\mu A$ compared with 1 $\mu A$ with the band-gap off. If a user does not require a Power-fail Reset or Interrupt while in Stop mode, the band-gap can remain disabled. Only the most power sensitive applications should turn off the band-gap, as this results in an uncontrolled power-down condition. The control of the band-gap reference is located in the Extended Interrupt Flag register (EXIF; 91h). Setting BGS (EXIF.0) to a 1 will keep the band-gap reference enabled during Stop mode. The default or reset condition is with the bit at a logic 0. This results in the band-gap being off during Stop mode. Note that this bit has no control of the reference during full power, PMM, or Idle modes. The second feature allows an additional power saving option while also making Stop easier to use. This is the ability to start instantly when exiting Stop mode. It is the internal ring oscillator that provides this feature. This ring can be a clock source when exiting Stop mode in response to an interrupt. The benefit of the ring oscillator is as follows. Using Stop mode turns off the crystal oscillator and all internal clocks to save power. This requires that the oscillator be restarted when exiting Stop mode. Actual startup time is crystal-dependent, but is normally at least 4 ms. A common recommendation is 10 ms. In an application that will wake up, perform a short operation, then return to sleep, the crystal startup can be longer than the real transaction. However, the ring oscillator will start instantly. Running from the ring, the user can perform a simple operation and return to sleep before the crystal has even started. If a user selects the ring to provide the startup clock and the processor remains running, hardware will automatically switch to the crystal once a power-on reset interval (65536 clocks) has expired. Hardware uses this value to assure proper crystal start even though power is not being cycled. The ring oscillator runs at approximately 2-4 MHz but will not be a precise value. Do not conduct real-time precision operations (including serial communication) during this ring period. Figure 4 shows how the operation would compare when using the ring, and when starting up normally. The default state is to exit Stop mode without using the ring oscillator. The RGSL - Ring Select bit at EXIF.1 (EXIF; 91h) controls this function. When RGSL = 1, the CPU will use the ring oscillator to exit Stop mode quickly. As mentioned above, the processor will automatically switch from the ring to the crystal after a delay of 65,536 crystal clocks. For a 3.57 MHz crystal, this is approximately 18 ms. The processor sets a flag called RGMD- Ring Mode, located at EXIF.2, that tells software that the ring is being used. The bit will be a logic 1 when the ring is in use. Attempt no serial communication or precision timing while this bit is set, since the operating frequency is not precise. # RING OSCILLATOR EXIT FROM STOP MODE Figure 4 Note: Diagram assumes that the operation following Stop requires less than 18 ms to complete. #### **EMI REDUCTION** One of the major contributors to radiated noise in an 8051 based system is the toggling of ALE. The DS87C530/DS83C530 allows software to disable ALE when not used by setting the ALEOFF (PMR.2) bit to a 1. When ALEOFF = 1, ALE will still toggle during an off-chip MOVX. However, ALE will remain in a static when performing on-chip memory access. The default state of ALEOFF = 0 so ALE toggles with every instruction cycle. #### PERIPHERAL OVERVIEW The DS87C530/DS83C530 provides several of the most commonly needed peripheral functions in microcomputer-based systems. These new functions include a second serial port, Power-fail Reset, Power-fail Interrupt, and a programmable Watchdog Timer. These are described below, and more details are available in the High-Speed Microcontroller User's Guide. #### SERIAL PORTS The DS87C530/DS83C530 provides a serial port (UART) that is identical to the 80C52. In addition it includes a second hardware serial port that is a full duplicate of the standard one. This port optionally uses pins P1.2 (RXD1) and P1.3 (TXD1). It has duplicate control functions included in new SFR locations. Both ports can operate simultaneously but can be at different baud rates or even in different modes. The second serial port has similar control registers (SCON1; C0h, SBUF1; C1h) to the original. The new serial port can only use Timer 1 for timer-generated baud rates. #### TIMER RATE CONTROL There is one important difference between the DS87C530/DS83C530 and 8051 regarding timers. The original 8051 used 12 clocks per cycle for timers as well as for machine cycles. The DS87C530/DS83C530 architecture normally uses 4 clocks per machine cycle. However, in the area of timers and serial ports, the DS87C530/DS83C530 will default to 12 clocks per cycle on reset. This allows existing code with real-time dependencies such as baud rates to operate properly. If an application needs higher speed timers or serial baud rates, the user can select individual timers to run at the 4-clock rate. The Clock Control register (CKCON; 8Eh) determines these timer speeds. When the relevant CKCON bit is a logic 1, the DS87C530/DS83C530 uses 4 clocks per cycle to generate timer speeds. When the bit is a 0, the DS87C530 uses 12 clocks for timer speeds. The reset condition is a 0. CKCON.5 selects the speed of Timer 2. CKCON.4 selects Timer 1 and CKCON.3 selects Timer 0. Unless a user desires very fast timing, it is unnecessary to alter these bits. Note that the timer controls are independent. #### POWER-FAIL RESET The DS87C530/DS83C530 uses a precision band-gap voltage reference to decide if $V_{CC}$ is out of tolerance. While powering up, the internal monitor circuit maintains a reset state until $V_{CC}$ rises above the $V_{RST}$ level. Once above this level, the monitor enables the crystal oscillator and counts 65536 clocks. It then exits the reset state. This power-on reset (POR) interval allows time for the oscillator to stabilize. A system needs no external components to generate a power-related reset. Anytime $V_{CC}$ drops below $V_{RST}$ , as in power failure or a power drop, the monitor will generate and hold a reset. It occurs automatically, needing no action from the software. Refer to the Electrical Specifications for the exact value of $V_{RST}$ . #### POWER-FAIL INTERRUPT The voltage reference that sets a precise reset threshold also generates an optional early warning Powerfail Interrupt (PFI). When enabled by software, the processor will vector to program memory address 0033h if V<sub>CC</sub> drops below V<sub>PFW</sub>. PFI has the highest priority. The PFI enable is in the Watchdog Control SFR (WDCON - D8h). Setting WDCON.5 to a logic 1 will enable the PFI. Application software can also read the PFI flag at WDCON.4. A PFI condition sets this bit to a 1. The flag is independent of the interrupt enable and software must manually clear it. If the PFI is enabled and the band-gap select bit (BGS) is set, a PFI will bring the device out of Stop mode. #### WATCHDOG TIMER To prevent software from losing control, the DS87C530/DS83C530 includes a programmable Watchdog Timer. The Watchdog is a free running timer that sets a flag if allowed to reach a preselected time-out. It can be (re)started by software. A typical application is to select the flag as a reset source. When the Watchdog times out it sets its flag, which generates reset. Software must restart the timer before it reaches its time-out or the processor is reset. Software can select one of four time-out values. Then, it restarts the timer and enables the reset function. After enabling the reset function, software must then restart the timer before its expiration or hardware will reset the CPU. Both the Watchdog Reset Enable and the Watchdog Restart control bits are protected by a "Timed Access" circuit. This prevents errant software from accidentally clearing the Watchdog. Time-out values are precise since they are a function of the crystal frequency as shown in Table 8. For reference, the time periods at 33 MHz also are shown. The Watchdog also provides a useful option for systems that do not require a reset circuit. It will set an interrupt flag 512 clocks before setting the reset flag. Software can optionally enable this interrupt source. The interrupt is independent of the reset. A common use of the interrupt is during debug, to show developers where the Watchdog times out. This indicates where the Watchdog must be restarted by software. The interrupt also can serve as a convenient time-base generator or can wake-up the processor from power saving modes. The Watchdog function is controlled by the Clock Control (CKCON - 8Eh), Watchdog Control (WDCON - D8h), and Extended Interrupt Enable (EIE - E8h) SFRs. CKCON.7 and CKCON.6 are WD1 and WD0 respectively and they select the Watchdog time-out period as shown in Table 8. #### **WATCHDOG TIME-OUT VALUES** Table 8 | WD1 | WD0 | INTERRUPT<br>TIME-OUT | TIME (33 MHz) | RESET<br>TIME-OUT | TIME (33 MHz) | |-----|-----|------------------------|---------------|-----------------------|---------------| | 0 | 0 | 2 <sup>17</sup> clocks | 3.9718 ms | $2^{17} + 512$ clocks | 3.9874 ms | | 0 | 1 | 2 <sup>20</sup> clocks | 31.77 ms | $2^{20} + 512$ clocks | 31.79 ms | | 1 | 0 | 2 <sup>23</sup> clocks | 254.20 ms | $2^{23} + 512$ clocks | 254.21 ms | | 1 | 1 | 2 <sup>26</sup> clocks | 2033.60 ms | $2^{26} + 512$ clocks | 2033.62 ms | As shown above, the Watchdog Timer uses the crystal frequency as a time base. A user selects one of four counter values to determine the time-out. These clock counter lengths are $2^{17} = 131,072$ clocks; $2^{20} = 1,048,576$ ; $2^{23} = 8,388,608$ clocks; and $2^{26} = 67,108,864$ clocks. The times shown in Table 8 above are with a 33 MHz crystal frequency. Once the counter chain has completed a full interrupt count, hardware will set an interrupt flag. Regardless of whether the user enables this interrupt, there are then 512 clocks left until the reset flag is set. Software can enable the interrupt and reset individually. Note that the Watchdog is a free running timer and does not require an enable. There are 5 control bits in special function registers that affect the Watchdog Timer and two status flags that report to the user. WDIF (WDCON.3) is the interrupt flag that is set at timer termination when there are 512 clocks remaining until the reset flag is set. WTRF (WDCON.2) is the flag that is set when the timer has completely timed out. This flag is normally associated with a CPU reset and allows software to determine the reset source. EWT (WDCON.1) is the enable for the Watchdog Timer reset function. RWT (WDCON.0) is the bit that software uses to restart the Watchdog Timer. Setting this bit restarts the timer for another full interval. Application software must set this bit before the time-out. Both of these bits are protected by Timed Access discussed below. As mentioned previously, WD1 and 0 (CKCON .7 and 6) select the time-out. The Reset Watchdog Timer bit (WDCON.0) should be asserted prior to modifying the Watchdog Timer Mode Select bits (WD1, WD0) to avoid corruption of the watchdog count. Finally, the user can enable the Watchdog Interrupt using EWDI (EIE.4). The Special Function Register map is shown above. #### **INTERRUPTS** The DS87C530/DS83C530 provides 14 interrupt sources with three priority levels. The Power-Fail Interrupt (PFI) has the highest priority. Software can assign high or low priority to other sources. All interrupts that are new to the 8051 family, except for the PFI, have a lower natural priority than the originals. #### **INTERRUPT SOURCES AND PRIORITIES** Table 9 | NAME | DESCRIPTION | VECTOR | NATURAL<br>PRIORITY | 8051/DALLAS | |-------|-------------------------------|--------|---------------------|-------------| | PFI | Power Fail Interrupt | 33h | 1 | DALLAS | | ĪNT0 | External Interrupt 0 | 03h | 2 | 8051 | | TF0 | Timer 0 | 0Bh | 3 | 8051 | | ĪNT1 | External Interrupt 1 | 13h | 4 | 8051 | | TF1 | Timer 1 | 1Bh | 5 | 8051 | | SCON0 | TI0 or RI0 from serial port 0 | 23h | 6 | 8051 | | TF2 | Timer 2 | 2Bh | 7 | 8051 | | SCON1 | TI1 or RI1 from serial port 1 | 3Bh | 8 | DALLAS | | INT2 | External Interrupt 2 | 43h | 9 | DALLAS | | ĪNT3 | External Interrupt 3 | 4Bh | 10 | DALLAS | | INT4 | External Interrupt 4 | 53h | 11 | DALLAS | | ĪNT5 | External Interrupt 5 | 5Bh | 12 | DALLAS | | WDTI | Watchdog Time-Out Interrupt | 63h | 13 | DALLAS | | RTCI | Real Time Clock Interrupt | 6Bh | 14 | DALLAS | #### TIMED ACCESS PROTECTION It is useful to protect certain SFR bits from an accidental write operation. The Timed Access procedure stops an errant CPU from accidentally changing these bits. It requires that the following instructions precede a write of a protected bit. MOV 0C7h, #0AAh MOV 0C7h, #55h Writing an AAh then a 55h to the Timed Access register (location C7h) opens a three-cycle window for write access. The window allows software to modify a protected bit(s). If these instructions do not immediately precede the write operation, then the write will not take effect. The protected bits are: | EXIF.0 | BGS | Band-gap Select | |-----------|--------------|-------------------------| | WDCON.6 | POR | Power-on Reset flag | | WDCON.1 | EWT | Enable Watchdog Reset | | WDCON.0 | RWT | Restart Watchdog | | WDCON.3 | WDIF | Watchdog Interrupt Flag | | ROMSIZE.2 | RMS2 | ROM size select 2 | | ROMSIZE.1 | RMS1 | ROM size select 1 | | ROMSIZE.0 | RMS0 | ROM size select 0 | | TRIM.7-0 | | All RTC trim functions | | RTCC.2 | <b>RTCWE</b> | RTC Write Enable | | RTCC.0 | RTCE | RTC Oscillator Enable | #### **EPROM PROGRAMMING** The DS87C530 follows standards for a 16-kbyte EPROM version in the 8051 family. It is available in a UV erasable, ceramic windowed package and in plastic packages for one-time user-programmable versions. The part has unique signature information so programmers can support its specific EPROM options. #### PROGRAMMING PROCEDURE The DS87C530 should run from a clock speed between 4 and 6 MHz when programmed. The programming fixture should apply address information for each byte to the address lines and the data value to the data lines. The control signals must be manipulated as shown in Table 10. The diagram in Figure 5 shows the expected electrical connection for programming. Note that the programmer must apply addresses in demultiplexed fashion to Ports 1 and 2 with data on Port 0. Waveforms and timing are provided in the Electrical Specifications. Program the DS87C530 as follows: - 1. Apply the address value, - 2. Apply the data value, - 3. Select the programming option from Table 10 using the control signals, - 4. Increase the voltage on V<sub>PP</sub> from 5V to 12.75V if writing to the EPROM, - 5. Pulse the PROG signal five times for EPROM array and 25 times for encryption table, lock bits, and other EPROM bits, - 6. Repeat as many times as necessary. #### SECURITY OPTIONS The DS87C530 employs a standard three-level lock that restricts viewing of the EPROM contents. A 64-byte Encryption Array allows the authorized user to verify memory by presenting the data in encrypted form. #### **Lock Bits** The security lock consists of 3 lock bits. These bits select a total of 4 levels of security. Higher levels provide increasing security but also limit application flexibility. Table 11 shows the security settings. Note that the programmer cannot directly read the state of the security lock. User software has access to this information as described in the Memory section. # **Encryption Array** The Encryption Array allows an authorized user to verify EPROM without allowing the true memory to be dumped. During a verify, each byte is Exclusive NORed (XNOR) with a byte in the Encryption Array. This results in a true representation of the EPROM while the Encryption is unprogrammed (FFh). Once the Encryption Array is programmed in a non-FFh state, the verify value will be encrypted. For encryption to be effective, the Encryption Array must be unknown to the party that is trying to verify memory. The entire EPROM also should be a non-FFh state or the Encryption Array can be discovered. The Encryption Array is programmed as shown in Table 10. Note that the programmer can not read the array. Also note that the verify operation always uses the Encryption Array. The array has no impact while FFh. Simply programming the array to a non-FFh state will cause the encryption to function. #### OTHER EPROM OPTIONS The DS87C530 has user selectable options that must be set before beginning software execution. These options use EPROM bits rather than SFRs. Program the EPROM selectable options as shown in Table 10. The Option Register sets or reads these selections. The bits in the Option Control Register have the following function: Bit 7 -4 Reserved, program to a 1. Bit 3 Watchdog POR default. Set=1; Watchdog reset function is disabled on power-up. Set=0; Watchdog reset function is enabled automatically. Bit 2-0 Reserved. Program to a 1. #### SIGNATURE The Signature bytes identify the product and programming revision to EPROM programmers. This information is at programming addresses 30h, 31h, and 60h. This information is as follows:: | Address | Value | Meaning | |---------|-------|--------------| | 30h | DAh | Manufacturer | | 31h | 30h | Model | | 60h | 01h | Extension | #### **EPROM PROGRAMMING MODES** Table 10 | MODE | | RST | PSEN | ALE/PROG | EA/VPP | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | |--------------------------------------------------|------|-----|------|----------|--------|------|------|------|------|------| | Program Code | Data | Н | L | PL | 12.75V | L | Н | Н | Н | Н | | Verify Code Da | ıta | Н | L | Н | Н | L | L | L | Н | Н | | Program Encryp<br>Array Address | | Н | L | PL | 12.75V | L | Н | Н | L | Н | | Program Lock | LB1 | Н | L | PL | 12.75V | Н | Н | Н | Н | Н | | Bits | LB2 | Н | L | PL | 12.75V | Н | Н | Н | L | L | | | LB3 | Н | L | PL | 12.75V | Н | L | Н | Н | L | | Program Option<br>Register Addres | | Н | L | PL | 12.75V | L | Н | Н | L | L | | Read Signature<br>Option Register<br>31, 60, FCh | | Н | L | Н | Н | L | L | L | L | L | <sup>\*</sup> PL indicates pulse to a logic low. # **EPROM LOCK BITS** Table 11 | LEVEL | LOCK BITS | | ГS | PROTECTION | |-------|-----------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LB1 | LB2 | LB3 | | | 1 | U | U | U | No program lock. Encrypted verify if encryption table was programmed. | | 2 | Р | U | U | Prevent MOVC instructions in external memory from reading program bytes in internal memory. EA is sampled and latched on reset. Allow no further programming of EPROM. | | 3 | Р | P | U | Level 2 plus no verify operation. Also, prevent MOVX instructions in external memory from reading SRAM (MOVX) in internal memory. | | 4 | P | P | P | Level 3 plus no external execution. | # **EPROM PROGRAMMING CONFIGURATION** Figure 5 #### **ROM-SPECIFIC FEATURES** The DS83C530 supports a subset of the EPROM features found on the DS87C530. #### SECURITY OPTIONS #### **Lock Bits** The DS83C530 employs a lock that restricts viewing of the ROM contents. When set, the lock will prevent MOVC instructions in external memory from reading program bytes in internal memory. When locked, the $\overline{EA}$ pin is sampled and latched on reset. The lock setting is enabled or disabled when the devices are manufactured according to customer specifications. The lock bit cannot be read in software, and its status can only be determined by observing the operation of the device. ### **Encryption Array** The DS83C530 Encryption Array allows an authorized user to verify ROM without allowing the true memory contents to be dumped. During a verify, each byte is Exclusive NORed (XNOR) with a byte in the Encryption Array. This results in a true representation of the ROM while the Encryption is unprogrammed (FFh). Once the Encryption Array is programmed in a non-FFh state, the Encryption Array is programmed (or optionally left unprogrammed) when the devices are manufactured according to customer specifications. #### **DS83C530 ROM VERIFICATION** The DS83C530 memory contents can be verified using a standard EPROM programmer. The memory address to be verified is placed on the pins shown in Figure 5, and the programming control pins are set to the levels shown in Table 10. The data at that location is then asserted on port 0. #### **DS83C530 SIGNATURE** The Signature bytes identify the DS83C530 to EPROM programmers. This information is at programming addresses 30h, 31h, and 60h. Because Mask ROM devices are not programmed in device programmers, most designers will find little use for the feature, and it is included only for compatibility. | Address | Value | Meaning | |---------|-------|--------------| | 30h | DAh | Manufacturer | | 31h | 31h | Model | | 60h | 01h | Extension | #### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on Any Pin Relative to Ground | -0.3V to $+7.0V$ | |---------------------------------------|---------------------------------| | Operating Temperature | $0^{\circ}$ C to $70^{\circ}$ C | | Storage Temperature | -55°C to $+125$ °C | | Soldering Temperature | 260°C for 10 seconds | \* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # DC ELECTRICAL CHARACTERISTICS | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |--------------------------------------------------------------------------------------------|--------------------|------|------|----------------------|-------|-------| | Supply Voltage | $V_{CC}$ | 4.5 | 5.0 | 5.5 | V | 1 | | Power-fail Warning | $V_{\mathrm{PFW}}$ | 4.25 | 4.38 | 4.5 | V | 1 | | Minimum Operating Voltage | V <sub>RST</sub> | 4.0 | 4.13 | 4.25 | V | 1 | | Backup Battery Voltage | $V_{BAT}$ | 2.5 | 3.0 | V <sub>CC</sub> -0.7 | V | | | Supply Current Active Mode @ 33<br>MHz | $I_{CC}$ | | 30 | | mA | 2 | | Supply Current Idle Mode @ 33 MHz | I <sub>Idle</sub> | | 15 | | mA | 3 | | Supply Current Stop Mode, Band-gap<br>Disabled | $I_{Stop}$ | | 1 | | μΑ | 4 | | Supply Current Stop Mode, Band-gap<br>Enabled | $I_{SPBG}$ | | 50 | | μΑ | 4 | | Backup Supply Current, Data Retention<br>Mode | $I_{BAT}$ | 0 | | 0.5 | μΑ | 11 | | Input Low Level | $V_{\rm IL}$ | -0.3 | | +0.8 | V | 1 | | Input High Level | $V_{\mathrm{IH}}$ | 2.0 | | V <sub>CC</sub> +0.3 | V | 1 | | Input High Level XTAL1 and RST | $V_{\rm IH2}$ | 3.5 | | V <sub>CC</sub> +0.3 | V | 1 | | Output Low Voltage @ I <sub>OL</sub> =1.6 mA | $V_{\mathrm{OL1}}$ | | 0.15 | 0.45 | V | 1 | | Output Low Voltage Ports 0, 2, $\overline{ALE}$ , and $\overline{PSEN}$ @ $I_{OL}$ =3.2 mA | $V_{\mathrm{OL2}}$ | | 0.15 | 0.45 | V | 1 | | Output High Voltage Ports 1, 2, 3, ALE, PSEN @ I <sub>OH</sub> =-50 µA | V <sub>OH1</sub> | 2.4 | | | V | 1, 6 | | Output High Voltage Ports 1, 2, 3 @ I <sub>OH</sub> =-1.5 mA | $V_{\mathrm{OH2}}$ | 2.4 | | | V | 1, 7 | | Output High Voltage Port 0 in Bus<br>Mode I <sub>OH</sub> =-8 mA | V <sub>OH3</sub> | 2.4 | | | V | 1, 5 | | Input Low Current Ports 1, 2, 3 @ 0.45V | $I_{IL}$ | | | -55 | μΑ | 12 | | Transition Current from 1 to 0 Ports 1, 2, 3 @ 2V | $I_{TL}$ | | | -650 | μΑ | 8 | | Input Leakage Port 0, EA, pins, I/O Mode | $I_{L}$ | -10 | | +10 | μΑ | 10 | | Input Leakage Port 0, Bus Mode | $I_{L}$ | -300 | | +300 | μΑ | 9 | | RST Pull-down Resistance | R <sub>RST</sub> | 50 | | 200 | kΩ | | #### NOTES FOR DC ELECTRICAL CHARACTERISTICS: All parameters apply to both commercial and industrial temperature operation unless otherwise noted. - 1. All voltages are referenced to ground. - 2. Active current measured with 33 MHz clock source on XTAL1, V<sub>CC</sub>=RST=5.5V, other pins disconnected. - 3. Idle mode current measured with 33 MHz clock source on XTAL1, $V_{CC}$ =5.5V, RST at ground, other pins disconnected. - 4. Stop mode current measured with XTAL1 and RST grounded, V<sub>CC</sub>=5.5V, all other pins disconnected. This value is not guaranteed. Users that are sensitive to this specification should contact Dallas Semiconductor for more information. - 5. When addressing external memory. - 6. RST=V<sub>CC</sub>. This condition mimics operation of pins in I/O mode. Port 0 is tristated in reset and when at a logic high state during I/O mode. - 7. During a 0 to 1 transition, a one-shot drives the ports hard for two clock cycles. This measurement reflects port in transition mode. - 8. Ports 1, 2, and 3 source transition current when being pulled down externally. It reaches its maximum at approximately 2V. - 9. 0.45<V<sub>IN</sub><V<sub>CC</sub>. Not a high impedance input. This port is a weak address holding latch in Bus Mode. Peak current occurs near the input transition point of the latch, approximately 2V. - 10. 0.45<V<sub>IN</sub><V<sub>CC</sub>. RST=V<sub>CC</sub>. This condition mimics operation of pins in I/O mode. - 11. $V_{CC}$ =0V, $V_{BAT}$ =3.3V. 32.768 kHz crystal with 12.5 pF load capacitance between RTCX1 and RTCX2 pins. RTCE bit set to 1. This value may be as high as 1 $\mu$ A over industrial temperature range. - 12. This is the current required from an external circuit to hold a logic low level on an I/O pin while the corresponding port latch bit is set to 1. This is only the current required to *hold* the low level; transitions from 1 to 0 on an I/O pin will also have to overcome the transition current. # TYPICAL Icc VERSUS FREQUENCY Figure 6 #### **AC ELECTRICAL CHARACTERISTICS** | | | <b>33</b> I | MHz | VARIABLE CLOC | | | |------------------------------------|---------------------|-------------|-----|-------------------------|--------------------------|-------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | Oscillator Freq. (Ext. Osc.) | 1/t <sub>CLCL</sub> | 0 | 33 | 0 | 33 | MHz | | (Ext. Crystal) | | 1 | 33 | 1 | 33 | | | ALE Pulse Width | t <sub>LHLL</sub> | 40 | | 1.5t <sub>CLCL</sub> -5 | | ns | | Port 0 Address Valid to ALE Low | $t_{ m AVLL}$ | 10 | | 0.5t <sub>CLCL</sub> -5 | | ns | | Address Hold after ALE Low | t <sub>LLAX1</sub> | 10 | | 0.5t <sub>CLCL</sub> -5 | | ns | | ALE low to Valid Instruction In | $t_{ m LLIV}$ | | 56 | | 2.5t <sub>CLCL</sub> -20 | ns | | ALE Low to PSEN Low | $t_{\rm LLPL}$ | 10 | | 0.5t <sub>CLCL</sub> -5 | | ns | | PSEN Pulse Width | t <sub>PLPH</sub> | 55 | | 2t <sub>CLCL</sub> -5 | | ns | | PSEN Low to Valid Instr. In | t <sub>PLIV</sub> | | 41 | | 2t <sub>CLCL</sub> -20 | ns | | Input Instruction Hold after PSEN | t <sub>PXIX</sub> | 0 | | 0 | | ns | | Input Instruction Float after PSEN | t <sub>PXIZ</sub> | | 26 | | t <sub>CLCL</sub> -5 | ns | | Port 0 Address to Valid Instr. In | t <sub>AVIV</sub> | | 71 | | 3t <sub>CLCL</sub> -20 | ns | | Port 2 Address to Valid Instr. In | t <sub>AVIV2</sub> | | 81 | | 3.5t <sub>CLCL</sub> -25 | ns | | PSEN Low to Address Float | t <sub>PLAZ</sub> | | 0 | | 0 | ns | #### NOTES FOR AC ELECTRICAL CHARACTERISTICS: All parameters apply to both commercial and industrial temperature range operation unless otherwise noted. All signals rated over operating temperature. All signals characterized with load capacitance of 80 pF except Port 0, ALE, PSEN, RD and WR with 100 pF. Interfacing to memory devices with float times (turn off times) over 25 ns may cause contention. This will not damage the parts, but will cause an increase in operating current. Specifications assume a 50% duty cycle for the oscillator. Port 2 and ALE timing will change in relation to duty cycle variation. # **MOVX CHARACTERISTICS USING STRETCH MEMORY CYCLES** | | | VARIAB | BLE CLOCK | | | |----------------------------------------------------------|--------------------|------------------------------------------------------|--------------------------------------------------------------|-------|-------------------------------------------------------| | PARAMETER | SYMBOL | MIN | MAX | UNITS | STRETCH | | Data Access ALE Pulse Width | t <sub>LHLL2</sub> | 1.5t <sub>CLCL</sub> -5<br>2t <sub>CLCL</sub> -5 | | ns | t <sub>MCS</sub> =0<br>t <sub>MCS</sub> >0 | | Address Hold after ALE Low for MOVX Write | t <sub>LLAX2</sub> | 0.5t <sub>CLCL</sub> -5<br>t <sub>CLCL</sub> -5 | | ns | $t_{MCS}=0$ $t_{MCS}>0$ | | RD Pulse Width | t <sub>RLRH</sub> | $2t_{\text{CLCL}}-5$ $t_{\text{MCS}}-10$ | | ns | $t_{MCS}=0$ $t_{MCS}>0$ | | WR Pulse Width | t <sub>WLWH</sub> | 2t <sub>CLCL</sub> -5<br>t <sub>MCS</sub> -10 | | ns | $t_{MCS}=0$ $t_{MCS}>0$ | | RD Low Valid Data In | t <sub>RLDV</sub> | | $2t_{CLCL}-20$ $t_{MCS}-20$ | ns | $t_{MCS}=0$ $t_{MCS}>0$ | | Data Hold after Read | t <sub>RHDX</sub> | 0 | | ns | | | Data Float after Read | t <sub>RHDZ</sub> | | t <sub>CLCL</sub> -5<br>2t <sub>CLCL</sub> -5 | ns | $t_{MCS}=0$ $t_{MCS}>0$ | | ALE Low to Valid Data In | t <sub>LLDV</sub> | | $2.5t_{\text{CLCL}}-20$ $t_{\text{MCS}}+t_{\text{CLCL}}-40$ | ns | t <sub>MCS</sub> =0<br>t <sub>MCS</sub> >0 | | Port 0 Address to Valid Data In | t <sub>AVDV1</sub> | | $3t_{\text{CLCL}}-20$ $t_{\text{MCS}}+1.5t_{\text{CLCL}}-20$ | ns | t <sub>MCS</sub> =0<br>t <sub>MCS</sub> >0 | | Port 2 Address to Valid Data In | $t_{AVDV2}$ | | $3.5t_{\text{CLCL}}-20$ $t_{\text{MCS}}+2t_{\text{CLCL}}-20$ | ns | t <sub>MCS</sub> =0<br>t <sub>MCS</sub> >0 | | ALE Low to RD or WR Low | $t_{LLWL}$ | 0.5t <sub>CLCL</sub> -5<br>t <sub>CLCL</sub> -5 | 0.5t <sub>CLCL</sub> +5<br>t <sub>CLCL</sub> +5 | ns | t <sub>MCS</sub> =0<br>t <sub>MCS</sub> >0 | | Port 0 Address to $\overline{RD}$ or $\overline{WR}$ Low | $t_{ m AVWL1}$ | t <sub>CLCL</sub> -5<br>2t <sub>CLCL</sub> -5 | | ns | $\begin{array}{c} t_{MCS}=0 \\ t_{MCS}>0 \end{array}$ | | Port 2 Address to $\overline{RD}$ or $\overline{WR}$ Low | $t_{AVWL2}$ | 1.5t <sub>CLCL</sub> -10<br>2.5t <sub>CLCL</sub> -10 | | ns | $t_{MCS}=0$ $t_{MCS}>0$ | | Data Valid to WR Transition | t <sub>QVWX</sub> | -5 | | ns | | | Data Hold after Write | t <sub>WHQX</sub> | t <sub>CLCL</sub> -5<br>2t <sub>CLCL</sub> -5 | | ns | $t_{MCS}=0$ $t_{MCS}>0$ | | RD Low to Address Float | t <sub>RLAZ</sub> | | -0.5t <sub>CLCL</sub> -5 | ns | | | RD or WR High to ALE High | t <sub>WHLH</sub> | 0<br>t <sub>CLCL</sub> -5 | 10<br>t <sub>CLCL</sub> +5 | ns | t <sub>MCS</sub> =0<br>t <sub>MCS</sub> >0 | NOTE: $t_{MCS}$ is a time period related to the Stretch memory cycle selection. The following table shows the value of $t_{MCS}$ for each Stretch selection. | M2 | M1 | M0 | MOVX CYCLES | t <sub>MCS</sub> | |----|----|----|----------------------------|----------------------| | 0 | 0 | 0 | 2 machine cycles | 0 | | 0 | 0 | 1 | 3 machine cycles (default) | 4 t <sub>CLCL</sub> | | 0 | 1 | 0 | 4 machine cycles | 8 t <sub>CLCL</sub> | | 0 | 1 | 1 | 5 machine cycles | 12 t <sub>CLCL</sub> | | 1 | 0 | 0 | 6 machine cycles | 16 t <sub>CLCL</sub> | | 1 | 0 | 1 | 7 machine cycles | 20 t <sub>CLCL</sub> | | 1 | 1 | 0 | 8 machine cycles | 24 t <sub>CLCL</sub> | | 1 | 1 | 1 | 9 machine cycles | 28 t <sub>CLCL</sub> | # **EXTERNAL CLOCK CHARACTERISTICS** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-----------------|-------------------|-----|-----|-----|-------|-------| | Clock High Time | t <sub>CHCX</sub> | 10 | | | ns | | | Clock Low Time | t <sub>CLCX</sub> | 10 | | | ns | | | Clock Rise Time | t <sub>CLCL</sub> | | | 5 | ns | | | Clock Fall Time | t <sub>CHCL</sub> | | | 5 | ns | | # **SERIAL PORT MODE 0 TIMING CHARACTERISTICS** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |---------------------------------------|-------------------|-----|--------------|-----|-------|-------| | Serial Port Clock Cycle Time | $t_{ m XLXL}$ | | | | | | | SM2=0, 12 clocks per cycle | | | $12t_{CLCL}$ | | ns | | | SM2=1, 4 clocks per cycle | | | $4t_{CLCL}$ | | ns | | | Output Data Setup to Clock Rising | t <sub>QVXH</sub> | | | | | | | SM2=0, 12 clocks per cycle | | | $10t_{CLCL}$ | | ns | | | SM2=1, 4 clocks per cycle | | | $3t_{CLCL}$ | | ns | | | Output Data Hold from Clock Rising | t <sub>XHQX</sub> | | | | | | | SM2=0, 12 clocks per cycle | | | $2t_{CLCL}$ | | ns | | | SM2=1, 4 clocks per cycle | | | $t_{CLCL}$ | | ns | | | Input Data Hold after Clock Rising | t <sub>XHDX</sub> | | | | | | | SM2=0, 12 clocks per cycle | | | $t_{CLCL}$ | | ns | | | SM2=1, 4 clocks per cycle | | | $t_{CLCL}$ | | ns | | | Clock Rising Edge to Input Data Valid | t <sub>XHDV</sub> | | | | | | | SM2=0, 12 clocks per cycle | | | $11t_{CLCL}$ | | ns | | | SM2=1, 4 clocks per cycle | | | $3t_{CLCL}$ | | ns | | # **EXPLANATION OF AC SYMBOLS** In an effort to remain compatible with the original 8051 family, this device specifies the same parameters as such devices, using the same symbols. For completeness, the following is an explanation of the symbols. | t | Time | L | Logic level low | V | Valid | |---|------------------|---|-----------------|---|-------------------------| | A | Address | I | Instruction | W | WR signal | | C | Clock | P | PSEN | X | No longer a valid logic | | D | Input data | Q | Output data | | level | | Η | Logic level high | R | RD signal | Z | Tristate | #### POWER CYCLE TIMING CHARACTERISTICS | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |----------------------|------------------|-----|-----|-------|------------|-------| | Cycle Startup Time | $t_{CSU}$ | | 1.8 | | ms | 1 | | Power-on Reset Delay | t <sub>POR</sub> | | | 65536 | $t_{CLCL}$ | 2 | # **NOTES FOR POWER CYCLE TIMING:** - 1. Startup time for crystals varies with load capacitance and manufacturer. Time shown is for an 11.0592 MHz crystal manufactured by Fox. - 2. Reset delay is a synchronous counter of crystal oscillations after crystal startup. At 33 MHz, this time is 1.99 ms. # EPROM PROGRAMMING AND VERIFICATION $(21^{\circ}\text{C to } 27^{\circ}\text{C}; V_{\text{CC}}=4.5\text{V to } 5.5\text{V})$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-----------------------------------|---------------------|---------------------|-----|---------------------|-------|-------| | Programming Voltage | $V_{PP}$ | 12.5 | | 13.0 | V | 1 | | Programming Supply Current | $I_{PP}$ | | | 50 | mA | | | Oscillator Frequency | 1/t <sub>CLCL</sub> | 4 | | 6 | MHz | | | Address Setup to PROG Low | t <sub>AVGL</sub> | 48t <sub>CLCL</sub> | | | | | | Address Hold after PROG | t <sub>GHAX</sub> | $48t_{CLCL}$ | | | | | | Data Setup to PROG Low | t <sub>DVGL</sub> | $48t_{CLCL}$ | | | | | | Data Hold after PROG | t <sub>GHDX</sub> | 48t <sub>CLCL</sub> | | | | | | Enable High to V <sub>PP</sub> | t <sub>EHSH</sub> | 48t <sub>CLCL</sub> | | | | | | V <sub>PP</sub> Setup to PROG Low | t <sub>SHGL</sub> | 10 | | | μs | | | V <sub>PP</sub> Hold after PROG | $t_{GHSL}$ | 10 | | | μs | | | PROG Width | t <sub>GLGH</sub> | 90 | | 110 | μs | | | Address to Data Valid | t <sub>AVQV</sub> | | | 48t <sub>CLCL</sub> | | | | Enable Low to Data Valid | t <sub>ELQV</sub> | | | 48t <sub>CLCL</sub> | | | | Data Float after Enable | t <sub>EHQZ</sub> | 0 | | 48t <sub>CLCL</sub> | | | | PROG High to PROG Low | t <sub>GHGL</sub> | 10 | | | μs | | #### NOTE: 1. All Voltages are referenced to ground. # **EXTERNAL PROGRAM MEMORY READ CYCLE** # **EXTERNAL DATA MEMORY READ CYCLE** # **DATA MEMORY WRITE CYCLE** # DATA MEMORY WRITE WITH STRETCH=1 # **DATA MEMORY WRITE WITH STRETCH=2** FOUR CYCLE DATA MEMORY WRITE STRETCH VALUE=2 #### **EXTERNAL CLOCK DRIVE** # **SERIAL PORT MODE 0 TIMING** # **POWER CYCLE TIMING** # **EPROM PROGRAMMING AND VERIFICATION WAVEFORMS** # **52-PIN PLCC** #### NOTE: ♠ PIN-1 IDENTIFIER TO BE LOCATED IN ZONE INDICATED. CONTROLLING DIMENSIONS ARE IN INCHES. | PKG | 52- | PIN | | |-----|-----------|-------|--| | DIM | MIN | MAX | | | Α | 0.165 | 0.180 | | | A1 | 0.090 | 0.120 | | | A2 | 0.020 | - | | | В | 0.026 | 0.032 | | | B1 | 0.013 | 0.021 | | | С | 0.008 | 0.013 | | | CH1 | 0.042 | 0.048 | | | D | 0.785 | 0.795 | | | D1 | 0.750 | 0.756 | | | D2 | 0.690 | 0.730 | | | E | 0.785 | 0.795 | | | E1 | 0.750 | 0.756 | | | E2 | 0.690 | 0.730 | | | e1 | 0.050 BSC | | | | N | 52 | - | | # **52-PIN CER QUAD** | PKG | 52-PIN | | | | | |-------------|--------|-------|--|--|--| | DIM | MIN | MAX | | | | | Α | 0.165 | 0.185 | | | | | A1 | 0.040 | - | | | | | В | 0.026 | 0.032 | | | | | B1 | 0.013 | 0.021 | | | | | С | 0.008 | 0.013 | | | | | CH1-<br>45° | 0.035 | 0.040 | | | | | D | 0.760 | 0.800 | | | | | D1 | 0.740 | 0.770 | | | | | D2 | 0.700 | 0.730 | | | | | Е | 0.760 | 0.800 | | | | | E1 | 0.740 | 0.770 | | | | | E2 | 0.700 | 0.730 | | | | | e1 | 0.050 | BSC | | | | | N | 52 | - | | | | #### NOTES: ⚠ PIN-1 IDENTIFIER TO BE LOCATED IN ZONE INDICATED. 2. ALL DIMENSIONS SHOWN ARE IN INCHES. # **52-PIN TQFP** #### NOTES: - DIMENSIONS D1 AND E1 INCLUDE MOLD MISMATCH, BUT DO NOT INCLUDE MOLD PROTRUSION; ALLOWABLE PROTRUSION IS 0.254 MM ON D1 AND E1. - DETAILS OF PIN 1 IDENTIFIER ARE OPTIONAL BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. - ALLOWABLE DAMBAR PROTRUSION IS 0.08 MM TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION, PROTRUSION NOT TO BE LOCATED ON LOWER RADIUS OR FOOT OF LEAD. DIMENSIONS ARE IN MILLIMETERS | PKG | | 52-PIN | | | | | | |-----|-------|-----------|-------|--|--|--|--| | DIM | MIN | NOM | MAX | | | | | | Α | - | - | 1.20 | | | | | | A1 | 0.05 | 0.10 | 0.15 | | | | | | A2 | 0.95 | 1.00 | 1.05 | | | | | | b | 0.25 | 0.32 | 0.40 | | | | | | С | 0.09 | - | 0.20 | | | | | | D | 11.80 | 12.00 | 12.20 | | | | | | D1 | | 10.00 BSC | ; | | | | | | E | 11.80 | 12.00 | 12.20 | | | | | | E1 | | 10.00 BSC | | | | | | | е | | 0.65 BSC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | #### **DATA SHEET REVISION SUMMARY** The following represent the key differences between 02/20/97 and 07/07/98 version of the DS87C530 data sheet. Please review this summary carefully. - 1. Add DS83C530 to data sheet. - 2. Updated PMM operating current estimates. - 3. Added note to clarify $I_{\text{IL}}$ specification. - 4. Added note to prevent accidental corruption of Watchdog Timer count while changing counter length. - 5. Changed $I_{BAT}$ specification to 1 $\mu$ A over extended temperature range. - 6. Changed minimum oscillator frequency to 1 MHz when using external crystal. - 7. Changed RST pulldown resistance from 170 k $\Omega$ to 200 k $\Omega$ maximum. - 8. Corrected "Data memory write with stretch" diagrams to show falling edge of ALE coincident with rising edge of C3 clock. The following represent the key differences between 06/08/95 and 02/20/97 version of the DS87C530 data sheet. Please review this summary carefully. - 1. Update ALE pin description. - 2. Add note pertaining to erasure window. - 3. Add note pertaining to internal MOVX SRAM. - 4. Change Note 6 from RST=5.5V to RST=V<sub>CC</sub>. - 5. Change Note 10 from RST=5.5V to RST= $V_{CC}$ . - 6. Change serial port mode 0 timing diagram label from t<sub>QVXL</sub> to t<sub>QVXH</sub>. - 7. Add information pertaining to 52-pin TQFP package.