# DM54L73 Dual Master-Slave J-K Flip-Flops with Clear and Complementary Outputs ## **General Description** This device contains two independent positive pulse triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops after a complete clock pulse. While the clock is low the slave is isolated from the master. On the positive transition of the clock, the data from the J and K inputs is transferred to the master. While the clock is high, the data from the J and K inputs are disabled. On the negative transition of the clock, the data from the master is transferred to the slave. The logic states of the J and K inputs must not be allowed to change while the clock is high. Data is transferred to the outputs on the falling edge of the clock pulse. A low logic level on the clear input will reset the outputs regardless of the logic states of the other inputs. #### **Connection Diagram** Order Number DM54L73J or DM54L73W See NS Package Number J14A or W14B #### TL/F/6630-1 #### **Function Table** | Inputs | | | | Outputs | | | |--------|-----|---|---|---------|--------------------|--| | CLR | CLK | J | K | Q | Q | | | L | Х | х | Х | L | Н | | | Н | л | L | L | QO | $\overline{Q}_{O}$ | | | Н | л | Н | L | Н | L | | | Н | л | L | Н | L | Н | | | Н | 1 | Н | Н | Toggle | | | H = High Logic Level X = Either Low or High Logic Level L = Low Logic Level □□ = Positive pulse data. The J and K inputs must be held constant while the clock is high. Data is transferred to the outputs on the falling edge of the clock pulse. $\mathbf{Q}_{\mathbf{O}} = \mathbf{The}$ output logic level before the indicated input conditions were established. Toggle = Each output changes to the complement of its previous level on each complete high level clock pulse. ### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 8V Input Voltage 5.5V Storage Temperature Range $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ Operating Free Air Temperature Range Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device can not be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. # **Recommended Operating Conditions** | Symbol | Parameter Supply Voltage | | DM54L73 | | | Units | |------------------|--------------------------------|------------|---------|-----|------|-------| | Symbol | | | Min | Nom | Max | Units | | $V_{CC}$ | | | 4.5 | 5 | 5.5 | ٧ | | $V_{IH}$ | High Level Input Voltage | | 2 | | | ٧ | | V <sub>IL</sub> | Low Level Input Voltage | Clock | | | 0.6 | V | | | | Others | | | 0.7 | | | ГОН | High Level Output Current | | | | -0.2 | mA | | l <sub>OL</sub> | Low Level Output Current | | | | 2 | mA | | f <sub>CLK</sub> | Clock Frequency (Note 2) | | 0 | | 6 | MHz | | t <sub>W</sub> | Pulse Width (Note 2) | Clock High | 100 | | | | | | | Clock Low | 100 | | | ns | | | | Clear Low | 100 | | | | | t <sub>SU</sub> | Input Setup Time (Notes 1 & 2) | | 0↑ | | | ns | | t <sub>H</sub> | Input Hold Time (Notes 1 & 2) | | 0 \ | | | ns | | T <sub>A</sub> | Free Air Operating Temperature | | -55 | | 125 | °C | Note 1: The symbols ( $\uparrow$ , $\downarrow$ ) indicate the edge of the clock pulse used for reference: $\uparrow$ for rising edge, $\downarrow$ for falling edge. Note 2: $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . -55°C to +125°C #### Electrical Characteristics over recommended operating free air temperature (unless otherwise noted) Тур Conditions Units Symbol **Parameter** Min Max (Note 1) High Level Output $V_{CC} = Min, I_{OH} = Max$ $V_{OH}$ ٧ 2.4 3.3 Voltage $V_{IL} = Max, V_{IH} = Min$ $V_{OL}$ Low Level Voltage $V_{CC} = \text{Min, } I_{OL} = \text{Max}$ ٧ 0.15 0.3 $V_{IL} = Max, V_{IH} = Min$ Voltage $V_{CC} = Max$ $V_I = 5.5V$ I Input Current @ Max J, K 100 Input Voltage Clear 200 μΑ Clock 200 High Level Input $V_{CC} = \, \text{Max}$ J, K 10 $I_{\text{IH}}$ $V_1 = 2.4V$ Current Clear 20 μΑ -200 Clock Low Level Input $V_{CC} = \text{Max} \\$ J, K -0.18 $\mathsf{I}_{\mathsf{IL}}$ Current $V_I = 0.3V$ Clear -0.36mΑ Clock -0.36Short Circuit $V_{CC} = Max$ $l_{OS}$ -3-15Output Current Supply Current $V_{CC} = Max (Note 2)$ 1.5 2.88 mΑ $I_{CC}$ Note 1: All typicals are at $V_{CC}=5V,\,T_A=25^{\circ}C.$ Note 2: With all outputs open, I<sub>CC</sub> is measured with the Q and $\overline{Q}$ outputs high in turn. At the time of measurement, the clock is grounded. # $\textbf{Switching Characteristics} \ \ V_{CC} = 5V \ \ \text{and} \ \ T_A = 25^{\circ}C \ \ (\text{See Section 1 for Test Waveforms and Output Load})$ | Symbol | Parameter | From (Input) | $\mathbf{R_L} = 4 \mathbf{k} \Omega$ | 11 | | |------------------|----------------------------------------------------|-----------------|---------------------------------------|-----|-------| | | | To (Output) | Min | Max | Units | | f <sub>MAX</sub> | Maximum Clock Frequency | | 6 | | MHz | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clear to Q | | 150 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clear to Q | | 75 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to Q or Q | 10 | 75 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to Q or Q | 10 | 150 | ns | # Physical Dimensions inches (millimeters) 14-Lead Ceramic Dual-In-Line Package (J) Order Number DM54L73J NS Package Number J14A 14-Lead Ceramic Flat Package (W) Order Number DM54L73W NS Package Number W14B #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 **National Semiconductor** Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tei: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408