October 1988 Revised March 2000 ### DM74LS299 # 8-Input Universal Shift/Storage Register with Common Parallel I/O Pins #### **General Description** The DM74LS299 is an 8-bit universal shift/storage register with 3-STATE outputs. Four modes of operation are possible: hold (store), shift left, shift right and load data. The parallel load inputs and flip-flop outputs are multiplexed to reduce the total number of package pins. Separate outputs are provided for flip-flops Q0 and Q7 to allow easy cascading. A separate active LOW Master Reset is used to reset the register. #### **Features** - Common I/O for reduced pin count - Four operation modes: shift left, shift right, load and store - Separate shift right serial input and shift left serial input for easy cascading - 3-STATE outputs for bus oriented applications #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------| | DM74LS299WM | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | DM74LS299N | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ## **Logic Symbol** ## **Connection Diagram** #### **Pin Descriptions** | Pin<br>Names | Description | |-----------------|--------------------------------------------------| | CP | Clock Pulse Input (Active Rising Edge) | | $D_{S0}$ | Serial Data Input for Right Shift | | D <sub>S7</sub> | Serial Data Input for Left Shift | | S0, S1 | Mode Select Inputs | | MR | Asynchronous Master Reset Input (Active LOW) | | OE1, OE2 | 3-STATE Output Enable Inputs (Active LOW) | | I/O0-I/O7 | Parallel Data Inputs or 3-STATE Parallel Outputs | | Q0-Q7 | Serial Outputs | #### **Functional Description** The DM74LS299 contains eight edge-triggered D-type flipflops and the interstage logic necessary to perform synchronous shift left, shift right, parallel load and hold operations. The type of operation is determined by the S0 and S1, as shown in the Mode Select Table. All flip-flop outputs are brought out through 3-STATE buffers to separate I/O pins that also serve as data inputs in the parallel load mode. Q0 and Q7 are also brought out on other pins for expansion in serial shifting of longer words. A LOW signal on $\overline{\text{MR}}$ overrides the Select and CP inputs and resets the flip-flops. All other state changes are initiated by the rising edge of the clock. Inputs can change when the clock is in either state provided only that the recommended setup and hold times, relative to the rising edge of CP, are observed. A HIGH signal on either $\overline{\text{OE}1}$ or $\overline{\text{OE}2}$ disables the 3-STATE buffers and puts the I/O pins in the high impedance state. In this condition the shift, hold, load and reset operations can still occur. The 3-STATE buffers are also disabled by HIGH signals on both S0 and S1 in preparation for a parallel load operation. #### **Mode Select Table** | | Inputs | | | Posnonso | | | |----|-------------|---|----|-------------------------------------------------|--|--| | MR | IR S1 S0 CP | | СР | Response | | | | L | Χ | Χ | Χ | Asynchronous Reset; Q0-Q7 = LOW | | | | Н | Н | Н | ~ | Parallel Load; I/O <sub>n</sub> →Q <sub>n</sub> | | | | Н | L | Н | ~ | Shift Right; D <sub>S0</sub> →Q0, Q0→Q1, etc. | | | | Н | Н | L | ~ | Shift Left; D <sub>S7</sub> →Q7, Q7→Q6, etc. | | | | Н | L | L | Χ | Hold | | | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial ∠ = LOW-to-HIGH Clock (CP) Transition #### **Logic Diagram** # Absolute Maximum Ratings(Note 1) Storage Temperature Range $\begin{array}{ccc} \text{Supply Voltage} & 7V \\ \text{Input Voltage} & 7V \\ \text{Operating Free Air Temperature Range} & 0^{\circ}\text{C to } +70^{\circ}\text{C} \\ \end{array}$ Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. −65°C to +150°C for actual device operation # **Recommended Operating Conditions** | Symbol | Parameter | | Min | Nom | Max | Units | |--------------------|------------------------------------------------------------|-----------|------|-----|------|-------| | V <sub>CC</sub> | Supply Voltage | | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2 | | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | | 0.8 | V | | I <sub>OH</sub> | HIGH Level Output Current | Q0, Q7 | | | -0.4 | mA | | | | I/O0-I/O7 | | | -2.6 | mA | | I <sub>OL</sub> | LOW Level Output Current | Q0, Q7 | | | 8 | mA | | | | I/O0-I/O7 | | | 24 | mA | | T <sub>A</sub> | Free Air Operating Temperatu | re | 0 | | 70 | °C | | t <sub>S</sub> (H) | Setup Time HIGH or LOW | | 24 | | | | | t <sub>S</sub> (L) | S0 or S1 to CP | | 24 | | | ns | | t <sub>H</sub> (H) | Hold Time HIGH or LOW | | 0 | | | ns | | t <sub>H</sub> (L) | S0 or S1 to CP | | 0 | | | 115 | | t <sub>S</sub> (H) | Setup Time HIGH or LOW | | 10 | | | ns | | t <sub>S</sub> (L) | I/O <sub>n</sub> , D <sub>S0</sub> , D <sub>S7</sub> to CP | | 10 | | | 115 | | t <sub>H</sub> (H) | Hold Time HIGH or LOW | | 0 | | | ns | | t <sub>H</sub> (L) | I/O <sub>n</sub> , D <sub>S0</sub> , D <sub>S7</sub> to CP | | 0 | | | 115 | | t <sub>W</sub> (H) | CP Pulse Width HIGH or LOW | | 15 | | | ne | | $t_W(L)$ | | | 15 | | | ns | | t <sub>W</sub> (L) | MR Pulse Width LOW | | 15 | | | ns | | t <sub>REC</sub> | Recovery Time MR to CP | | 10 | | | ns | #### **Electrical Characteristics** Over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Condi | Conditions | | Typ<br>(Note 2) | Max | Units | | |------------------|-----------------------------|------------------------------------------------|--------------------|-----------------------|-----------------|------|-------|--| | VI | Input Clamp Voltage | $V_{CC} = Min, I_I = -18 \text{ mA}$ | | | | -1.5 | V | | | V <sub>OH</sub> | HIGH Level | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max | Q0, Q7 | 2.7 | 3.4 | | V | | | | Output Voltage | $V_{IL} = Max$ | I/O0-I/O7 | 2.4 | | | ľ | | | V <sub>OL</sub> | LOW Level<br>Output Voltage | $V_{CC} = Min, I_{OL} = Max$<br>$V_{IH} = Min$ | | | 0.35 | 0.5 | V | | | | | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = Min | | | 0.25 | 0.4 | | | | I <sub>I</sub> | Input Current @ Max | V <sub>CC</sub> = Max | Input | S | | 0.1 | mA | | | | Input Voltage | $V_I = 7V$ | Sn | | | 0.2 | mA | | | I <sub>IH</sub> | HIGH Level | $V_{CC} = Max, V_I = 2.7V$ | Sn | | | 40 | μΑ | | | | Input Current | | Input | S | | 20 | μΑ | | | I <sub>IL</sub> | LOW Level | $V_{CC} = Max, V_I = 0.4V$ | Sn | | | -0.8 | mA | | | | Input Current | | Input | S | | -0.4 | mA | | | Ios | Short Circuit | V <sub>CC</sub> = Max | $Q_0, C$ | Q <sub>7</sub> –20 | | -100 | m ^ | | | | Output Current | (Note 3) | I/O <sub>0</sub> - | -I/O <sub>7</sub> –30 | | -130 | mA | | | I <sub>CC</sub> | Supply Current | $V_{CC} = Max, \overline{OE} = 4.5V$ | | | | 60 | mA | | | I <sub>OZH</sub> | 3-STATE Output Off | V <sub>CC</sub> = Max | | | | 40 | | | | | Current HIGH | $V_O = 2.7V$ | | | | 40 | μА | | | I <sub>OZL</sub> | 3-STATE Output Off | V <sub>CC</sub> = Max | | | | -400 | μА | | | | Current Low | $V_O = 0.4V$ | | | | -100 | μΛ | | Note 2: All typicals are at $V_{CC} = 5V$ , $T_A = 25$ °C. Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second. # **Switching Characteristics** $V_{CC} = +5.0V, T_A = +25^{\circ}C$ | | | R <sub>L</sub> = | | | | |------------------|-------------------------|------------------|-------|-----|--| | Symbol | Parameter | C <sub>L</sub> = | Units | | | | | | Min | Max | ٦ | | | f <sub>MAX</sub> | Maximum Input Frequency | 35 | | MHz | | | t <sub>PLH</sub> | Propagation Delay | | 26 | ns | | | t <sub>PHL</sub> | CP to Q0 or Q7 | | 28 | 115 | | | t <sub>PLH</sub> | Propagation Delay | | 25 | | | | t <sub>PHL</sub> | CP to I/O <sub>n</sub> | 35 | ns | | | | t <sub>PHL</sub> | Propagation Delay | | 28 | ns | | | | MR to Q0 or Q7 | | 20 | 115 | | | t <sub>PHL</sub> | Propagation Delay | | 35 | no | | | | MR to I/O <sub>n</sub> | | 33 | ns | | | t <sub>PZH</sub> | Output Enable Time | | 18 | | | | t <sub>PZL</sub> | | | 25 | ns | | | t <sub>PHZ</sub> | Output Disable Time | | 15 | no | | | t <sub>PLZ</sub> | | | 20 | ns | | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A (0.457 ± 0.076) Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. (0.229-0.381) TYP 0.060 ±0.005 (1.524 ± 0.127) 0.325 +0.040 -0.015 (8.255 +1.016) -0.381 $0.100 \pm 0.010$ (2.540 ± 0.254) A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 0.020 (0.508) N20A (REV G 0.125-0.140 (3.175-3.556) www.fairchildsemi.com