# **DEIC420** # 20 Ampere Low-Side Ultrafast RF MOSFET Driver ### **Features** - Built using the advantages and compatibility of CMOS and IXYS HDMOS<sup>™</sup> processes - Latch-Up Protected - High Peak Output Current: 20A Peak - Wide Operating Range: 8V to 30V - Rise And Fall Times of <4ns - Minimum Pulse Width Of 8ns - High Capacitive Load - Drive Capability: 4nF in <4ns - · Matched Rise And Fall Times - 32ns Input To Output Delay Time - Low Output Impedance - Low Quiescent Supply Currentt # **Applications** - Driving RF MOSFETs - Class D or E Switching Amplifier Drivers - Multi MHz Switch Mode Power Supplies (SMPS) - Pulse Generators - Acoustic Transducer Drivers - Pulsed Laser Diode Drivers - DC to DC Converters - Pulse Transformer Driver # **Description** TheDEIC420 is a CMOS high speed high current gate driver specifically designed to drive MOSFETs in Class D and E HF RF applications at up to 45MHz, as well as other applications requiring ultrafast rise and fall times or short minimum pulse widths. The DEIC420 can source and sink 20A of peak current while producing voltage rise and fall times of less than 4ns, and minimum pulse widths of 8ns. The input of the driver is compatible with TTL or CMOS and is fully immune to latch up over the entire operating range. Designed with small internal delays, cross conduction/current shoot-through is virtually eliminated in the DEIC420. Its features and wide safety margin in operating voltage and power make the DEIC420 unmatched in performance and value. The DEIC420 is packaged in DEI's low inductance RF package incorporating DEI's patented <sup>(1)</sup> RF layout techniques to minimize stray lead inductances for optimum switching performance. For applications that do not require the power dissipation of the DEIC420, the driver is also available in a 28 pin SOIC package. See the IXDD415SI data sheet for additional information. The DEIC420 is a surface-mount device, and incorporates patented RF layout techniques to minimize stray lead inductances for optimum switching performance. Figure 1 - DEIC420 Functional Diagram <sup>(1)</sup> DEI U.S. Patent #4,891,686 # **Absolute Maximum Ratings** | Parameter | Value | |-------------------------------------------------|------------------------------------------| | Supply Voltage | 30V | | All Other Pins | -0.3V to $V_{CC}$ + 0.3V | | Power Dissipation | · | | T <sub>AMBIENT</sub> ≤25 <sup>O</sup> C | 2W | | T <sub>CASE</sub> ≤25 <sup>O</sup> C | 100W | | Storage Temperature | -65 <sup>o</sup> C to 150 <sup>o</sup> C | | Soldering Lead Temperature (10 seconds maximum) | 300°C | | Parameter | Value | | | | |-----------------------------------------|-----------------------|--|--|--| | Maximum Junction Temperature 150°C | | | | | | Operating Temperature Range -40°C to 85 | | | | | | Thermal Impedance (Junction To Case) | | | | | | θЈС | 0.13 <sup>o</sup> C/W | | | | ## **Electrical Characteristics** Unless otherwise noted, $T_A$ = 25 °C, $8V \le V_{CC} \le 30V$ . All voltage measurements with respect to DGND. DEIC420 configured as described in *Test Conditions*. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------|------------------------------------|---------------------------------------------------------------------------------------------|-------|----------|-----------------------|----------| | $V_{IH}$ | High input voltage | | 3.5 | | | V | | V <sub>IL</sub> | Low input voltage | | | • | 0.8 | V | | V <sub>IN</sub> | Input voltage range | | -5 | | V <sub>CC</sub> + 0.3 | V | | I <sub>IN</sub> | Input current | $0V \le V_{IN} \le V_{CC}$ | -10 | | 10 | μΑ | | V <sub>OH</sub> | High output voltage | V <sub>C</sub> | cc025 | | ; | V | | V <sub>OL</sub> | Low output voltage | | | | 0.025 | V | | R <sub>OH</sub> | Output resistance<br>@ Output high | $I_{OUT} = 10$ mA, $V_{CC} = 15$ V | | 0.4 | 0.6 | Ω | | R <sub>OL</sub> | Output resistance @ Output Low | $I_{OUT} = 10$ mA, $V_{CC} = 15$ V | | 0.4 | 0.6 | Ω | | I <sub>PEAK</sub> | Peak output current | V <sub>CC</sub> = 15V | | 20 | | Α | | I <sub>DC</sub> | Continuous output current | | | ÷ | 4 | Α | | f <sub>MAX</sub> | Maximum frequency | C <sub>L</sub> =4nF Vcc=15V | | | 45 | MHz | | t <sub>R</sub> | Rise time (1) | $C_L$ =1nF Vcc=15V V <sub>OH</sub> =2V to 12V $C_L$ =4nF Vcc=15V V <sub>OH</sub> =2V to 12V | | 3 4 | | ns<br>ns | | t <sub>F</sub> | Fall time (1) | $C_L$ =1nF Vcc=15V V <sub>OH</sub> =12V to 2V $C_L$ =4nF Vcc=15V V <sub>OH</sub> =12V to 2V | / | 3<br>3.5 | | ns<br>ns | | t <sub>ONDLY</sub> | On-time propagation delay (1) | C <sub>L</sub> =4nF Vcc=15V | | 32 | 38 | ns | | t <sub>OFFDLY</sub> | Off-time propagation delay (1) | C <sub>L</sub> =4nF Vcc=15V | | 29 | 35 | ns | | $P_{Wmin}$ | Minimum pulse width | FWHM C <sub>L</sub> =1nF Vcc=15V<br>+3V to +3V C <sub>L</sub> =1nF Vcc=15V | | 8<br>9 | | ns<br>ns | | V <sub>CC</sub> | Power supply voltage | | 8 | 15 | 30 | V | | Icc | Power supply current | $V_{IN} = 3.5V$<br>$V_{IN} = 0V$ | | 1 0 | 3<br>10 | mA<br>^ | | | | $V_{IN} = 0V$<br>$V_{IN} = + V_{CC}$ | | U | 10 | μΑ<br>μΑ | <sup>(1)</sup> Refer to Figures 3a and 3b Specifications Subject To Change Without Notice ### **Lead Description - DEIC420** | SYMBOL | FUNCTION | DESCRIPTION | | |--------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | VCC | Supply Voltage Positive power-supply voltage input. These leads provide power the entire chip. The range for this voltage is from 8V to 30V. | | | | IN | Input | Input signal-TTL or CMOS compatible. | | | OUT | Output | Driver Output. For application purposes, this lead is connected, directly to the Gate of a MOSFET | | | GND | Power Ground | The system ground leads. Internally connected to all circuitry, these leads provide ground reference for the entire chip. These leads should be connected to a low noise analog ground plane for optimum performance. | | **Note 1:** Operating the device beyond parameters with listed "absolute maximum ratings" may cause permanent damage to the device. Typical values indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. The guaranteed specifications apply only for the test conditions listed. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. CAUTION: These devices are sensitive to electrostatic discharge; follow proper ESD procedures when handling and assembling this component. Figure 2 - DEIC420 Package Photo And Outline Figure 3a - Characteristics Test Diagram Voltage probe Vcc Vcc Vcc Vcc Vcc CL EN OUT EN OUT CL Figure 3b - Timing Diagram # **Typical Performance Characteristics** Figure 15 13.56MHz CW Repetition Frequency Figure 16 50MHz Burst Repetition Frequency Figure 17 - High Frequency Gate Drive Circuit ### **APPLICATIONS INFORMATION** ### **High Frequency Gate Drive Circuit** The circuit diagram in figure 17 is a circuit diagram for a very high switching speed, high frequency gate driver circuit using the DEIC420. This is the circuit used in the EVIC420 Evaluation Board, and is capable of driving a MOSFET at up to the maximum operating limits of the DEIC420. The circuit's very high switching speed and high frequency operation dictates the close attention to several important issues with respect to circuit design. The three key elements are circuit loop inductance, Vcc bypassing and grounding. ### **Circuit Loop Inductance** Referring to Figure 17, the Vcc to Vcc ground current path defines the loop which will generate the inductive term. This loop must be kept as short as possible. The output lead must be no further than 0.375 inches (9.5mm) from the gate of the MOSFET. Furthermore the output ground leads must provide a balanced symmetric coplanar ground return for optimum operation. ### **Vcc Bypassing** In order for the circuit to turn the MOSFET on properly, the DEIC420 must be able to draw up to 20A of current from the Vcc power supply in 2-6ns (depending upon the input capacitance of the MOSFET being driven). This means that there must be very low impedance between the driver and the power supply. The most common method of achieving this low impedance is to bypass the power supply at the driver with a capacitance value that is at least two orders of magnitude larger than the load capacitance. Usually, this is achieved by placing two or three different types of bypassing capacitors, with complementary impedance curves, very close to the driver itself. (These capacitors should be carefully selected, low inductance, low resistance, high-pulse current-service capacitors). Care should be taken to keep the lengths of the leads between these bypass capacitors and the DEIC420 to an absolute minimum. The bypassing should be comprised of several values of chip capacitors symmetrically placed on ether side of the IC. Recommended values are .01uF, .47uF chips and at least two 4.7uF tantalums. ### Grounding In order for the design to turn the load off properly, the DEIC420 must be able to drain this 20A of current into an adequate grounding system. There are three paths for returning current that need to be considered: Path #1 is between the DEIC420 and its load. Path #2 is between the DEIC420 and its power supply. Path #3 is between the DEIC420 and whatever logic is driving it. All three of these paths should be as low in resistance and inductance as possible, and thus as short as practical. ### **Output Lead Inductance** Of equal importance to supply bypassing and grounding are issues related to the output lead inductance. Every effort should be made to keep the leads between the driver and its load as short and wide as possible, and treated as coplanar transmission lines. In configurations where the optimum configuration of circuit layout and bypassing cannot be used, a series resistance of a few Ohms in the gate lead may be necessary to prevent ringing. ### **Heat Sinking** For high power operation, the bottom side metalized substrate should be placed in compression against an appropriate heat sink. The substrate is metalized for improved heat dissipation, and is not electrically connected to the device or to ground. See the DEI technical note "DE-Series MOSFET and IC Mounting Instructions" on the DEI web site at www.directedenergy.com/apptech.htmfordetailed mounting instructions. The package dimensions of the DEIC420 are identical to those of the DE-275 MOSFET. Directed Energy, Inc. An IXYS Company 2401 Research Blvd. Ste. 108, Ft. Collins, CO 80526 Tel: 970-493-1901; Fax: 970-493-1903 e-mail: deiinfo@directedenergy.com www.directedenergy.com