## **DAC7631** For most current data sheet and other product information, visit www.burr-brown.com # Serial Input, 16-Bit, Voltage Output DIGITAL-TO-ANALOG CONVERTER ## **FEATURES** - LOW POWER: 2.5mW - UNIPOLAR OR BIPOLAR OPERATION - SETTLING TIME: 10µs to 0.003% - 15-BIT LINEARITY AND MONOTONICITY: -40°C to +85°C - USER SELECTABLE RESET TO MID-SCALE OR ZERO-SCALE - SMALL SSOP-20 PACKAGE ## **APPLICATIONS** - ATE PIN ELECTRONICS - PROCESS CONTROL - CLOSED-LOOP SERVO-CONTROL - MOTOR CONTROL - DATA ACQUISITION SYSTEMS ## DESCRIPTION The DAC7631 is a serial input, 16-bit, voltage output Digital-to-Analog Converter (D/A) with guaranteed 15-bit monotonic performance over the $-40^{\circ}\text{C}$ to +85°C temperature range. An asynchronous reset clears all registers to either mid-scale (8000<sub>H</sub>) or zero-scale (0000<sub>H</sub>), selectable via the RESETSEL pin. The device can be powered from a single +5V supply or from dual +5V and -5V supplies. Low power and small size makes the DAC7631 ideal for process control, data acquisition systems, and closed-loop servo-control. The device is available in a SSOP-20 package, and is guaranteed over the -40°C to +85°C temperature range. International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 Twx: 910-952-1111 • Internet: http://www.burr-brown.com/ • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 # $\label{eq:specifications} \textbf{SPECIFICATIONS (Dual Supply)} \\ \text{At } T_A = T_{MIN} \text{ to } T_{MAX}, \ V_{DD} = V_{CC} = +5V, \ V_{SS} = -5V, \ V_{REF}H = +2.5V, \ \text{and} \ V_{REF}L = -2.5V, \ \text{unless otherwise noted.} \\$ | | | | DAC7631E | | DAC7631EB | | | UNITS | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------|-------------------------------------|-----------|-------------------------|-------------------------|----------------------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX MIN | | TYP MAX | | | | ACCURACY Linearity Error Differential Linearity Error Monotonicity, T <sub>MIN</sub> to T <sub>MAX</sub> Bipolar Zero Error Bipolar Zero Error Drift Full-Scale Error Full-Scale Error Drift Power Supply Rejection Ratio (PSRR) | At Full Scale | 14 | ±3<br>±2<br>±1<br>5<br>±1<br>5 | ±4<br>±3<br>±2<br>10<br>±2<br>10 | 15 | ±2<br>±1<br>*<br>*<br>* | ±3<br>±2<br>*<br>*<br>* | LSB LSB Bits mV ppm/°C mV ppm/°C ppm/V | | ANALOG OUTPUT Voltage Output Output Current Maximum Load Capacitance Short-Circuit Current Short-Circuit Duration | $V_{REF}$ = -2.5V, $R_{L}$ = 10k $\Omega$ , $V_{SS}$ = -5V No Oscillation GND or $V_{CC}$ or $V_{SS}$ | V <sub>REF</sub> L<br>-1.25 | 500<br>-10, +30<br>Indefinite | V <sub>REF</sub> H<br>+1.25 | * | * * | * | V<br>mA<br>pF<br>mA | | REFERENCE INPUT Ref High Input Voltage Range Ref Low Input Voltage Range Ref High Input Current Ref Low Input Current | | V <sub>REF</sub> L + 1.25<br>-2.5 | 500<br>-500 | +2.5<br>V <sub>REF</sub> H – 1.25 | * | * | * | V<br>V<br>μΑ<br>μΑ | | DYNAMIC PERFORMANCE Settling Time Digital Feedthrough Output Noise Voltage DAC Glitch | To $\pm 0.003\%$ , 5V Output Step<br>f = 10 kHz<br>$7 \text{FFF}_{H}$ to $8000_{H}$ or $8000_{H}$ to $7 \text{FFF}_{H}$ | | 8<br>2<br>60<br>40 | 10 | | *<br>*<br>* | * | μs<br>nV-s<br>nV/√Hz<br>nV-s | | $\begin{array}{l} \textbf{DIGITAL INPUT} \\ \textbf{V}_{\text{IH}} \\ \textbf{V}_{\text{IL}} \\ \textbf{I}_{\text{IH}} \\ \textbf{I}_{\text{IL}} \end{array}$ | | 0.7 • V <sub>DD</sub> | | 0.3 • V <sub>DD</sub><br>±10<br>±10 | * | | *<br>*<br>* | V<br>V<br>μΑ<br>μΑ | | DIGITAL OUTPUT V <sub>OH</sub> V <sub>OL</sub> | I <sub>OH</sub> = -0.8mA<br>I <sub>OL</sub> = 1.6mA | 3.6 | 4.5<br>0.3 | 0.4 | * | * | * | V<br>V | | POWER SUPPLY VDD VCC Vss ICC IDD ISS POWER | | +4.75<br>+4.75<br>-5.25 | +5.0<br>+5.0<br>-5.0<br>0.4<br>50<br>-0.5 | +5.25<br>+5.25<br>-4.75<br>0.5 | * * * | * * * * * * | * * * * * | V<br>V<br>V<br>mA<br>μA<br>mA | | TEMPERATURE RANGE Specified Performance | | -40 | | +85 | * | | * | °C | <sup>\*</sup> Specifications same as DAC7631E. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. # $\begin{array}{l} \textbf{SPECIFICATIONS (Single Supply)} \\ \text{At T}_{A} = \text{T}_{MIN} \text{ to T}_{MAX}, \text{ V}_{DD} = \text{V}_{CC} = +5\text{V}, \text{V}_{SS} = 0\text{V}, \text{ V}_{REF}\text{H} = +2.5\text{V}, \text{ and V}_{REF}\text{L} = 0\text{V}, \text{ unless otherwise noted.} \\ \end{array}$ | | | | DAC7631E | | ı | DAC7631E | В | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------|-----------------------------------------|-------------|-------------------------|------------------------------|----------------------------------------|--| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | | ACCURACY Linearity Error <sup>(1)</sup> Differential Linearity Error Monotonicity, T <sub>MIN</sub> to T <sub>MAX</sub> Zero Scale Error Zero Scale Error Drift Full-Scale Error Drift Power Supply Rejection Ratio (PSRR) | At Full Scale | 14 | ±3<br>±2<br>±1<br>5<br>±1<br>5 | ±4<br>±3<br>±2<br>10<br>±2<br>10<br>100 | 15 | ±2<br>±1<br>*<br>*<br>* | ±3<br>±2<br>*<br>*<br>*<br>* | LSB LSB Bits mV ppm/°C mV ppm/°C ppm/V | | | ANALOG OUTPUT Voltage Output Output Current Maximum Load Capacitance Short-Circuit Current Short-Circuit Duration | $V_{REF}L = 0V$ , $V_{SS} = 0V$ , $R_L = 10k\Omega$ No Oscillation GND or $V_{CC}$ | 0<br>-1.25 | 500<br>±30<br>Indefinite | V <sub>REF</sub> H<br>+1.25 | * | * * | * | V<br>mA<br>pF<br>mA | | | REFERENCE INPUT Ref High Input Voltage Range Ref Low Input Voltage Range Ref High Input Current Ref Low Input Current | | V <sub>REF</sub> L + 1.25<br>0 | 250<br>–250 | +2.5<br>V <sub>REF</sub> H – 1.25 | * | * | * | V<br>V<br>ДА<br>ДА | | | DYNAMIC PERFORMANCE Settling Time Digital Feedthrough Output Noise Voltage, f = 10kHz DAC Glitch | To $\pm 0.003\%$ , 2.5V Output Step 7FFF <sub>H</sub> to $8000_{\rm H}$ or $8000_{\rm H}$ to $7$ FFF <sub>H</sub> | | 8<br>2<br>60<br>40 | 10 | | *<br>*<br>* | * | μs<br>nV-s<br>nV/√Hz<br>nV-s | | | DIGITAL INPUT V <sub>IH</sub> V <sub>IL</sub> I <sub>IH</sub> I <sub>IL</sub> | | 0.7 • V <sub>DD</sub> | | 0.3 • V <sub>DD</sub><br>±10<br>±10 | * | | * * | V<br>V<br>μΑ<br>μΑ | | | DIGITAL OUTPUT VOH VOL | $I_{OH} = -0.8$ mA<br>$I_{OL} = 1.6$ mA | 3.6 | 4.5<br>0.3 | 0.4 | * | * | * | V<br>V | | | POWER SUPPLY V <sub>DD</sub> V <sub>CC</sub> V <sub>SS</sub> I <sub>CC</sub> I <sub>DD</sub> Power | | +4.75<br>+4.75<br>0 | +5.0<br>+5.0<br>0<br>0.4<br>50<br>1.8 | +5.25<br>+5.25<br>0<br>0.5 | *<br>*<br>* | * * * * * * | * * * * * | V<br>V<br>V<br>mA<br>μA<br>mW | | | TEMPERATURE RANGE Specified Performance | | -40 | | +85 | * | | * | °C | | 3 NOTE: (1) If $V_{SS} = 0V$ specification applies at Code $0040_H$ and above due to possible negative zero-scale error. <sup>\*</sup> Specifications same as DAC7631E. #### **ABSOLUTE MAXIMUM RATINGS(1)** | V <sub>DD</sub> to V <sub>SS</sub> | 0.3V to +11V | |----------------------------------------|----------------------------------------------| | V <sub>DD</sub> to GND | 0.3V to +5.5V | | V <sub>REFL</sub> to V <sub>SS</sub> | 0.3V to $(V_{DD} - V_{SS})$ | | V <sub>DD</sub> to V <sub>REFH</sub> | 0.3V to (V <sub>DD</sub> - V <sub>SS</sub> ) | | V <sub>REFH</sub> to V <sub>REFL</sub> | 0.3V to (V <sub>DD</sub> - V <sub>SS</sub> ) | | Digital Input Voltage to GND | 0.3V to V <sub>DD</sub> + 0.3V | | Maximum Junction Temperature | +150°C | | Operating Temperature Range | 40°C to +85°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### PACKAGE/ORDERING INFORMATION | PRODUCT | MAXIMUM<br>LINEARITY<br>ERROR<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER | SPECIFICATION<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA | |-----------------------|----------------------------------------|-----------------------------------------------|--------------------|------------------------------|---------------------------------------|------------------------------------------------------|--------------------------------------------------| | DAC7631E<br>DAC7631EB | ±4<br>"<br>±3 | ±3<br>"<br>±2<br>" | SSOP-20<br>SSOP-20 | 334<br>"<br>334 | -40°C to +85°C<br>-40°C to +85°C | DAC7631E<br>DAC7631E/1K<br>DAC7631EB<br>DAC7631EB/1K | Rails<br>Tape and Reel<br>Rails<br>Tape and Reel | NOTE: (1) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /1K indicates 1000 devices per reel). Ordering 1000 pieces of "DAC7631E/1K" will get a single 1000-piece Tape and Reel. ### **PIN CONFIGURATION** ### **PIN DESCRIPTIONS** | PIN | LABEL | DESCRIPTION | |-----|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>REF</sub> H | DAC Reference High Input | | 2 | V <sub>REF</sub> H Sense | DAC Reference Sense High Input | | 3 | V <sub>REF</sub> L | DAC Reference Low Input | | 4 | V <sub>REF</sub> L Sense | DAC Reference Sense Low Input | | 5 | DGND | Digital Ground | | 6 | V <sub>DD</sub> | Logic Power Supply | | 7 | SDO | Serial Data Output | | 8 | SDI | Serial Data Input | | 9 | CLK | Data Clock | | 10 | CS | Chip Select, Active LOW. | | 11 | LDAC | DAC Register Load Control, Rising Edge Triggered. | | 12 | LOAD | DAC Input Register Load Control, Active LOW. | | 13 | RST | Reset, Rising Edge. Depending on the state of RSTSEL, the DAC Register is set to either midscale or zero. | | 14 | RSTSEL | Reset Select. Determines the action of RST. If HIGH, a RST command will set the DAC register to midscale. If low, a RST command will set the DAC register to zero. | | 15 | NC | No Connection | | 16 | V <sub>OUT</sub> | DAC Voltage Output | | 17 | V <sub>OUT</sub> Sense | DAC Output Amplifier Inverting Input, Used to Close the Feedback Loop at the Load. | | 18 | V <sub>SS</sub> | Negative Power Supply | | 19 | AGND | Analog Ground | | 20 | V <sub>CC</sub> | Positive Power Supply | ## TYPICAL PERFORMANCE CURVES: $V_{SS} = 0V$ At $T_A = +25^{\circ}C$ , $V_{DD} = V_{CC} = +5V$ , $V_{SS} = 0V$ , $V_{REFH} = +2.5V$ , and $V_{REFL} = 0V$ , representative unit, unless otherwise specified. # TYPICAL PERFORMANCE CURVES: V<sub>SS</sub> = 0V (Cont.) At $T_A = +25$ °C, $V_{DD} = V_{CC} = +5V$ , $V_{SS} = 0V$ , $V_{REFH} = +2.5V$ , and $V_{REFL} = 0V$ , representative unit, unless otherwise specified. # TYPICAL PERFORMANCE CURVES: V<sub>SS</sub> = 0V (Cont.) At $T_A = +25$ °C, $V_{DD} = V_{CC} = +5V$ , $V_{SS} = 0V$ , $V_{REFH} = +2.5V$ , and $V_{REFL} = 0V$ , representative unit, unless otherwise specified. ## TYPICAL PERFORMANCE CURVES: $V_{SS} = -5V$ At $T_A = +25^{\circ}C$ , $V_{DD} = V_{CC} = +5V$ , $V_{SS} = -5V$ , $V_{REFH} = +2.5V$ , and $V_{REFL} = -2.5V$ , representative unit, unless otherwise specified. 9 # TYPICAL PERFORMANCE CURVES: $V_{SS} = -5V$ (Cont.) At $T_A = +25^{\circ}C$ , $V_{DD} = V_{CC} = +5V$ , $V_{SS} = -5V$ , $V_{REFH} = +2.5V$ , and $V_{REFL} = -2.5V$ , representative unit, unless otherwise specified. ## TYPICAL PERFORMANCE CURVES: $V_{SS} = -5V$ (Cont.) At $T_A = +25^{\circ}C$ , $V_{DD} = V_{CC} = +5V$ , $V_{SS} = -5V$ , $V_{REFH} = +2.5V$ , and $V_{REFL} = -2.5V$ , representative unit, unless otherwise specified. ## THEORY OF OPERATION The DAC7631 is a 16-bit voltage-output Digital-to-Analog Converter (DAC). The architecture is an R-2R ladder configuration with the three MSB's segmented, followed by an operational amplifier that serves as a buffer, as shown in Figure 1. The minimum voltage output (zero-scale) and maximum voltage output (full-scale) are set by external voltage references at $V_{REF}L$ and $V_{REF}H$ , respectively. The digital input is a 16-bit serial word representing the 16-bit DAC input code, sent MSB first. The DAC7631 can be powered from either a single +5V supply or a dual $\pm 5$ V supply. The device offers a reset function which immediately sets the output voltage and DAC register to mid-scale code (8000H) or to zero-scale code (0000H). See Figures 2 and 3 for the basic operation of the DAC7631. FIGURE 1. DAC7631 Architecture. FIGURE 2. Basic Single-Supply Operation. FIGURE 3. Basic Dual-Supply Operation. #### **ANALOG OUTPUTS** When $V_{SS} = -5V$ (dual supply operation), the output amplifier can swing to within 2.25V of the supply rails, guaranteed over the -40°C to +85°C temperature range. When $V_{SS} = 0V$ (single-supply operation), and with $R_{LOAD}$ also connected to ground, the output can swing to ground. Care must also be taken when measuring the zero-scale error when $V_{SS} = 0V$ . Since the output voltage cannot swing below ground, the output voltage may not change for the first few digital input codes (0000<sub>H</sub>, 0001<sub>H</sub>, 0002<sub>H</sub>, etc.) if the output amplifier has a negative offset. At the negative limit of -2mV, the first specified output starts at code 0040<sub>H</sub>. Due to the high accuracy of these D/A converters, system design problems such as grounding and contact resistance become very important. A 16-bit converter with a 2.5V fullscale range has a 1LSB value of 38µV. With a load current of 1mA, series wiring and connector resistance of only $40m\Omega$ (R<sub>W2</sub>) will cause a voltage drop of $40\mu$ V, as shown in Figure 4. To understand what this means in terms of a system layout, the resistivity of a typical 1 ounce copperclad printed circuit board is $1/2 \text{ m}\Omega$ per square. For a 1mA load, a 10 milli-inch wide printed circuit conductor 600 milli-inches long will result in a voltage drop of 30µV. The DAC7631 offers a force and sense output configuration for the high open-loop gain output amplifier. This feature allows the loop around the output amplifier to be closed at the load (as shown in Figure 4), thus ensuring an accurate output voltage. #### REFERENCE INPUTS The reference inputs, $V_{REF}L$ and $V_{REF}H$ , can be any voltage between $V_{SS}+2.5V$ and $V_{CC}-2.5V$ , provided that $V_{REF}H$ is at least 1.25V greater than $V_{REF}L$ . The minimum output of each DAC is equal to $V_{REF}L$ plus a small offset voltage (essentially, the offset of the output op amp). The maximum output is equal to $V_{REF}H$ plus a similar offset voltage. Note that $V_{SS}$ (the negative power supply) must either be connected to ground or must be in the range of -4.75V to -5.25V. The voltage on $V_{SS}$ sets several bias points within the converter. If $V_{SS}$ is not in one of these two configurations, the bias values may be in error and proper operation of the device is not guaranteed. The current into the $V_{REF}H$ input and out of $V_{REF}L$ depends on the DAC output voltage, and can vary from a few microamps to approximately 0.3mA in dual supply or 0.15mA in single-supply operation. The reference input appears as a varying load to the reference. If the reference can sink or source the required current, a reference buffer is not required. The DAC7631 features a reference drive and sense connection such that the internal errors caused by the changing reference current and the circuit impedances can be minimized. Figures 5 through 13 show different reference configurations, and the effect on the linearity and differential linearity. #### **DIGITAL INTERFACE** Table I shows the basic control logic for the DAC7631. The interface consists of a serial clock input (CLK), serial data input (SDI), DAC input register load control signal ( $\overline{\text{LOAD}}$ ), and DAC load control signal (LDAC). In addition, a chip select input ( $\overline{\text{CS}}$ ) is provided to simplify device selection in systems with multiple devices. An asynchronous reset input (RST), triggered by a rising edge, is provided to force startup conditions, periodic resets, or emergency resets to a known state. The action of RST can be selected using the reset select (RSTSEL) pin. #### **SERIAL DATA INPUT** | B15 | B14 | B13 | B12 | B11 | B10 | В9 | В8 | В7 | В6 | В5 | B4 | В3 | B2 | B1 | В0 | |-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | cs | RST | RSTSEL | LDAC | LOAD | INPUT<br>REGISTER | DAC<br>REGISTER | MODE | |----|----------|--------|----------|------|-------------------|-------------------|-------------------| | L | Н | Х | X | L | Write | Hold | Write Input | | Н | Н | X | <b>↑</b> | Н | Hold | Write | Update | | Н | Н | X | Н | Н | Hold | Hold | Hold | | X | <b>1</b> | L | X | X | Reset to Zero | Reset to Zero | Reset to Zero | | X | <b>1</b> | Н | Х | X | Reset to Midscale | Reset to Midscale | Reset to Midscale | TABLE I. DAC7631 Logic Truth Table. FIGURE 4. Analog Output Closed-loop Configuration. R<sub>W1</sub> and R<sub>W2</sub> represent wiring resistance. FIGURE 5. Dual-supply Buffered References. **DAC7631** FIGURE 6. Single-supply Buffered Reference, $V_{REF}L = 50 \text{mV}$ . FIGURE 7. Integral Linearity and Differential Linearity Error Curves for Figure 6. FIGURE 8. Integral Linearity and Differential Linearity Error Curves for Figure 9. FIGURE 9. Single-supply Buffered Reference, $V_{REF}L = +1.25V$ , $V_{REF}H = -1.25V$ . FIGURE 10. Single-supply Buffered V<sub>REF</sub>H. FIGURE 11. Linearity and Differential Error Curves for Figure 10. FIGURE 13. Linearity and Differential Error Curves for Figure 12. 15 FIGURE 12. Low cost Single-supply Configuration. Data is shifted into the device through the SDI and CLK pins and arrives in a shift register. Once all 16 bits have been transferred, the $\overline{\text{LOAD}}$ pin, which is level-sensitive, should be brought low to latch the data into a buffer register called the DAC input register. To latch the new data into the DAC itself, the LDAC pin, which is edge-sensitive, must be brought high. When this is done, the DAC will assume the new value and the output voltage will change (provided that the new value is different from the old one). Note that settling time is measured from the time that the LDAC pin is brought high, since the device's output does not begin to change until then. The DAC7631's double-buffering scheme allows the device to be updated through the serial interface without disturbing the voltage on the output pin. It also allows the user to use separate logic for driving the serial input and triggering FIGURE 14. Daisy-chaining DAC7631. DAC updates; i.e., the LDAC pin can be driven with a separate signal, such as a timing clock, which need not be directly related to the serial data timing. This makes it easy to synchronize DAC7631 updates with external events or with other DACs. Note that CS and CLK are combined with an OR gate, which controls the serial-to-parallel shift register. These two inputs are completely interchangeable. In addition, care must be taken with the state of CLK when $\overline{CS}$ rises at the end of a serial transfer. If CLK is LOW when $\overline{CS}$ rises, the OR gate will provide a rising edge to the shift register, shifting the internal data one additional bit. The result will be incorrect data and possible selection of the wrong input register(s). If both $\overline{CS}$ and CLK are used, $\overline{CS}$ should rise only when CLK is HIGH. If not, then either $\overline{CS}$ or CLK can be used to operate the shift register. See Table II for more information. | CS <sup>(1)</sup> | CLK <sup>(1)</sup> | LOAD | RST | SERIAL SHIFT REGISTER | |-------------------|--------------------|------|--------------|-----------------------| | H <sup>(2)</sup> | X(3) | Н | Н | No Change | | L(4) | L | Н | Н | No Change | | L | <b>↑</b> (5) | Н | Н | Advanced One Bit | | 1 | L | Н | Н | Advanced One Bit | | H <sup>(6)</sup> | Х | L(7) | Н | No Change | | H <sup>(6)</sup> | Х | Н | <b>↑</b> (8) | No Change | NOTES: (1) $\overline{\text{CS}}$ and CLK are interchangeable. (2) H = Logic HIGH. (3) X = Don't Care. (4) L = Logic LOW (5) = Positive Logic Transition. (6) A HIGH value is suggested in order to avoid a "false clock" from advancing the shift register and changing the shift register. (7) If data is clocked into the serial register while $\overline{\text{LOAD}}$ is LOW, the DAC register will change. This will corrupt the data in each DAC register that has been erroneously selected. (8) Rising edge of RST causes no change in the contents of the serial shift register. TABLE II. Serial Shift Register Truth Table. ### **SERIAL-DATA OUTPUT** The Serial-Data Output (SDO) is the internal shift register's output. For DAC7631, the SDO is a driven output and does not require an external pull-up. Any number of DAC7631's can be daisy chained by connecting the SDO pin of one device to the SDI pin of the following device in the chain, as shown in Figure 14. #### **DIGITAL TIMING** Figure 15 and Table III provide detailed timing for the digital interface of the DAC7631. #### **DIGITAL INPUT CODING** The DAC7631 input data is in Straight Binary format. The output voltage is given by Equation 1: $$V_{OUT} = V_{REF}L + \frac{\left(V_{REF}H - V_{REF}L\right) \cdot N}{65,536}$$ (1) where N is the digital input code. This equation does not include the effects of offset (zero-scale) or gain (full-scale) errors. # DIGITALLY-PROGRAMMABLE CURRENT SOURCE The DAC7631 offers a unique set of features that allows a wide range of flexibility in designing applications circuits such as programmable current sources. The DAC7631 offers both a differential reference input, as well as an open-loop configuration around the output amplifier. The open-loop configuration around the output amplifier allows a transistor to be placed within the loop to implement a digitally-programmable, unidirectional current source. The availability of a differential reference allows programmability for both the full-scale and zero-scale currents. The output current is calculated as: $$I_{OUT} = \left( \left( \frac{V_{REF}H - V_{REF}L}{R_{SENSE}} \right) \bullet \left( \frac{N}{65,536} \right) \right) + \left( V_{REF}L / R_{SENSE} \right)$$ (2) FIGURE 15. Digital Input and Output Timing. | SYMBOL | DESCRIPTION | MIN | MAX | UNITS | |-------------------|----------------------------------|-----|-----|-------| | t <sub>DS</sub> | Data Valid to CLK Rising | 10 | | ns | | t <sub>DH</sub> | Data Held Valid after CLK Rises | 20 | | ns | | t <sub>CH</sub> | CLK HIGH | 25 | | ns | | t <sub>CL</sub> | CLK LOW | 25 | | ns | | t <sub>CSS</sub> | CS LOW to CLK Rising | 15 | | ns | | t <sub>CSH</sub> | CLK HIGH to CS Rising | 0 | | ns | | t <sub>LD1</sub> | LOAD HIGH to CLK Rising | 10 | | ns | | t <sub>LD2</sub> | CLK Rising to LOAD LOW | 30 | | ns | | t <sub>LDRW</sub> | LOAD LOW Time | 30 | | ns | | t <sub>LDDL</sub> | LDAC LOW Time | 100 | | ns | | t <sub>LDDH</sub> | LDAC HIGH Time | 150 | | ns | | t <sub>SDO</sub> | SDO Propagation Delay | 10 | 45 | ns | | t <sub>RSSS</sub> | RESETSEL Valid to RESET HIGH | 0 | | ns | | t <sub>RSSH</sub> | RESET HIGH to RESETSEL Not Valid | 100 | | ns | | t <sub>RSTL</sub> | RESET LOW Time | 10 | | ns | | t <sub>RSTH</sub> | RESET HIGH Time | 10 | | ns | | t <sub>LDDD</sub> | LOAD LOW to LDAC Rising Time | 40 | | ns | | t <sub>S</sub> | Settling Time | | 10 | μs | TABLE III. Timing Specifications (T $_{A}=-40^{\circ}C$ to $+85^{\circ}C).$ Figure 16 shows a DAC7631 in a 4mA to 20mA current output configuration. The output current can be determined by Equation 3: quation 3: $I_{OUT} = \left( \left( \frac{2.5V - 0.5V}{125\Omega} \right) \cdot \left( \frac{N}{65,536} \right) \right) + \left( \frac{0.5V}{125\Omega} \right) \quad (3)$ At full-scale, the output current is 16mA, plus the 4mA, for the zero current. At zero scale the output current is the offset current of 4mA $(0.5V/125\Omega)$ . FIGURE 16. 4-to-20mA Digitally Controlled Current Source (1/2 DAC7631). #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated