



# **DAC8043**

# CMOS 12-Bit Serial Input Multiplying DIGITAL-TO-ANALOG CONVERTER

### FEATURES

- 12-BIT ACCURACY IN 8-PIN SOIC
- FAST 3-WIRE SERIAL INTERFACE
- LOW INL AND DNL: ±1/2 LSB max
- GAIN ACCURACY TO ±1LSB max
- LOW GAIN TEMPCO: 5ppm/°C max
- OPERATES WITH +5V SUPPLY
- TTL/CMOS COMPATIBLE
- ESD PROTECTED

# DESCRIPTION

The DAC8043 is a 12-bit current output multiplying digital-to-analog converter (DAC) that is packaged in a space-saving, surface-mount 8-pin SOIC. Its 3-wire serial interface saves additional circuit board space which results in low power dissipation. When used with micro-processors having a serial port, the DAC8043 minimizes the digital noise feedthrough from its input to output. The serial port can be used as a dedicated analog bus and kept inactive while the DAC8043 is in use. Serial interfacing reduces the complexity of opto or transformer isolation applications.

The DAC8043 contains a 12-bit serial-in, parallel-out shift register, a 12-bit DAC register, a 12-bit CMOS DAC, and control logic. Serial input (SRI) data is clocked into the input register on the rising edge of the clock (CLK) pulse. When the new data word had been clocked in, it is loaded into the DAC register by taking the  $\frac{LP}{D}$  input low. Data in the DAC register is converted to an output current by the D/A converter.

The DAC8043 operates from a single +5V power supply which makes the DAC8043 an ideal low power, small size, high performance solution for several applications.

### **APPLICATIONS**

- AUTOMATIC CALIBRATION
- MOTION CONTROL
- MICROPROCESSOR CONTROL SYSTEMS
- PROGRAMMABLE AMPLIFIER/ ATTENUATORS
- DIGITALLY CONTROLLED FILTERS



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

©1993 Burr-Brown Corporation

# SPECIFICATIONS

### **ELECTRICAL CHARACTERISTICS**

At  $V_{DD}$  = +5V;  $V_{REF}$  = +10V;  $I_{OUT}$  = GND = 0V;  $T_A$  = Full Temperature Range specified under Absolute Maximum Ratings, unless otherwise noted.

|                                                 |                   | DAC8043U                                |             |         | DAC8043UC |      |         |        |        |
|-------------------------------------------------|-------------------|-----------------------------------------|-------------|---------|-----------|------|---------|--------|--------|
| PARAMETER                                       | SYMBOL            | CONDITIONS                              | MIN         | ТҮР     | MAX       | MIN  | TYP     | MAX    |        |
| STATIC PERFORMANCE                              |                   |                                         |             |         |           |      |         |        |        |
| Resolution                                      | N                 |                                         | 12          |         |           | 12   |         |        | Bits   |
| Nonlinearity <sup>(1)</sup>                     | INL               |                                         |             |         | ±1        |      |         | ±1/2   | LSB    |
| Differential Nonlinearity <sup>(2)</sup>        | DNL               |                                         |             |         | ±1        |      |         | ±1/2   | LSB    |
| Gain Error <sup>(3)</sup>                       | FSE               | T₄ = +25°C                              |             |         | ±2        |      |         | ±1     | LSB    |
|                                                 |                   | T <sub>A</sub> = Full Temp Range        |             |         | ±2        |      |         | ±2     | LSB    |
| Gain Tempco <sup>(5)</sup>                      | TC <sub>ESE</sub> |                                         |             |         | ±5        |      |         | ±5     | ppm/°C |
| Power Supply Rejection Ratio                    | PSRR              | $\Delta V_{DD} = \pm 5\%$               |             | ±0.0006 | ±0.002    |      | ±0.0006 | ±0.002 | %/%    |
| Output Leakage Current <sup>(4)</sup>           | I <sub>LKG</sub>  | T <sub>A</sub> = +25°C                  |             |         | ±5        |      |         | ±5     | nA     |
|                                                 |                   | T <sub>A</sub> = Full Temp Range        |             |         | ±100      |      |         | ±25    | nA     |
| Zero Scale Error <sup>(7, 12)</sup>             | IZSE              | $T_{A} = +25^{\circ}C$                  |             |         | 0.03      |      |         | 0.03   | LSB    |
|                                                 |                   | T <sub>A</sub> = Full Temp Range        |             |         | 0.60      |      |         | 0.15   | LSB    |
| Input Resistance <sup>(8)</sup>                 | R <sub>IN</sub>   |                                         | 7           | 11      | 15        | 7    | 11      | 15     | kΩ     |
| AC PERFORMANCE                                  |                   |                                         |             |         |           |      |         |        |        |
| Output Current Settling Time <sup>(5, 6)</sup>  | ts                | $T_A = +25^{\circ}C$                    |             | 0.25    | 1         |      | 0.25    | 1      | μs     |
| Digital-to-Analog Glitch                        |                   | $V_{REF} = 0V$                          |             | 2       | 20        |      | 2       | 20     | nVs    |
| Energy <sup>(5, 10)</sup>                       | Q                 | $I_{OUT} = Load = 100\Omega$            |             |         |           |      |         |        |        |
|                                                 |                   | $C_{EXT} = 13pF$                        |             |         |           |      |         |        |        |
|                                                 | AC Regist         | er Loaded Alternately with all 0        | s and all 1 |         |           |      |         |        |        |
| Feedthrough Error <sup>(5, 11)</sup>            | FT                | V <sub>REF</sub> = 20Vp-p at f = 10kHz  |             | 0.7     | 1         |      | 0.7     | 1      | mVp-p  |
| (V <sub>REF</sub> to I <sub>OUT</sub> )         |                   | Digital Input = 0000 0000 0000          | )           |         |           |      |         |        |        |
|                                                 |                   | $T_A = +25^{\circ}C$                    |             |         |           |      |         |        |        |
| Total Harmonic Distortion <sup>(5)</sup>        | THD               | $V_{REF} = 6V_{RMS}$ at 1kHz            |             | -85     |           |      | -85     |        | dB     |
|                                                 | [                 | DAC Register Loaded with all 1          | s           |         |           |      |         |        | _      |
| Output Noise Voltage Density <sup>(5, 13)</sup> | e <sub>N</sub>    | 10Hz to 100kHz                          |             |         | 17        |      |         | 17     | nV/√Hz |
|                                                 |                   | Between $R_{FB}$ and $I_{OUT}$          |             |         |           |      |         |        |        |
| DIGITAL INPUTS                                  |                   |                                         |             |         |           |      |         |        |        |
| Digital Input High                              | VIII              |                                         | 2.4         |         |           | 2.4  |         |        | V      |
| Digital Input Low                               | VL                |                                         |             |         | 0.8       |      |         | 0.8    | V      |
| Input Leakage Current <sup>(9)</sup>            | I.                | $V_{IN} = 0V \text{ to } +5V$           |             |         | ±1        |      |         | ±1     | μΑ     |
| Input Capacitance <sup>(5, 11)</sup>            | CIN               | $V_{IN} = 0V$                           |             |         | 8         |      |         | 8      | pF     |
| ANALOG OUTPUTS                                  |                   |                                         |             |         |           |      |         |        |        |
| Output Capacitance <sup>(5)</sup>               | Cour              | Digital Inputs = V <sub>IH</sub>        |             |         | 110       |      |         | 110    | pF     |
|                                                 | 001               | Digital Inputs = V                      |             |         | 80        |      |         | 80     | pF     |
| TIMING CHARACTERISTICS(5, 14)                   |                   |                                         |             |         |           |      |         |        |        |
| Data Setup Time                                 | t <sub>DS</sub>   | T₄ = Full Temperature Range             | 40          |         |           | 40   |         |        | ns     |
| Data Hold Time                                  |                   | $T_{A} = Full Temperature Range$        | -           |         |           | 80   |         |        | ns     |
| Clock Pulse Width High                          |                   | $T_A =$ Full Temperature Range          |             |         |           | 90   |         |        | ns     |
| Clock Pulse Width Low                           | t <sub>cL</sub>   | T <sub>A</sub> = Full Temperature Range |             |         |           | 120  |         |        | ns     |
| Load Pulse Width                                | t <sub>LD</sub>   | T <sub>A</sub> = Full Temperature Range | 120         |         |           | 120  |         |        | ns     |
| LSB Clock into Input Register                   |                   | A                                       |             |         |           |      |         |        |        |
| to Load DAC Register Time                       | t <sub>ASB</sub>  | T <sub>A</sub> = Full Temperature Range | 0           |         |           | 0    |         |        | ns     |
| POWER SUPPLY                                    |                   |                                         |             |         |           |      |         |        |        |
| Supply Voltage                                  | V <sub>DD</sub>   |                                         | 4.75        | 5       | 5.25      | 4.75 | 5       | 5.25   | V      |
| Supply Current                                  | I <sub>DD</sub>   | Digital Inputs = $V_{IH}$ or $V_{IL}$   |             |         | 500       |      |         | 500    | μΑ     |
|                                                 |                   | Digital Inputs = 0V or V <sub>DD</sub>  |             |         | 100       |      |         | 100    | μΑ     |

NOTES: (1)  $\pm 1/2$  LSB =  $\pm 0.012\%$  of Full Scale. (2) All grades are monotonic to 12-bits over temperature. (3) Using internal feedback resistor. (4) Applies to I<sub>OUT</sub>, All digital inputs = 0V. (5) Guaranteed by design and not tested. (6) I<sub>OUT</sub> Load = 100 $\Omega$ , C<sub>EXT</sub> = 13pF, digital input = 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V. Extrapolated to 1/2 LSB: t<sub>S</sub> = propagation delay (t<sub>PD</sub>) + 9 $\tau$  where  $\tau$  = measured time constant of the final RC decay. (7) V<sub>REF</sub> = +10V, all digital inputs = 0V. (8) Absolute temperature coefficient is less than  $\pm 50$ ppm/°C. (9) Digital inputs are CMOS gates: I<sub>IN</sub> is typically 1nA at +25°C. (10) V<sub>REF</sub> = 0V, all digital inputs = 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V. (11) All digital inputs = 0V. (12) Calculated from worst case R<sub>REF</sub>: I<sub>ZSE</sub> (in LSBs) = (R<sub>REF</sub> X I<sub>LKG</sub> X 4096)/V<sub>REF</sub>. (13) Calculations from en =  $\sqrt{4K TRB}$  where: K = Boltzmann constant, J/°K, R = resistance,  $\Omega$ . T = Resistor temperature, °K, B = bandwidth, Hz. (14) Tested at V<sub>IN</sub> = 0V or V<sub>DD</sub>.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



#### WAFER TEST LIMITS

At V<sub>DD</sub> = +5V; V<sub>REF</sub> = +10V; I<sub>OUT</sub> = GND = 0V; T<sub>A</sub> = +25°C.

| PARAMETER                                                                                                             | SYMBOL                                                | CONDITIONS                                                                                        | LIMIT                    | DAC8043<br>UNITS                        |
|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------|
| STATIC ACCURACY<br>Resolution<br>Integral Nonlinearity                                                                | N                                                     |                                                                                                   | 12<br>+1                 | Bits min<br>LSB max                     |
| Differential Nonlinearity<br>Gain Error<br>Power Supply Rejection Ratio<br>Output Leakage Current (I <sub>OUT</sub> ) | DNL<br>G <sub>FSE</sub><br>PSRR<br>I <sub>LKG</sub>   | Using Internal Feedback Resistor<br>$\Delta V_{DD} = \pm 5\%$<br>Digital Inputs = V <sub>II</sub> | ±1<br>±2<br>±0.002<br>±5 | LSB max<br>LSB max<br>S/% max<br>nA max |
| REFERENCE INPUT<br>Input Resistance                                                                                   | R <sub>IN</sub>                                       |                                                                                                   | 7/15                     | kΩ min/max                              |
| DIGITAL INPUTS<br>Digital Input HIGH<br>Digital Input LOW<br>Input Leakage Current                                    | V <sub>IH</sub><br>V <sub>IL</sub><br>I <sub>IL</sub> | $V_{IN} = 0V$ to $V_{DD}$                                                                         | 2.4<br>0.8<br>±1         | V min<br>V max<br>μA max                |
| POWER SUPPLY<br>Supply Current                                                                                        | I <sub>DD</sub>                                       | Digital Inputs = $V_{IH}$ or $V_{IL}$<br>Digital Inputs = 0V to $V_{DD}$                          | 500<br>100               | μA max<br>μA max                        |

NOTE: Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualifications through sample lot assembly and testing.

#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to GND            |                          |
|-----------------------------------|--------------------------|
| V <sub>REF</sub> to GND           |                          |
| V <sub>RFB</sub> to GND           |                          |
| Digital Input Voltage Range       | –0.3V to V <sub>DD</sub> |
| Output Voltage (Pin 3)            | 0.3 V to $V_{DD}$        |
| Operating Temperature Range       |                          |
| AD                                | 0°C to +70°C             |
| U, UC                             | 40°C to +85°C            |
| Junction Temperature              | +150°C                   |
| Storage Temperature               | –65°C to + 150°C         |
| Lead Temperature (soldering, 10s) | +300° C                  |
| $	heta_{JA}$                      | +100°C/W                 |
| $	heta_{ m JC}$                   | +42°C/W                  |

**CAUTION:** 1. Do not apply voltages higher than V<sub>DD</sub> or less than GND potential on any terminal except V<sub>REF</sub> (Pin 1) and R<sub>FB</sub> (Pin 2). 2. The digital control inputs are ESD protected: however, permanent damage may occur on unprotected units from high-energy electrostatic fields. Keep units in conductive foam at all times until ready to use. 3. Use proper anti-static handling procedures. 4. Absolute Maximum Ratings apply to both packaged devices. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device.

#### **PACKAGE/ORDERING INFORMATION**

| PRODUCT   | INL    | TEMPERATURE<br>RANGE | PACKAGE    | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> |  |
|-----------|--------|----------------------|------------|---------------------------------------------|--|
| DAC8043U  | 1LSB   | -40°C to +85°C       | 8-pin SOIC | 182                                         |  |
| DAC8043UC | 1/2LSB | -40°C to +85°C       | 8-pin SOIC | 182                                         |  |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

#### **PIN CONFIGURATION**



# ELECTROSTATIC DISCHARGE SENSITIVITY

Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

*Digital Inputs:* All digital inputs of the DAC8043 incorporate on-chip ESD protection circuitry. This protection is designed and has been tested to withstand five 2500V positive and negative discharges (100pF in series with 1500 $\Omega$ ) applied to each digital input.

Analog Pins: Each analog pin has been tested to Burr-Brown's analog ESD test consisting of five 1000V positive and negative discharges (100pF in series with 1500 $\Omega$ ) applied to each pin. V<sub>REF</sub> and R<sub>FB</sub> show some sensitivity.



### WRITE CYCLE TIMING DIAGRAM





# **TYPICAL PERFORMANCE CURVES**

At  $V_{DD}$  = +5V;  $V_{REF}$  = +10V;  $I_{OUT}$  = GND = 0V;  $T_A$  = Full Temperature Range specified under Absolute Maximum Ratings, unless otherwise noted.





SUPPLY CURRENT vs LOGIC INPUT VOLTAGE 1.6  $V_{DD} = +5V$ 1.4 1.2 1.0 I<sub>DD</sub> (mA) 0.8 0.6 0.4 0.2 0 3 0 2 1 4  $V_{IN}(V)$ 



TOTAL HARMONIC DISTORTION vs FREQUENCY (Multiplying Mode) 0  $V_{DD} = +5V$ V<sub>IN</sub> = 6Vrms -20  $T_A = +25^{\circ}C$ -40 THD (dB) -60 -80 -100 -120 10 100 1000 10000 Frequency (Hz)





# DISCUSSION OF SPECIFICATIONS

#### **RELATIVE ACCURACY**

This term, also known as end point linearity or integral linearity, describes the transfer function of analog output to digital input code. Relative accuracy describes the deviation from a straight line, after zero and full scale errors have been adjusted to zero.

#### DIFFERENTIAL NONLINEARITY

Differential nonlinearity is the deviation from an ideal 1LSB change in the output when the input code changes by 1LSB. A differential nonlinearity specification of 1LSB maximum guarantees monotonicity.

### **GAIN ERROR**

Gain error is the difference between the full-scale DAC output and the ideal value. The ideal full scale output value for the DAC8043 is  $-(4095/4096)V_{REF}$ . Gain error may be adjusted to zero using external trims as shown in Figure 4.

#### **OUTPUT LEAKAGE CURRENT**

The current which appears at  $\mathrm{I}_{\mathrm{OUT}}$  with the DAC loaded with all zeros.

### **OUTPUT CAPACITANCE**

The parasitic capacitance measured from I<sub>OUT</sub> to GND.

#### FEEDTHROUGH ERROR

The AC output error due to capacitive coupling from  $V_{REF}$  to  $I_{OUT}$  with the DAC loaded with all zeros.

### **OUTPUT CURRENT SETTLING TIME**

The time required for the output current to settle to within  $\pm 0.01\%$  of final value for a full scale step.

### DIGITAL-TO-ANALOG GLITCH ENERGY

The integrated area of the glitch pulse measured in nanovoltseconds. The key contributor to digital-to-analog glitch is charge injected by digital logic switching transients.

# **CIRCUIT DESCRIPTION**

Figure 1 shows a simplified schematic of a DAC8043. The current from the  $V_{REF}$  pin is switched between  $I_{OUT}$  and GND by 12 single-pole double-throw CMOS switches. This main-



FIGURE 1. Simplified Circuit Diagram for the DAC.



A CMOS switch transistor, included in series with the ladder terminating resistor and in series with the feedback resistor,  $R_{FB}$ , compensates for the temperature drift of the ON resistance of the ladder switches.

Figure 2 shows an equivalent circuit for the DAC.  $C_{OUT}$  is the output capacitance due to the N-channel switches and varies from about 80pF to 110pF with digital input code. The current source  $I_{LKG}$  is the combination of surface and junction leakages to the substrate.  $I_{LKG}$  approximately doubles every 10°C.  $R_O$  is the equivalent output resistance of the D/A and it varies with input code.



FIGURE 2. Equivalent Circuit for the DAC.

### INSTALLATION ESD PROTECTION

All digital inputs of the DAC8043 incorporate on-chip ESD protection circuitry. This protection is designed to withstand 2.5kV (using the Human Body Model, 100pF and 1500 $\Omega$ ). However, industry standard ESD protection methods should be used when handling or storing these components. When not in use, devices should be stored in conductive foam or rails. The foam or rails should be discharged to the destination socket potential before devices are removed.

### POWER SUPPLY CONNECTIONS

The DAC8043 is designed to operate on  $V_{DD} = +5V \pm 5\%$ . For optimum performance and noise rejection, power supply decoupling capacitors  $C_D$  should be added as shown in the application circuits. These capacitors (1µF tantalum recommended) should be located close to the D/A. Output op amp analog common (+ input) should be connected as near to the GND pins of the DAC8043 as possible.

### WIRING PRECAUTIONS

To minimize AC feedthrough when designing a PC board, care should be taken to minimize capacitive coupling between the  $V_{REF}$  lines and the  $I_{OUT}$  lines. Coupling from any of the digital control or data lines might degrade the glitch performance. Solder the DAC8043 directly into the PC board without a socket. Sockets add parasitic capacitance (which can degrade AC performance).



#### AMPLIFIER OFFSET VOLTAGE

The output amplifier used with the DAC8043 should have low input offset voltage to preserve the transfer function linearity. The voltage output of the amplifier has an error component which is the offset voltage of the op amp multiplied by the "noise gain" of the circuit. This "noise gain" is equal to  $(R_F/R_O+1)$  where  $R_O$  is the output impedance of the D/A I<sub>OUT</sub> terminal and  $R_F$  is the feedback network impedance. The nonlinearity occurs due to the output impedance varying with code. If the 0 code case is excluded (where  $R_O = infinity$ ), the  $R_O$  will vary from R to 3R providing a "noise gain" variation between 4/3 and 2. In addition, the variation of  $R_O$  is nonlinear with code, and the largest steps in  $R_O$  occur at major code transitions where the worst differential nonlinearity is also likely to be experienced. The nonlinearity seen at the amplifier output is

$$2V_{OS} - 4V_{OS}/3 = 2V_{OS}/3.$$

Thus, to maintain good nonlinearity the op amp offset should be much less than 1/2LSB.

#### UNIPOLAR CONFIGURATION

Figure 3 shows DAC8043 in a typical unipolar (two-quadrant) multiplying configuration. The analog output values

| DATA INPUT                                                                          | ANALOG OUTPUT                                                                                                                  |  |  |  |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MSB ↓ ↓ LSB<br>1111 1111 1111<br>1000 0000 0000<br>0000 0000 0001<br>0000 0000 0000 | -V <sub>REF</sub> (4095/4096)<br>-V <sub>REF</sub> (2048/4096) = −1/2V <sub>REF</sub><br>-V <sub>REF</sub> (1/4096)<br>0 Volts |  |  |  |

TABLE I. Unipolar Output Code.



FIGURE 3. Unipolar Configuration.

versus digital input code are listed in Table I. The operational amplifiers used in this circuit can be single amplifiers such as the OPA602, or a dual amplifier such as the OPA2107. C1 provides phase compensation to minimize settling time and overshoot when using a high speed operational amplifier.

If an application requires the D/A to have zero gain error, the circuit shown in Figure 4 may be used. Resistor R2 induces a positive gain error greater than worst-case initial negative gain error. Trim resistor R1 provides a variable negative gain error and have sufficient trim range to correct for the worst-case initial positive gain error plus the error produced by R2.

#### **BIPOLAR CONFIGURATION**

Figure 5 shows the DAC8043 in a typical bipolar (fourquadrant) multiplying configuration. The analog output values versus digital input code are listed in Table II.

The operational amplifiers used in this circuit can be single amplifiers such as the OPA602 or a dual amplifier such as the OPA2107. C1 provides phase compensation to minimize settling time and overshoot when using a high speed operational amplifier. The bipolar offset resistors R1–R2 should be ratio-matched to 0.01% to ensure the specified gain error performance.

| DATA INPUT                                                                                           | ANALOG OUTPUT                                                                                                                         |
|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| MSB↓ ↓ LSB<br>1111 1111 1111<br>1000 0000 0001<br>1000 0000 0000<br>0111 1111 1111<br>0000 0000 0000 | +V <sub>REF</sub> (2047/2048)<br>+V <sub>REF</sub> (1/2048)<br>0 Volts<br>-V <sub>REF</sub> (1/2048)<br>-V <sub>REF</sub> (2048/2048) |

TABLE II. Bipolar Output Code.



FIGURE 4. Unipolar Configuration with Gain Trim.



FIGURE 5. Bipolar Configuration.

DAC8043

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated