



SLOS401A - AUGUST 2002 - REVISED OCTOBER 2002

## $\pm$ 3-A HIGH-EFFICIENCY PWM POWER DRIVER

## FEATURES

- Operation Reduces Output Filter Size and Cost by 50% Compared to DRV591
- ±3-A Maximum Output Current
- Low Supply Voltage Operation: 2.8 V to 5.5 V
- High Efficiency Generates Less Heat
- Overcurrent and Thermal Protection
- Fault Indicators for Overcurrent, Thermal and Undervoltage Conditions
- Two Selectable Switching Frequencies
- Internal or External Clock Sync
- PWM Scheme Optimized for EMI
- 9×9 mm PowerPAD<sup>™</sup> Quad Flatpack Package

## **APPLICATIONS**

- Thermoelectric Cooler (TEC) Driver
- Laser Diode Biasing

## DESCRIPTION

The DRV593 and DRV594 are high-efficiency, high-current power amplifiers ideal for driving a wide variety of thermoelectric cooler elements in systems powered from 2.8 V to 5.5 V. The operation of the device requires only one inductor and capacitor for the output filter, saving significant printed-circuit board area. Pulse-width modulation (PWM) operation and low output stage on-resistance significantly decrease power dissipation in the amplifier.

The DRV593 and DRV594 are internally protected against thermal and current overloads. Logic-level fault indicators signal when the junction temperature has reached approximately 115°C to allow for system-level shutdown before the amplifier's internal thermal shutdown circuitry activates. The fault indicators also signal when an overcurrent event has occurred. If the overcurrent circuitry is tripped, the devices automatically reset (see application information section for more details).

The PWM switching frequency may be set to 500 kHz or 100 kHz depending on system requirements. To eliminate external components, the gain is fixed at 2.3 V/V for the DRV593. For the DRV594, the gain is fixed at 14.5 V/V.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

## **DRV593 DRV594**



SLOS401A - OCTOBER 2002



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handledwith appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **ORDERING INFORMATION**

| ТА            | PowerPAD QUAD FLATPACK<br>(VFP) |  |  |
|---------------|---------------------------------|--|--|
| 1000 1- 0500  | DRV593VFP <sup>(1)</sup>        |  |  |
| –40°C to 85°C | DRV594VFP <sup>(1)</sup>        |  |  |

(1) This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., DRV593VFPR or DRV594VFPR).

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                                             | DRV593, DRV594                    |
|---------------------------------------------|-----------------------------------|
| Supply voltage, AVDD, PVDD                  | –0.3 V to 5.5 V                   |
| Input voltage, VI                           | –0.3 V to V <sub>DD</sub> + 0.3 V |
| Output current, IO (FAULT0, FAULT1)         | 1 mA                              |
| Continuous total power dissipation          | See Dissipation Rating Table      |
| Operating free-air temperature range, TA    | -40°C to 85°C                     |
| Operating junction temperature range, TJ    | –40°C to 150°C                    |
| Storage temperature range, T <sub>stg</sub> | –65°C to 165°C                    |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

|                                                |                               | MIN | MAX | UNIT |
|------------------------------------------------|-------------------------------|-----|-----|------|
| Supply voltage, AVDD, PVDD                     |                               | 2.8 | 5.5 | V    |
| High-level input voltage, V <sub>IH</sub>      | FREQ, INT/EXT, SHUTDOWN, COSC | 2   |     | V    |
| Low-level input voltage, VIL                   | FREQ, INT/EXT, SHUTDOWN, COSC |     | 0.8 | V    |
| Operating free-air temperature, T <sub>A</sub> |                               | -40 | 85  | °C   |

#### PACKAGE DISSIPATION RATINGS

| PACKAGE | <sup>⊖</sup> JA <sup>(1)</sup><br>(°C/W) | (°C/W) | T <sub>A</sub> = 25°C<br>POWER RATING |
|---------|------------------------------------------|--------|---------------------------------------|
| VFP     | 29.4                                     | 1.2    | 4.1 W                                 |

(1) This data was taken using 2 oz trace and copper pad that is soldered directly to a JEDEC standard 4-layer 3 in  $\times$  3 in PCB.

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range unless otherwise noted

| PARAMETER          |                                                                              | TEST CONDITIONS                                                           |                          | MIN  | TYP  | MAX  | UNIT |
|--------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------|------|------|------|------|
| Ivool              | Output offset voltage (measured differentially)                              | $V_{I} = V_{DD}/2,$                                                       | IO = 0 A                 |      | 14   | 100  | mV   |
| IIH                | High-level input current                                                     | V <sub>DD</sub> = 5.5V,                                                   | $V_I = V_{DD}$           |      |      | 1    | μA   |
| I <sub>IL</sub>    | Low-level input current                                                      | V <sub>DD</sub> = 5.5V,                                                   | V <sub>I</sub> = 0 V     |      |      | 1    | μΑ   |
| V <sub>n</sub>     | Integrated output noise voltage                                              | f = <1 Hz to 10 kHz                                                       |                          |      | 40   |      | μV   |
|                    | <b>a</b>                                                                     | V <sub>DD</sub> = 5 V                                                     |                          | 1.2  |      | 3.8  |      |
| VICM               | Common-mode voltage range                                                    | V <sub>DD</sub> = 3.3 V                                                   |                          | 1.2  |      | 2.1  | V    |
| •                  |                                                                              | DRV593                                                                    |                          | 2.1  | 2.3  | 2.6  | V/V  |
| A <sub>V</sub>     | Closed-loop voltage gain                                                     | DRV594                                                                    |                          | 13.7 | 14.5 | 15.3 | V/V  |
|                    | Full power bandwidth                                                         |                                                                           |                          |      | 60   |      | kHz  |
| .,                 |                                                                              | $I_{O} = \pm 1 \text{ A}, r_{ds(on)} = 65 \text{ m}\Omega$                | 2, V <sub>DD</sub> = 5 V |      | 4.87 |      |      |
| VO                 | Voltage output (measured differentially)                                     | $I_{O} = \pm 3 \text{ A}, \ r_{ds(on)} = 65 \text{ m}\Omega$              | 2, V <sub>DD</sub> = 5 V |      | 4.61 |      | V    |
|                    | <b>2</b> · · · · ·                                                           | 1.00 0.1, 10 1.1,                                                         | High side                | 25   | 60   | 95   | mΩ   |
|                    |                                                                              |                                                                           | Low side                 | 25   | 65   | 95   |      |
| rDS(on)            | Drain-source on-state resistance                                             | $V_{DD} = 3.3 \text{ V}, I_{O} = 4 \text{ A}, T_{A} = 25^{\circ}\text{C}$ | High side                | 25   | 80   | 140  | mΩ   |
|                    |                                                                              |                                                                           | Low side                 | 25   | 90   | 140  |      |
|                    | Maximum continuous current output                                            |                                                                           |                          |      | 3    |      | А    |
|                    | Status flag output pins (FAULT0, FAULT1)<br>Fault active (open drain output) | Sinking 200 µA                                                            |                          |      |      | 0.1  | V    |
|                    |                                                                              | For 500 kHz operation                                                     |                          | 225  | 250  | 300  |      |
|                    | External clock frequency range                                               | For 100 kHz operation                                                     |                          | 45   | 50   | 55   | kHz  |
|                    |                                                                              | V <sub>DD</sub> = 5 V, No load or filter                                  |                          |      | 4    | 12   |      |
| lq                 | Quiescent current                                                            | V <sub>DD</sub> = 3.3 V, No load or filter                                |                          |      | 2.5  | 8    | mA   |
| l <sub>q(SD)</sub> | Quiescent current in shutdown mode                                           | V <sub>DD</sub> = 5 V, SHUTDOWN = 0.8 V                                   |                          | 0    | 40   | 80   | μΑ   |
| ., ,               | Output resistance in shutdown                                                | SHUTDOWN = 0.8 V                                                          |                          | 1    | 2    |      | kΩ   |
|                    | Power-on threshold                                                           |                                                                           |                          | 1.7  |      | 2.8  | V    |
|                    | Power-off threshold                                                          |                                                                           |                          | 1.6  |      | 2.6  | V    |
|                    | Thermal trip point                                                           | FAULT0 active                                                             |                          |      | 115  |      | °C   |
|                    | Thermalshutdown                                                              | Power off                                                                 |                          |      | 150  |      | °C   |
| Zl                 | Input impedance (IN+, IN–)                                                   |                                                                           |                          |      | 100  |      | kΩ   |



#### **PIN ASSIGNMENTS**



#### **Terminal Functions**

| TERMINAL |                              |     | DESCRIPTION                                                                                                                                                                                        |  |  |
|----------|------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME     | NO.                          | I/O | DESCRIPTION                                                                                                                                                                                        |  |  |
| AGND     | 2                            |     | Analog ground                                                                                                                                                                                      |  |  |
| AREF     | 5                            | 0   | Connect 1 $\mu$ F capacitor to ground for AREF voltage filtering                                                                                                                                   |  |  |
| AVDD     | 1                            | Ι   | Analog power supply                                                                                                                                                                                |  |  |
| COSC     | 4                            | I   | Connect capacitor to ground to set oscillation frequency (220 pF for 500 kHz, 1 nF for 100 kHz) when the internal oscillator is selected; connect clock signal when an external oscillator is used |  |  |
| FAULT0   | 10                           | 0   | Fault flag 0, low when active open drain output (see application information)                                                                                                                      |  |  |
| FAULT1   | 9                            | 0   | Fault flag 1, high when active open drain output (see application information)                                                                                                                     |  |  |
| FREQ     | 32                           | I   | Selects 500 kHz switching frequency when a TTL logic low is applied to this terminal; selects 100 kHz switching frequency when a TTL logic high is applied                                         |  |  |
| IN–      | 7                            | Ι   | Negative differential input                                                                                                                                                                        |  |  |
| IN+      | 6                            | Ι   | Positive differential input                                                                                                                                                                        |  |  |
| INT/EXT  | 31                           | ļ   | Selects the internal oscillator when a TTL logic high is applied to this terminal; selects the use of an external oscillator when a TTL logic low is applied to this terminal                      |  |  |
| H/C      | 14, 15,<br>16, 17            | 0   | Direction control output for heat and cool modes (4 pins)                                                                                                                                          |  |  |
| PWM      | 24, 25,<br>26, 27            | 0   | PWM output for voltage magnitude (4 pins)                                                                                                                                                          |  |  |
| PGND     | 18, 19,<br>20, 21,<br>22, 23 |     | High-current ground (6 pins)                                                                                                                                                                       |  |  |
| PVDD     | 11, 12,<br>13, 28,<br>29, 30 | -   | High-current power supply (6 pins)                                                                                                                                                                 |  |  |
| ROSC     | 3                            | I   | Connect 120-k $\Omega$ resistor to AGND to set oscillation frequency (either 500 kHz or 100 kHz). Not needed if an external clock is used.                                                         |  |  |
| SHUTDOWN | 8                            | I   | Places the amplifier in shutdown mode when a TTL logic low is applied to this terminal; places the amplifier in normal operation when a TTL logic high is applied                                  |  |  |



#### FUNCTIONAL BLOCK DIAGRAM





### TABLE OF GRAPHS

|                     |                                  |                           | FIGURE |
|---------------------|----------------------------------|---------------------------|--------|
|                     | Efficiency                       | vs Load resistance        | 2, 3   |
|                     |                                  | vs Supply voltage         | 4      |
| <sup>r</sup> DS(on) | Drain-source on-state resistance | vs Free-air temperature   | 5      |
| . ,                 |                                  | vs Free-air temperature   | 6      |
| ۱ <sub>q</sub>      | Supply current                   | vs Supply voltage         | 7      |
| PSRR                | Power supply rejection ratio     | vs Frequency              | 8, 9   |
|                     | Closed loop response             |                           | 12, 13 |
| 1                   | Marilian and an element          | vs Output voltage         | 14     |
| 10                  | Maximum output current           | vs Ambient temperature    | 15     |
| VIO                 | Input offset voltage             | Common-mode input voltage | 16, 17 |

## TEST SETUP FOR GRAPHS

The LC output filter used in Figures 2, 3, 8, and 9 is shown below.



L1 = 10  $\mu$ H (part number: CDRH104R, manufacturer: Sumida) C1 = 10  $\mu$ F (part number: ECJ-4YB1C106K, manufacturer: Panasonic)

Figure 1. LC Output Filter









V<sub>DD</sub> = 3.3 V No Load

100

1k

f – Frequency – Hz

Figure 12

10k

0

10

## **TYPICAL CHARACTERISTICS**



V<sub>DD</sub> = 3.3 V

100

1 k

Figure 13

f – Frequency – Hz

10 k

No Load

2

0∟ 10

-70

-80

100k

-60





## **APPLICATION INFORMATION**

#### PULSE-WIDTH MODULATION SCHEME FOR DRV593 AND DRV594

The pulse-width modulation scheme implemented in the DRV593 and DRV594 eliminates one-half of the full output filter previously required for PWM drivers. The DRV593 and DRV594 require only one inductor and capacitor for the output filter. The H/C outputs determine the direction of the current and do not switch back and forth. The PWM outputs switch to produce a voltage across the load that is proportional to the input control voltage.

#### **COOLING MODE**

Figure 18 shows the DRV593 and DRV594 in cooling mode. The H/C outputs (pins 14–17) are at ground and the PWM outputs (pins 24–27) create a voltage across the load that is proportional to the input voltage.

The differential voltage across the load is determined using equation (1) and the duty cycle using equation (2). The differential voltage is defined as the voltage measured after the filter on the PWM output relative to the H/C output.

$$V_{\text{Load}} = D \times V_{\text{DD}}$$
(1)  
$$D = \frac{A_{\text{V}} (V_{\text{IN}} + -V_{\text{IN}})}{V_{\text{DD}}}$$
(2)

where

D duty cycle of the PWM signal
 A<sub>v</sub> Gain of DRV593/594 (DRV593: 2.3 V/V, DRV594: 14.5 V/V)

 $V_{\text{IN+}}$  Positive input terminal of the DRV593/594

 $V_{IN-}$  Negative input terminal of the DRV593/594

V<sub>DD</sub> Power supply voltage

For example, a 50% duty cycle, shown in Figure 18, results in 2.5 V across the load for  $V_{DD} = 5$  V.







#### **HEATING MODE**

Figure 19 shows the DRV593 and DRV594 in heating mode. The H/C output is at VDD and the PWM output is proportional to the voltage across the load.

The differential voltage across the load is determined using equation (3). The variables are the same as used previously for equations (1) and (2).

$$V_{Load} = -(1-D) \times V_{DD}$$

(3)

For example, a 50% duty cycle, shown in Figure 19, results in -2.5 V across the load for VDD = 5 V. The differential voltage across the load is defined as the voltage measured after the filter on the PWM output relative to the H/C output.







#### **HEAT/COOL TRANSITION**

As the device transitions from cooling to heating, the duty cycle of the PWM outputs decrease to a small value and the H/C outputs remains at ground. When the device transitions to heating mode, the H/C outputs change from zero volts to VDD and the PWM outputs change to a high duty cycle. The direction of the current flow is reversed, but a low voltage is maintained across the load. The duty cycle decreases as the part is put further into heating mode to drive more current through the load. Figure 20 illustrates the transition from cooling to heating.

#### ZERO-CROSSING REGION

When the differential output voltage is near zero, the control logic in the DRV593 and DRV594 causes the outputs to change between heating and cooling modes. There are two possible states for the PWM and H/C outputs to obtain zero volts differentially: both outputs can be at VDD or both outputs can be at ground. Therefore, random noise causes the outputs to change between the two states when the two input voltages are equal. The outputs switch from zero to VDD, although not at a fixed frequency rate. Some of the pulses may be wider than others, but the two outputs (PWM and H/C) track each other to provide zero differential voltage. These uneven pulse widths can increase the switching noise during the zero-crossing condition.

To avoid this phenomenon, hysteresis should be implemented in the control loop to prevent the device from operating within this region. Although planning for operation during the zero-crossing is important, the normal operating points for the DRV593 and DRV594 are outside of this region. For laser temperature/wavelength regulation, the zero volts output condition is only a concern when the laser temperature or wavelength, relative to the ambient temperature, requires no heating or cooling from the TEC element.



Figure 20. Transition From Cooling to Heating





Figure 21. Typical Application Circuit

#### **OUTPUT FILTER CONSIDERATIONS**

TEC element manufacturers provide electrical specifications for maximum dc current and maximum output voltage for each particular element. The maximum ripple current, however, is typically only recommended to be less than 10% with no reference to the frequency components of the current. The maximum temperature differential across the element, which decreases as ripple current increases, may be calculated with the following equation:

$$\Delta T = \frac{1}{\left(1 + N^2\right)} \times \Delta T_{max}$$

(4)

where

 $\Delta T$  = actual temperature differential

 $\Delta T_{max}$  = maximum temperature differential (specified by manufacturer)

N = ratio of ripple current to dc current

According to this relationship, a 10% ripple current reduces the maximum temperature differential by 1%. An LC network may be used to filter the current flowing to the TEC to reduce the amount of ripple and, more importantly, protect the rest of the system from any electromagnetic interference (EMI).

#### FILTER COMPONENT SELECTION

The LC filter, which may be designed from two different perspectives, both described below, helps estimate the overall performance of the system. The filter should be designed for the worst-case conditions during operation, which is typically when the differential output is at 50% duty cycle. The following section serves as a starting point for the design, and any calculations should be confirmed with a prototype circuit in the lab.

Any filter should always be placed as close as possible to the DRV593 and DRV594 to reduce EMI.



Figure 22. LC Output Filter



#### LC FILTER IN THE FREQUENCY DOMAIN

Q = quality factor

The transfer function for a second-order low-pass filter (Figures 17 and 18) is shown in equation (5):

$$H_{LP}(j\omega) = \frac{1}{-\left(\frac{\omega}{\omega_0}\right)^2 + \frac{1}{Q}\frac{j\omega}{\omega_0} + 1}$$

$$\omega_0 = \frac{1}{\sqrt{LC}}$$
(5)

 $\omega = DRV593$  or DRV594 switching frequency

For the DRV593 and DRV594, the differential output switching frequency is typically selected to be 500 kHz. The resonant frequency for the filter is typically chosen to be at least one order of magnitude lower than the switching frequency. equation (5) may then be simplified to give the following magnitude equation (6). These equations assume the use of the filter in Figure 22.

$$\begin{aligned} \left| \mathsf{H}_{\mathsf{LP}} \right|_{\mathsf{dB}} &= -40 \log \left( \frac{\mathsf{f}_{\mathsf{S}}}{\mathsf{f}_{\mathsf{O}}} \right) \\ \mathsf{f}_{\mathsf{O}} &= \frac{1}{2\pi \sqrt{\mathsf{LC}}} \\ \mathsf{f}_{\mathsf{S}} &= 500 \, \mathsf{kHz} \, (\mathsf{DRV}593 \text{ or } \mathsf{DRV}594 \text{ switching frequency}) \end{aligned}$$
(6)

If L=10  $\mu$ H and C=10  $\mu$ F, the cutoff frequency is 15.9 kHz, which corresponds to –60 dB of attenuation at the 500 kHz switching frequency. For VDD = 5 V, the amount of ripple voltage at the TEC element is approximately 5 mV.

The average TEC element has a resistance of  $1.5 \Omega$ , so the ripple current through the TEC is approximately 3.4 mA. At the 3-A maximum output current of the DRV593 and DRV594, this 5.4 mA corresponds to 0.11% ripple current, causing less than 0.0001% reduction of the maximum temperature differential of the TEC element (see equation 4).

#### LC FILTER IN THE TIME DOMAIN

The ripple current of an inductor may be calculated using equation (7):

$$\Delta I_{L} = \frac{\left(V_{O} - V_{TEC}\right) DT_{s}}{L}$$
(7)

D = duty cycle (0.5 worst case)

$$T_{s} = 1/f_{s} = 1/500 \text{ kHz}$$

For  $V_0 = 5 V$ ,  $V_{TEC} = 2.5 V$ , and  $L = 10 \mu$ H, the inductor ripple current is 250 mA. To calculate how much of that ripple current flows through the TEC element, however, the properties of the filter capacitor must be considered.

For relatively small capacitors (less than 22  $\mu$ F) with very low equivalent series resistance (ESR, less than 10 m $\Omega$ ), such as ceramic capacitors, the following equation (8) may be used to estimate the ripple voltage on the capacitor due to the change in charge:

$$\Delta V_{C} = \frac{\pi^{2}}{2} (1-D) \left(\frac{f_{0}}{f_{S}}\right)^{2} V_{TEC}$$

$$D = duty cycle$$

$$f_{S} = 500 \text{ kHz}$$

$$f_{0} = \frac{1}{2\pi\sqrt{LC}}$$
(8)



For L = 10  $\mu$ H and C = 10  $\mu$ F, the cutoff frequency, f<sub>0</sub>, is 15.9 kHz. For worst case duty cycle of 0.5 and V<sub>TEC</sub>=2.5 V, the ripple voltage on the capacitors is 6.2 mV. The ripple current may be calculated by dividing the ripple voltage by the TEC resistance of 1.5  $\Omega$ , resulting in a ripple current through the TEC element of 4.1 mA. Note that this is similar to the value calculated using the frequency domain approach.

For larger capacitors (greater than  $22 \,\mu$ F) with relatively high ESR (greater than 100 m $\Omega$ ), such as electrolytic capacitors, the ESR dominates over the charging/discharging of the capacitor. The following simple equation (9) may be used to estimate the ripple voltage:

 $\Delta V_{C} = \Delta I_{L} \times R_{ESR}$ 

(9)

 $\Delta I_{I}$  = inductor ripple current

 $R_{ESR} =$ filter capacitor ESR

For a 100  $\mu$ F electrolytic capacitor, an ESR of 0.1  $\Omega$  is common. If the 10  $\mu$ H inductor is used, delivering 250 mA of ripple current to the capacitor (as calculated above), then the ripple voltage is 25 mV. This is over ten times that of the 10  $\mu$ F ceramic capacitor, as ceramic capacitors typically have negligible ESR.

# SWITCHING FREQUENCY CONFIGURATION: OSCILLATOR COMPONENTS $\mathsf{R}_{\mathsf{OSC}}$ AND $\mathsf{C}_{\mathsf{OSC}}$ AND FREQ OPERATION

The onboard ramp generator requires an external resistor and capacitor to set the oscillation frequency. The frequency may be either 500 kHz or 100 kHz by selecting the proper capacitor value and by holding the FREQ pin either low (500 kHz) or high (100 kHz). Table 1 shows the values required and FREQ pin configuration for each switching frequency.

 Table 1. Frequency Configuration Options

| SWITCHING FREQUENCY | Rosc   | COSC   | FREQ       |
|---------------------|--------|--------|------------|
| 500 kHz             | 120 kΩ | 220 pF | LOW (GND)  |
| 100 kHz             | 120 kΩ | 1 nF   | HIGH (VDD) |

For proper operation, the resistor  $R_{OSC}$  should have 1% tolerance while capacitor  $C_{OSC}$  should be a ceramic type with 10% tolerance. Both components should be grounded to AGND, which should be connected to PGND at a single point, typically where power and ground are physically connected to the printed-circuit board.

## EXTERNAL CLOCKING OPERATION

To synchronize the switching to an external clock signal, pull the INT/ $\overline{\text{EXT}}$  terminal low, and drive the clock signal into the COSC terminal. This clock signal must be from 10% to 90% duty cycle and meet the voltage requirements specified in the electrical specifications table. Since the DRV593 and DRV594 include an internal frequency doubler, the external clock signal must be approximately 250 kHz. Deviations from the 250 kHz clock frequency are allowed and are specified in the electrical characteristic table. The resistor connected from ROSC to ground may be omitted from the circuit in this mode of operation—the source is disconnected internally.

#### INPUT CONFIGURATION: DIFFERENTIAL AND SINGLE-ENDED

If a differential input is used, it should be biased around the midrail of the DRV593 or DRV594 and must not exceed the common-mode input range of the input stage (see the operating characteristics at the beginning of the data sheet).

The most common configuration employs a single-ended input. The unused input should be tied to  $V_{DD}/2$ , which may be simply accomplished with a resistive voltage divider. For the best performance, the resistor values chosen should be at least 100 times lower than the input resistance of the DRV593 or DRV594. This prevents the bias voltage at the unused input from shifting when the signal input is applied. A small ceramic capacitor should also be placed from the input to ground to filter noise and keep the voltage stable. An op amp configured as a buffer may also be used to set the voltage at the unused input.



#### FIXED INTERNAL GAIN

The differential output voltage may be calculated using equation (10):

$$V_{O} = V_{OUT+} - V_{OUT-} = A_{v} (V_{IN+} - V_{IN-})$$
(10)

A<sub>V</sub> is the voltage gain, which is fixed internally at 2.3 V/V for DRV593 and 14.5 V/V for DRV594. The maximum and minimum ratings are provided in the electrical specification table at the beginning of the data sheet.

#### POWER SUPPLY DECOUPLING

To reduce the effects of high-frequency transients or spikes, a small ceramic capacitor, typically 0.1  $\mu$ F to 1  $\mu$ F, should be placed as close to each set of PVDD pins of the DRV593 and DRV594 as possible. For bulk decoupling, a 10  $\mu$ F to 100  $\mu$ F tantalum or aluminum electrolytic capacitor should be placed relatively close to the DRV593 and DRV594.

#### **AREF CAPACITOR**

The AREF terminal is the output of an internal mid-rail voltage regulator used for the onboard oscillator and ramp generator. The regulator may not be used to provide power to any additional circuitry. A 1  $\mu$ F ceramic capacitor must be connected from AREF to AGND for stability (see oscillator components above for AGND connection information).

#### **SHUTDOWN OPERATION**

The DRV593 and DRV594 include a shutdown mode that disables the outputs and places the device in a low supply current state. The SHUTDOWN pin may be controlled with a TTL logic signal. When SHUTDOWN is held high, the device operates normally. When SHUTDOWN is held low, the device is placed in shutdown. The SHUTDOWN pin must not be left floating. If the shutdown feature is unused, the pin may be connected to VDD.

#### FAULT REPORTING

The DRV593 and DRV594 include circuitry to sense three faults:

- Overcurrent
- Undervoltage
- Overtemperature

These three fault conditions are decoded via the FAULT1 and FAULT0 terminals. Internally, these are open-drain outputs, so an external pullup resistor of 5 k $\Omega$  or greater is required.

| FAULT1 | FAULT0 |                 |
|--------|--------|-----------------|
| 0      | 0      | Overcurrent     |
| 1      | 0      | Undervoltage    |
| 0      | 1      | Overtemperature |
| 1      | 1      | Normaloperation |

#### Table 2. Fault Indicators

The overcurrent fault is reported when the output current exceeds four amps. As soon as the condition is sensed, the overcurrent fault is set and the outputs go into a high-impedance state for approximately 3  $\mu$ s to 5  $\mu$ s (500 kHz operation). After 3  $\mu$ s to 5  $\mu$ s, the outputs are re-enabled. If the overcurrent condition has ended, the fault is cleared and the device resumes normal operation. If the overcurrent condition still exists, the above sequence repeats.

The undervoltage fault is reported when the operating voltage is reduced below 2.8 V. This fault is not latched, so as soon as the power supply recovers, the fault is cleared and normal operation resumes. During the undervoltage condition, the outputs go into a high-impedance state to prevent overdissipation due to increased <sup>r</sup>DS(on).



The overtemperature fault is reported when the junction temperature exceeds 115°C. The device continues operating normally until the junction temperature reaches 150°C, at which point the IC is disabled to prevent permanent damage from occurring. The system's controller must reduce the power demanded from the DRV593 or DRV594 once the overtemperature flag is set, or else the device switches off when it reaches 150°C. This fault is not latched; once the junction temperature drops below 115°C, the fault is cleared, and normal operation resumes.

#### POWER DISSIPATION AND MAXIMUM AMBIENT TEMPERATURE

Though the DRV593 and DRV594 are much more efficient than traditional linear solutions, the power drop across the on-resistance of the output transistors does generate some heat in the package, which may be calculated as shown in equation (11):

$$P_{\text{DISS}} = \left(I_{\text{OUT}}\right)^2 \times r_{\text{DS(on), total}}$$
(11)

For example, at the maximum output current of 3 A through a total on-resistance of 130 m $\Omega$  (at T<sub>J</sub> = 25°C), the power dissipated in the package is 1.17 W.

Calculate the maximum ambient temperature using equation (12):

$$T_{A} = T_{J} - \left(\theta_{JA} \times P_{DISS}\right)$$
(12)

## PRINTED-CIRCUIT BOARD (PCB) LAYOUT CONSIDERATIONS

Since the DRV593 and DRV594 are high-current switching devices, a few guidelines for the layout of the printed-circuit board (PCB) must be considered:

- Grounding. Analog ground (AGND) and power ground (PGND) must be kept separated, ideally back to where the power supply physically connects to the PCB, minimally back to the bulk decoupling capacitor (10 μF ceramic minimum). Furthermore, the PowerPAD ground connection should be made to AGND, not PGND. Ground planes are not recommended for AGND or PGND, traces should be used to route the currents. Wide traces (100 mils) should be used for PGND while narrow traces (15 mils) should be used for AGND.
- 2. **Power supply decoupling.** A small 0.1  $\mu$ F to 1  $\mu$ F ceramic capacitor should be placed as close to each set of PVDD pins as possible, connecting from PVDD to PGND. A 0.1  $\mu$ F to 1  $\mu$ F ceramic capacitor should also be placed close to the AVDD pin, connecting from AVDD to AGND. A bulk decoupling capacitor of at least 10  $\mu$ F, preferably ceramic, should be placed close to the DRV593 or DRV594, from PVDD to PGND. If power supply lines are long, additional decoupling may be required.
- 3. **Power and output traces.** The power and output traces should be sized to handle the desired maximum output current. The output traces should be kept as short as possible to reduce EMI, i.e., the output filter should be placed as close to the DRV593 or DRV594 outputs as possible.
- 4. PowerPAD. The DRV593 and DRV594 in the Quad Flatpack package use TI's PowerPAD technology to enhance the thermal performance. The PowerPAD is physically connected to the substrate of the DRV593 and DRV594 silicon, which is connected to AGND. The PowerPAD ground connection should therefore be kept separate from PGND as described above. The pad underneath the AGND pin may be connected underneath the device to the PowerPAD ground connection for ease of routing. For additional information on PowerPAD PCB layout, refer to the *PowerPAD Thermally Enhanced Package* application note, SLMA002.
- 5. **Thermal performance.** For proper thermal performance, the PowerPAD must be soldered down to a thermal land, as described in the *PowerPAD Thermally Enhanced Package* application note, SLMA002. In addition, at high current levels (greater than 2 A) or high ambient temperatures (greater than 25°C), an internal plane may be used for heat sinking. The vias under the PowerPAD should make a solid connection, and the plane should not be tied to ground except through the PowerPAD connection, as described above.



#### MECHANICAL DATA

VFP (S-PQFP-G32)

#### PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK



- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
- E. Falls within JEDEC MS-026

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated