## **DRV1101** # HIGH POWER DIFFERENTIAL LINE DRIVER ### **FEATURES** - HIGH OUTPUT CURRENT: 230mA - SINGLE SUPPLY OPERATION: 5V - 10MHz BANDWIDTH: 6Vp-p into 15Ω - VERY LOW THD AT HIGH POWER: -81dBc at 6Vp-p, 100kHz, 100Ω - FIXED DIFFERENTIAL GAIN: 3V/V ## **APPLICATIONS** - DSL TWISTED PAIR LINE DRIVER - COMMUNICATIONS LINE DRIVER - TWISTED-PAIR CABLE DRIVER ### DESCRIPTION The DRV1101 is fixed gain differential line driver designed for very low distortion operation when driving DSL line transformers. It is designed for use as the upstream line driver for ADSL G.Lite, and as both upstream and downstream line drivers in CAP systems. Operating on a single 5V supply, the DRV1101 can supply up to 230mA peak output current. The output voltage can swing up to 9.5Vp-p on a single 5V supply. In ADSL G.Lite applications, DRV1101 can supply up to 10dBm average *line* power with a crest factor of 5.3 for a peak line power delivered of approximately 25dBm. It is packaged in a 8-lead SOIC. International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 ## **SPECIFICATIONS** Typical at 25°C, $V_{CM} = V_{DD}/2$ , $V_{DD} = +5.0V$ , unless otherwise specified. | PARAMETER | CONDITIONS | | DRV1101U | | | |--------------------------------------------------------------------|----------------------------------------------------------------|-----|-----------------|----------------------|--------| | | | MIN | TYP | MAX | UNITS | | AC PERFORMANCE | | | | | | | -3dB Bandwidth | $R_1 = 15\Omega$ , $V_0 = 1Vp-p$ | | 24 | | MHz | | | $R_1 = 100\Omega, V_0 = 1Vp-p$ | | 42 | | MHz | | | $R_L = 15\Omega$ , $V_O = 6Vp-p$ | | 17 | | MHz | | | $R_1 = 100\Omega$ , $V_0 = 6Vp-p$ | | 23 | | MHz | | Slew Rate | $R_L = 100\Omega$ , $V_O = 6Vp-p$ | | 100 | | V/μs | | Step Response Delay <sup>(2)</sup> | $V_O = 1$ Vp-p | | 25 | | ns | | Settling Time to 1%, Step Input | $V_{\Omega} = 1 \text{Vp-p}, R_{L} = 100\Omega$ | | 0.12 | | μs | | Settling Time to 1%, Step Input | $V_0 = 6V_{\rm p}, R_{\rm L} = 100\Omega$ | | 0.12 | | • | | Settling Time to 17%, Step Input Settling Time to 0.1%, Step Input | $V_0 = 0Vp^2p, R_1 = 10002$<br>$V_0 = 1Vp^2p, R_1 = 100\Omega$ | | 0.30 | | μs | | | 0 2 | | | | μs | | Settling Time to 0.1%, Step Input | $V_O = 6Vp-p, R_L = 100\Omega$ | | 0.32 | | μs | | THD, Total Harmonic Distortion | <b>D</b> 4000 M 0M | | | | | | f = 10kHz | $R_L = 100\Omega$ , $V_O = 6Vp-p$ | | -88 | | dB | | f = 10kHz | $R_L = 15\Omega$ , $V_O = 6Vp-p$ | | -85 | | dB | | f = 100kHz | $R_L = 100\Omega$ , $V_O = 6Vp-p$ | | -83 | | dB | | f = 100kHz | $R_L = 15\Omega$ , $V_O = 6Vp-p$ | -66 | -71 | | dB | | Input Voltage Noise | f = 100kHz | | 30 | | nV/√Hz | | Input Current Noise | f = 100kHz | | 0.5 | | fA/√Hz | | INPUT | | | | | | | Differential Input Resistance | | | 10 <sup>9</sup> | | Ω | | Differential Input Capacitance | | | 1 | | pF | | Common-Mode Input Resistance | | | 10 <sup>9</sup> | | Ω | | Common-Mode Input Capacitance | | | 6 | | pF | | Input Offset Voltage | | | 3 | | mV | | Input Bias Current | | | 1 | | nA | | • | lanut Dafamad | | | | | | Common-Mode Rejection Ratio | Input Referred | | 46 | | dB | | Power Supply Rejection Ratio | Input Referred | 55 | 76 | | dB | | Input Common-Mode Voltage Range <sup>(4)</sup> | | 0.5 | | V <sub>DD</sub> -0.5 | V | | OUTPUT | | | | | | | Differential Output Offset, RTO | | | ±10 | ±30 | mV | | Differential Output Offset Drift, RTO | -40°C to +85°C | | 30 | | μV/°C | | Differential Output Resistance | | | 0.16 | | Ω | | Peak Current (Continuous) | $R_L = 15\Omega$ | 200 | 230 | | mA | | Differential Output Voltage Swing <sup>(5)</sup> | $R_1 = 1k\Omega$ | | 9.8 | | Vp-p | | | $R_1 = 100\Omega$ | 8.5 | 9.7 | | Vp-p | | | $R_L = 15\Omega$ | | 7.0 | | Vp-p | | Gain | Fixed Gain, Differential | | 3.1 | | V/V | | Gain Error | | | | ±0.25 | dB | | POWER SUPPLY | | | | | | | Operating Voltage Range | | 4.5 | 5.0 | 5.5 | V | | Quiescent Current | $V_{DD} = 5.0V$ | 4.5 | 25 | 38 | mA | | | v <sub>DD</sub> = 0.0v | | 25 | | | | TEMPERATURE RANGE | | -40 | | +85 | °C | | Thermal Resistance, $\theta_{JA}$ | | | | | | | 8-Pin SOIC | | | 125 | | °C/W | NOTES: (1) Measurement Bandwidth = 500kHz. (2) Time from 50% point of input step to 50% point of output step. (3) For step input. (4) Output common-mode voltage follows input common-mode voltage; therefore, if input $V_{CM} = V_{DD}/2$ , then output $V_{CM} = V_{DD}/2$ . (5) THD = 1%. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. #### **PIN CONFIGURATIONS** ### **ABSOLUTE MAXIMUM RATINGS** | Analog Inputs: Current±100mA, Momentary | |-------------------------------------------------------------------| | ±10mA, Continuous | | Voltage GND -0.3V to V <sub>DD</sub> +0.2V | | Analog Outputs Short Circuit to Ground (+25°C) Momentary | | Analog Outputs Short Circuit to V <sub>DD</sub> (+25°C) Momentary | | V <sub>DD</sub> to GND0.3V to 6V | | Junction Temperature +150°C | | Storage Temperature Range40°C to +125°C | | Lead Temperature (soldering, 3s)+260°C | | Power Dissipation (See Thermal/Analysis Discussion) | ### PACKAGE/ORDERING INFORMATION | PRODUCT | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | |----------|--------------------|------------------------------------------| | DRV1101U | SO-8 Surface Mount | 182 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### APPLICATIONS INFORMATION ### INTERNAL BLOCK DIAGRAM The DRV1101 is a true differential input to differential output fixed gain amplifier. Operating on a single +5V power supply, it provides an internally fixed differential gain of +3V/V and a common-mode gain of +1V/V from the input to output. Fabricated on an advanced CMOS process, it offers very high input impedance along with a low impedance 230mA output drive. Figure 1 shows a simplified internal block diagram. FIGURE 1. Simplified DRV1101 Internal Block Diagram. The DRV1101 should be operated with the inputs centered at $V_{\rm DD}/2$ . This will place the output differential voltage centered at $V_{\rm DD}/2$ for maximum swing and lowest distortion. Purely differential input signals will produce a purely differential output signal. A single ended input signal, applied to one input of the DRV1101, with the other input at a fixed voltage, will produce both a differential and common-mode output signal. This is an acceptable mode of operation when the DRV1101 is driving an element with good common-mode rejection (such as a transformer). ### **DIFFERENTIAL OUTPUT VOLTAGE AND POWER** Applying the balanced differential output voltage of the DRV1101 to a load between the outputs will produce a peak-to-peak voltage swing that is twice the swing of each individual output. This is illustrated in Figure 2 where the common-mode voltage is $V_{\rm DD}/2$ . For a load connected between the outputs, the only voltage that matters is the differential voltage between the two outputs—the common-mode voltage does not produce any load current in this case. The peak power that the DRV1101 can deliver into a differential load is $V_P^2/R_L$ . The peak voltage (Vp) equals 1/2 of the peak-to-peak voltage (Vp-p). Squaring 1/2 of the Vp-p and dividing by the load impedance will give the peak power. For FIGURE 2. DRV1101 Single Ended and Differential Output Waveforms. example, the specifications show that on +5V supply the DRV1101 will deliver 6.0Vp-p into 15 $\Omega$ . The peak load power under this condition is $(6.0\text{Vp-p/2})^2/15\Omega = 600\text{mW}$ . ### **POWER SUPPLY** The DRV1101 is designed for operation on a single +5V supply. For loads > $200\Omega$ , each output will swing rail to rail. This gives a peak-to-peak differential output swing that is approximately = $2 \cdot V_{DD}$ . For best distortion performance, the power supply should be decoupled to a good ground plane immediately adjacent to the package with a $0.1\mu F$ capacitor. In addition, a larger electrolytic supply decoupling capacitor (6.8 $\mu F$ ) should be near the package but can be shared among multiple devices. ### **DIGITAL SUBSCRIBER LINE APPLICATIONS** The DRV1101 is designed for the high power, low distortion, requirements of a twisted pair driver in digital communications applications. These include ADSL (Asymmetrical Digital Subscriber Lines), and RADSL (Rate adaptive ADSL). Figure 3 shows a typical transformer coupled xDSL line driver configuration. The DRV1101 is recommended as the upstream driver (CPE equipment) for ADSL G.Lite systems. These system require an rms line power of 10dBm with a voltage crest factor of 5.3 (crest factor is the ratio of peak to rms voltage). A voltage crest factor of 5.3 is equivalent to a power crest factor of about 15dB. Therefore, the peak power required at the line for G.Lite is 25dBm. Using the basic circuit shown in Figure 3, DRV1101 will provide this power to the line with very low distortion. FIGURE 3. Typical Digital Subscriber Line Application. To calculate the amplifier requirements for a DSL application: - Determine the average power that must be delivered to the line. The amplifier must deliver twice this power to account for the power dissipated in the series impedance matching resistors. Therefore, add 3dB to the line power. This is the average power delivered at the output of the amplifier. For ADSL G.Lite (as of June 1998), the average line power is 10dBm. Adding 3dB results in an average power at the amplifier output of 13dBm. - Next add the power crest factor needed for the line code used. The power crest factor for ADSL is 15dB which means that the peak power (P<sub>PEAK</sub>) needed at the amplifier output is 28dBm (13dBm +15dB). 28dBm is 631mW. - 3. The DRV1101 peak output voltage is calculated by the formula: $V_{PEAK} = (P_{PEAK} \cdot R_L)^{1/2}$ where $R_L$ is the load impedance that the DRV1101 must drive. For ADSL Lite, using the circuit shown in Figure 3, $V_{PEAK} = (P_{PEAK} \cdot R_L)^{1/2} = (.631 \text{W x } 17\Omega)^{1/2} = 3.3 \text{V}$ . The peak-to-peak voltage out of the DRV1101 is 2 x 3.3V = 6.6V. - 4. The transformer turns ratio can be changed to keep the required output voltage and current within the range of the DRV1101. The line impedance ( $R_{LINE}$ ) is $100\Omega$ for ADSL. The impedance that is reflected to the DRV1101 side of the transformer is $R_{LINE}/(turns\ ratio)^2$ . For best power transfer, the total of the impedance matching resistors should equal the reflected impedance. Thus, for the circuit shown in Figure 3, the reflected impedance is $100\Omega/(3.4)^2 = 8.6\Omega$ . With two impedance matching resistors of $4\Omega$ each and about $0.5\Omega$ transformer resistance, the total load impedance is about $(8.6\Omega + 4\Omega + 4\Omega + 0.5\Omega) = 17\Omega$ . ### **OUTPUT PROTECTION** Figure 3 also shows overvoltage and short circuit protection elements that are commonly included in DSL applications. Overvoltage suppressors include diodes or MOV's. The outputs of the DRV1101 can be momentarily shorted to ground or to the supply without damage. The outputs are not, however, designed for a continuous short to ground or the supply. #### POWER DISSIPATION AND THERMAL ANALYSIS The total internal power dissipation of the DRV1101 is the sum of a fixed overhead power that is independent of the load plus the power dissipated internally to deliver the average load power. The total internal power dissipation determines the internal temperature rise when in operation. For DSL applications with high crest factors, such as ADSL, the average load power delivered is much lower than the peak power required. For practical purposes, this means that internal temperature rise is not an issue for the DRV1101 in high-crest factor DSL applications. With a +5V supply, the DRV1101's typical fixed overhead current of 22mA (out of total no-load supply current of 29mA) creates a fixed overhead power dissipation of 110mW. The load dependent power dissipation of the DRV1101 when delivering an output voltage Vrms to a load R<sub>L</sub> is: $$P = (V_{DD} - Vrms) \cdot (Vrms/R_I)$$ The internal power dissipation will reach a maximum when Vrms is equal to $V_{DD}/2$ . For a sinusoidal output, this corresponds to an output Vp-p = 1.41 • $V_{DD}$ . As an example, compute the power and junction temperature under a worst case condition with $V_{DD}$ = +5V and Vrms = 2.5V into a $20\Omega$ differential load. The total internal power dissipation would be: $$\underbrace{(110\text{mW}) + (5\text{V} - 2.5\text{V}) \cdot (2.5\text{V}/20\Omega)}_{\text{Fixed}} = 423\text{mW}$$ Fixed Load Related To compute the internal junction temperature, this power is multiplied by the junction to ambient thermal impedance (to get the temperature rise above ambient) then added to the ambient temperature. Using the specified maximum ambient temperature of +85°C, the junction temperature for the DRV1101 in an SO-8 package under these worst case conditions will be: $$T_J = 85^{\circ}C + 0.423W \cdot 125^{\circ}C/W = 138^{\circ}C$$ The internal junction temperature should, in all cases, be limited to < 150°C. For a maximum ambient temperature of +85°C, this limits the internal temperature rise to less than 65°C. Figure 4 shows the temperature rise from ambient to junction for loads of $15\Omega$ and $100\Omega$ . FIGURE 4. Junction Temperature Rise From Ambient for the DRV1101U. ### INPUT INTERFACE CIRCUITS DRV1101 is designed for operation with a differential input centered at $V_{DD}/2$ . Signals that do not require DC coupling may be connected as shown in Figure 5 through blocking caps to a midpoint reference developed through resistor dividers from the supply voltage. The $1M\Omega$ bias resistors determine four performance requirements. - They bias the inputs at the supply midpoint. - They provide a DC bias current path for the input of the DRV1101. - They set the AC input impedance of the circuit to approximately $1M\Omega$ . - They set the low cutoff frequency along with C<sub>B</sub>. The bias resistors maybe set to a lower level if a lower input impedance is desired. FIGURE 5. AC-Coupled Differential Input Interface. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated