# DM4M32SJ 4Mb x 32 Enhanced DRAM SIMM Product Specification ### **Features** - Integrated 2,048 x 32 SRAM Cache Row Register Allows 12ns Access Random Reads Within the Page - Interleaved SRAM Cache for 8ns Burst Reads - 30ns DRAM Array for Fast Random Access to Any Page - Ultra-Fast Integrated 8Kbyte-Wide DRAM to Cache Bus for 454-Gbyte/sec Cache Fill Bandwidth - On-Chip Write Posting and Fast Page Mode Operation Allows 12ns Writes and Burst Writes - On-Board Address and Control Buffering - **■** Low Power Self Refresh Mode Option # **Description** The Enhanced Memory Systems 16MB EDRAM SIMM module provides a single memory module solution for the main memory or local memory of fast PCs, workstations, servers, and other high performance systems. Due to its fast 12ns cache row register, the EDRAM memory module supports zero-wait-state burst read operations at up to 66MHz bus rates in a non-interleave configuration and >100MHz bus rates with a two-way interleave configuration. On-chip write posting and fast page mode operation supports 12ns write and burst write operations. On a cache miss, the fast DRAM array reloads the entire 8Kbyte cache over an 8Kbyte-wide bus in 18ns for an effective bandwidth of 454 Gbytes/sec. This means very low latency and fewer wait states on a cache miss than a non-integrated cache/DRAM solution. The JEDEC compatible SIMM configuration allows a single memory controller to be designed to support either JEDEC slow DRAMs or high speed EDRAMs to provide a simple upgrade path to higher system performance. # Column Decoder Add Latch 11-Bit Comp Sense Amps & Column Write Select Ao-10 Row Add Latch Add Latch Row Add Latch Refresh RE 0.2 PD 16M PD 16M ### **Architecture** The DM4M32SJ achieves 4Mb x 32 density by mounting 32 4M x 1 EDRAMs, packaged in 28-pin plastic SOJ packages on both sides of the multilayer substrate. Four buffers have been added to reduce the loading on the address and control lines. The buffers have balanced output current levels and current limiting resistors. These offer low ground bounce, minimal undershoot, and controlled fall times. The EDRAM memory module architecture is very similar to a standard 16MB DRAM module with the addition of an integrated cache and on-chip control which allows it to operate much like a page mode or static column DRAM. The EDRAM's SRAM cache is integrated into the DRAM array as tightly coupled row registers. Memory reads always occur from the cache row register. When the on-chip comparator detects a page hit, only the SRAM is accessed and data is available in 12ns from column address. When a page read miss is detected, the entire new DRAM row is updated into the cache and data is available at the output all within a single 30ns access. Subsequent reads within the page (burst reads, local instructions, or data) will continue at 12ns cycle time. Since reads occur from the SRAM cache, DRAM precharge can occur simultaneously without degrading performance. The on-chip refresh counter with independent refresh bus allows the EDRAM to be refreshed during cache reads. Memory writes are internally posted in 12ns and directed to the DRAM array. During a write hit, the on-chip address comparator activates a parallel write path to the SRAM cache to maintain coherency. The EDRAM delivers 12ns cycle page mode memory writes. Memory writes do not affect the contents of the cache row register except during a cache hit. By integrating the SRAM cache as row registers in the DRAM array and keeping the on-chip control simple, the EDRAM is able to provide superior performance over standard slow DRAMs. ### Functional Description The EDRAM is designed to provide optimum memory performance with high speed microprocessors. As a result, it is possible to perform simultaneous operations to the DRAM and SRAM cache sections of the EDRAM. This feature allows the EDRAM to hide precharge and refresh operation during SRAM cache reads and maximize SRAM cache hit rate by maintaining valid cache contents during write operations even if data is written to another memory page. These new functions, in conjunction with the faster basic DRAM and cache speeds of the EDRAM, minimize processor wait states. ### EDRAM Basic Operating Modes The EDRAM operating modes are specified in the table below. *Hit and Miss Terminology* In this datasheet, "hit" and "miss" always refer to a hit or miss to the page of data contained in the SRAM cache row register. This is always equal to the contents of the last row that was read from (as modified by any write hit data). Writing to a new page does not cause the cache to be modified. ### **DRAM Read Hit** If a DRAM read request is initiated by clocking /RE with W/R low and /F and /CAL high, the EDRAM will compare the new row address to the last row read address latch (LRR; an 11-bit latch loaded on each /RE active read cycle). If the row address matches the LRR, the requested data is already in the SRAM cache and no DRAM memory reference is initiated. The data specified by the column address is available at the output pins at the greater of times t<sub>AC</sub> or t<sub>GOV</sub>. Since no DRAM activity is initiated, /RE can be brought high after time $t_{RE1}$ , and a shorter precharge time, $t_{RP1}$ , is required. It is possible to access additional SRAM cache locations by providing new column addresses to the multiplex address inputs. New data is available at the output at time t<sub>AC</sub> after each column address change in static column mode. During read cycles, it is possible to operate in either static column mode with /CAL=high or page mode with /CAL clocked to latch the column address. In page mode, data valid time is determined by either t<sub>AC</sub> or $t_{COV}$ . ### **DRAM Read Miss** If a DRAM read request is initiated by clocking /RE with W/R low and /F and /CAL high, the EDRAM will compare the new row address to the LRR address latch (an 11-bit latch loaded on each /RE active read cycle). If the row address does not match the LRR, the requested data is not in SRAM cache and a new row must be fetched from the DRAM. The EDRAM will load the new row data into the SRAM cache and update the LRR latch. The data at the specified column address is available at the output pins at the greater of times $t_{RAC}$ , $t_{AC}$ , and $t_{GQV}$ . It is possible to bring /RE high after time t<sub>RE</sub> since the new row data is safely latched into SRAM cache. This allows the EDRAM to precharge the DRAM array while data is accessed from SRAM cache. It is possible to access additional SRAM cache locations by providing new column addresses to the multiplex address inputs. New data is available at the output at time t<sub>AC</sub> after each column address change in static column mode. During read cycles, it is possible to operate in either static column mode with /CAL=high or page mode with /CAL clocked to latch the column address. In page mode, data valid time is determined by either $t_{AC}$ or $t_{COV}$ . ### DRAM Write Hit If a DRAM write request is initiated by clocking /RE while W/R and /F are high, the EDRAM will compare the new row address to the LRR address latch (an 11-bit address latch loaded on each /RE active read). If the row address matches, the EDRAM will write data to both the DRAM array and selected SRAM cache simultaneously to maintain coherency. The write address and data are posted to the DRAM as soon as the column address is latched by bringing /CAL low and the write data is latched by bringing /WE low (both /CAL and /WE must be high when initiating the write cycle with the falling edge of /RE). The write address and data can be latched very quickly after the fall of /RE ( $t_{RAH} + t_{ASC}$ for the column address and t<sub>DS</sub> for the data). During a write burst sequence, the second write data can be posted at time t<sub>RSW</sub> after /RE. Subsequent writes within a page can occur with write cycle time t<sub>PC</sub>. With /G enabled and /WE disabled, it is possible to perform cache read operations while the /RE is activated in write hit mode. This allows read-modifywrite, write-verify, or random read-write sequences within the page with 12ns cycle times (the first read cannot complete until after time $t_{RAC2}$ ). At the end of a write sequence (after /CAL and /WE are brought high and $t_{RE}$ is satisfied), /RE can be brought high to ### EDRAM Basic Operating Modes | Function | /S | /RE | W/R | /F | /CAL | /WE | A <sub>0-10</sub> | Comment | |----------------------------------|----|--------------|-----|----|------|-----|-------------------|--------------------------------------------------| | Read Hit | L | ↓ | L | Н | Н | Х | Row = LRR | No DRAM Reference, Data in Cache | | Read Miss | L | $\downarrow$ | L | Н | Н | Х | Row ≠ LRR | DRAM Row to Cache | | Write Hit | L | <b>\</b> | Н | Н | Н | Н | Row = LRR | Write to DRAM and Cache, Reads Enabled | | Write Miss | L | $\downarrow$ | Н | Н | Н | Н | Row ≠ LRR | Write to DRAM, Cache Not Updated, Reads Disabled | | Internal Refresh | Х | $\downarrow$ | Х | L | Х | Х | Х | Cache Reads Enabled | | Low Power Standby | Н | Н | Х | Х | Н | Н | Х | Standby Current | | Unallowed Mode | Н | L | Х | Н | Х | Х | Х | Unallowed Mode (Except -L Option) | | Low Power Self<br>Refresh Option | Н | $\downarrow$ | Х | Н | L | Н | Х | Standby Current, Internal Refresh Clock | H = High; L = Low; X = Don't Care; ↓ = High-to-Low Transition; LRR = Last Row Read precharge the memory. It is possible to perform cache reads concurrently with precharge. During write sequences, a write operation is not performed unless both /CAL and /WE are low. As a result, the /CAL input can be used as a byte write select in multichip systems. If /CAL is not clocked on a write sequence, the memory will perform a /RE only refresh to the selected row and data will remain unmodified. ### DRAM Write Miss If a DRAM write request is initiated by clocking /RE while W/R and /F are high, the EDRAM will compare the new row address to the LRR address latch (an 11-bit latch loaded on each /RE active read cycle). If the row address does not match, the EDRAM will write data to the DRAM array only and contents of the current cache is not modified. The write address and data are posted to the DRAM as soon as the column address is latched by bringing /CAL low and the write data is latched by bringing /WE low (both /CAL and /WE must be high when initiating the write cycle with the falling edge of /RE). The write address and data can be latched very quickly after the fall of /RE ( $t_{RAH} + t_{ASC}$ for the column address and t<sub>DS</sub> for the data). During a write burst sequence, the second write data can be posted at time t<sub>RSW</sub> after /RE. Subsequent writes within a page can occur with write cycle time $t_{PC}$ . During a write miss sequence, cache reads are inhibited and the output buffers are disabled (independently of /G) until time t<sub>WRR</sub> after /RE goes high. At the end of a write sequence (after /CAL and /WE are brought high and $t_{RE}$ is satisfied), /RE can be brought high to precharge the memory. It is possible to perform cache reads concurrently with the precharge. During write sequences, a write operation is not performed unless both /CAL and /WE are low. As a result, /CAL can be used as a byte write select in multi-chip systems. If /CAL is not clocked on a write sequence, the memory will perform a /RE only refresh to the selected row and data will remain unmodified. ### /RE Inactive Operation It is possible to read data from the SRAM cache without clocking /RE. This option is desirable when the external control logic is capable of fast hit/miss comparison. In this case, the controller can avoid the time required to perform row/column multiplexing on hit cycles. This capability also allows the EDRAM to perform cache read operations during precharge and refresh cycles to minimize wait states. It is only necessary to select /S and /G and provide the appropriate column address to read data as shown in the table below. The row address of the SRAM cache accessed without clocking /RE will be specified by the LRR address latch loaded during the last /RE active read cycle. To perform a cache read in static column mode, /CAL is held high, and the cache contents at the specified column address will be valid at time t<sub>AC</sub> after address is stable. To perform a cache read in page mode, /CAL is clocked to latch the column address. The cache data is valid at time t<sub>AC</sub> after the column address is setup to /CAL. | Function | /S | /G | /CAL | A <sub>0-10</sub> | |----------------------------|----|----|----------|-------------------| | Cache Read (Static Column) | L | L | Н | Column Address | | Cache Read (Page Mode) | L | L | <b>‡</b> | Column Address | $H = High; L = Low; X = Don't Care; \downarrow = Transitioning$ ### On-Chip SRAM Interleave The DM4M32 has an on-chip interleave of its SRAM cache which allows 8ns random accesses ( $t_{AC1}$ ) for up to three data words (burst reads) following an initial read access (hit or miss). The SRAM cache is integrated into the DRAM arrays in a 512 x 128 organization. It is converted into a 2K x 32 page organization by using an on-chip address multiplexer to select one of four 32-bit words to the output pins $DQ_{0-31}$ (as shown below). The specific word selected to the output is determined by column addresses $A_0$ and $A_1$ . System operation is consistent with the standard "Functional Description" and timing diagrams shown in this specification. See the note in the read timing diagrams and "Switching Characteristics" chart for the faster access and data hold times. ### DM4M32 Datapath Architecture ### Internal Refresh If /F is active (low) on the assertion of /RE, an internal refresh cycle is executed. This cycle refreshes the row address supplied by an internal refresh counter. This counter is incremented at the end of the cycle in preparation for the next /F refresh cycle. At least 1,024 /F cycles must be executed every 64ms. /F refresh cycles can be hidden because cache memory can be read under column address control throughout the entire /F cycle. /F cycles are the only active cycles during which /S can be disabled. ### /CAL Before /RE Refresh ("/CAS Before /RAS") /CAL before /RE refresh, a special case of internal refresh, is discussed in the "Reduced Pin Count Operation" section below. ### /RE Only Refresh Operation Although /F refresh using the internal refresh counter is the recommended method of EDRAM refresh, it is possible to perform an /RE only refresh using an externally supplied row address. /RE refresh is performed by executing a *write cycle* (W/R and /F are high) where /CAL is not clocked. This is necessary so that the current cache contents and LRR are not modified by the refresh operation. All combinations of addresses $A_0,\ A_2$ - $A_{10}$ must be sequenced every 64ms refresh period. $A_1$ does not need to be cycled. Read refresh cycles are not allowed because a DRAM refresh cycle does not occur when a read refresh address matches the LRR address latch. ### Low Power Self Refresh When the low power, self-refresh option is specified when ordering the EDRAM, the EDRAM enters this mode when /RE is clocked while /S, W/R, /F, and /WE are high; and /CAL is low. In this mode, the power is turned off to all I/O pins except /RE to minimize chip power and an on-board refresh clock is enabled to perform self-refresh cycles using the on-board refresh counter. The EDRAM remains in this low power mode until /RE is brought high again to terminate the mode. The EDRAM /RE input must remain high for $t_{\rm RP2}$ following exit from self-refresh mode to allow any on-going internal refresh to terminate prior to the next memory operation. ### Low Power Mode The EDRAM enters its low power mode when /S is high. In this mode, the internal DRAM circuitry is powered down to reduce standby current to 34mA. ### Initialization Cycles A minimum of 10 initialization (start-up) cycles are required before normal operation is guaranteed. A combination of eight /F refresh cycles and two read cycles to different row addresses are necessary to complete initialization. /RE must be high for 300ns prior to initialization. ### **Unallowed Mode** Read, write, or /RE only refresh operations must not be initiated to unselected memory banks by clocking /RE when /S is high. ### Reduced Pin Count Operation It is possible to simplify the interface to the 16 MByte SIMM to reduce the number of control lines. /REO and /RE2 could be tied together externally to provide a single row enable. W/R and /G can be tied together if reads are not performed during write hit cycles. This external wiring simplifies the interface without any performance impact. # Pin Descriptions ### $/RE_{0.2}$ — Row Enable These inputs are used to initiate DRAM read and write operations and latch a row address as well as the states of W/R and /E. It is not necessary to clock $/\mathrm{RE}_{0,\,1}$ to read data from the EDRAM SRAM row registers. On read operations, $/\mathrm{RE}_{0,\,1}$ can be brought high as soon as data is loaded into cache to allow early precharge. /REO controls Bytes 1 and 2. /RE2 controls Bytes 3 and 4. ### /CAL<sub>0-3</sub> — Column Address Latch These inputs are used to latch the column address and in combination with /WE to trigger write operations. When /CAL is high, the column address latch is transparent. When /CAL is low, the column address is closed and the output of the latch contains the address present while /CAL was high. /CAL can be toggled when /RE is low or high. However, /CAL must be high during the high-to-low transition of /RE except for /F refresh cycles. /CAL $_{0-3}$ controls Bytes 1-4 respectively. ### W/R — Write/Read This input along with /F specifies the type of DRAM operation initiated on the low going edge of /RE. When /F is high, W/R specifies either a write (logic high) or read operation (logic low). ### /F — Refresh This input will initiate a DRAM refresh operation using the internal refresh counter as an address source when it is low on the low going edge of /RE. ### /WE — Write Enable This input controls the latching of write data on the input data pins. A write operation is initiated when both /CAL and /WE are low. ### /G — Output Enable This input controls the gating of read data to the output data pins during read operations. ### /S — Chip Select This input is used to power up the I/O and clock circuitry. When /S is high, the EDRAM remains in its low power mode. /S must remain active throughout any read or write operation. With the exception of /F refresh cycles, /RE<sub>0,2</sub> should never be clocked when /S is inactive. ### DQ<sub>0-31</sub> — Data Input/Output These bidirectional pins are used to read and write data to the EDRAM. ### PD — Presence Detect This signal is grounded to indicate the presence of SIMM module in the socket. ### PD16M — 16M Presence Detect This signal is grounded to indicate the presence of a 16M SIMM. A 4 or 8 MB SIMM has this pin open. ### A<sub>0-10</sub> — Multiplex Address These inputs are used to specify the row and column addresses of the EDRAM data. The 11-bit row address is latched on the falling edge of /RE. The 11-bit column address can be specified at any other time to select read data from the SRAM cache or to specify the write column address during write cycles. $A_{0,1}$ are used to select one of four interleaved data words during read operations. ### V<sub>CC</sub> Power Supply These inputs are connected to the +5 volt power supply. ### V<sub>SS</sub> Ground These inputs are connected to the power supply ground connection. # Pinout | Pin No. | Function | Organization | |---------|------------------|-------------------------| | 1 | GND | Ground | | 2 | DQ <sub>0</sub> | Byte 1 I/O 1 | | 3 | DQ <sub>18</sub> | Byte 3 I/O 1 | | 4 | DQ <sub>1</sub> | Byte 1 I/O 2 | | 5 | DQ <sub>19</sub> | Byte 3 I/O 2 | | 6 | DQ <sub>2</sub> | Byte 1 I/O 3 | | 7 | DQ <sub>20</sub> | Byte 3 I/O 3 | | 8 | DQ <sub>3</sub> | Byte 1 I/O 4 | | 9 | DQ <sub>21</sub> | Byte 3 I/O 4 | | 10 | +5 Volts | V <sub>CC</sub> | | 11 | +5 Volts | V <sub>CC</sub> | | 12 | A <sub>0</sub> | Address | | 13 | A <sub>1</sub> | Address | | 14 | A <sub>2</sub> | Address | | 15 | A <sub>3</sub> | Address | | 16 | A <sub>4</sub> | Address | | 17 | A <sub>5</sub> | Address | | 18 | A <sub>6</sub> | Address | | 19 | A <sub>10</sub> | Address | | 20 | DQ <sub>4</sub> | Byte 1 I/O 5 | | 21 | DQ <sub>22</sub> | Byte 3 I/O 5 | | 22 | DQ <sub>5</sub> | Byte 1 I/O 6 | | 23 | DQ <sub>23</sub> | Byte 3 I/O 6 | | 24 | DQ <sub>6</sub> | Byte 1 I/O 7 | | 25 | DQ <sub>24</sub> | Byte 3 I/O 7 | | 26 | DQ <sub>7</sub> | Byte 1 I/O 8 | | 27 | DQ <sub>25</sub> | Byte 3 I/O 8 | | 28 | A <sub>7</sub> | Address | | 29 | GND | Ground | | 30 | +5 Volts | V <sub>CC</sub> | | 31 | A <sub>8</sub> | Address | | 32 | A <sub>9</sub> | Address | | 33 | NC | Not Connected | | 34 | RE <sub>2</sub> | Row Enable (Bytes 3, 4) | | 35 | GND | Ground | | 36 | GND | Ground | | Pin No. | Function | | Organization | |---------|------------------|------------|-----------------------------| | 37 | +5 Volts | | V <sub>CC</sub> | | 38 | GND | | Ground | | 39 | GND | | Ground | | 40 | CAL <sub>0</sub> | | Byte 1 Column Address Latch | | 41 | CAL <sub>2</sub> | | Byte 3 Column Address Latch | | 42 | CAL <sub>3</sub> | | Byte 4 Column Address Latch | | 43 | CAL <sub>1</sub> | | Byte 2 Column Address Latch | | 44 | RE <sub>0</sub> | | Row Enable (Bytes 1, 2) | | 45 | NC | | Not Connected | | 46 | PD16M | Signal GND | Ground | | 47 | WE | | Write Enable | | 48 | W/R | | W/R Mode Control | | 49 | DQ <sub>9</sub> | | Byte 2 I/O 1 | | 50 | DQ <sub>27</sub> | | Byte 4 I/O 1 | | 51 | DQ <sub>10</sub> | | Byte 2 I/O 2 | | 52 | DQ <sub>28</sub> | | Byte 4 I/O 2 | | 53 | DQ <sub>11</sub> | | Byte 2 I/O 3 | | 54 | DQ <sub>29</sub> | | Byte 4 I/O 3 | | 55 | DQ <sub>12</sub> | | Byte 2 I/O 4 | | 56 | DQ <sub>30</sub> | | Byte 4 I/O 4 | | 57 | DQ <sub>13</sub> | | Byte 2 I/O 5 | | 58 | DQ <sub>31</sub> | | Byte 4 I/O 5 | | 59 | +5 Volts | | V <sub>CC</sub> | | 60 | DQ <sub>32</sub> | | Byte 4 I/O 6 | | 61 | DQ <sub>14</sub> | | Byte 2 I/O 6 | | 62 | DQ <sub>33</sub> | | Byte 4 I/O 7 | | 63 | DQ <sub>15</sub> | | Byte 2 I/O 7 | | 64 | DQ <sub>34</sub> | | Byte 4 I/O 8 | | 65 | DQ <sub>16</sub> | | Byte 2 I/O 8 | | 66 | +5 Volts | | V <sub>CC</sub> | | 67 | G | | Output Enable | | 68 | Ē | | Refresh Mode Control | | 69 | Ŝ | | Chip Select | | 70 | PD | Signal GND | Presence Detect | | 71 | GND | <u> </u> | Ground | | 72 | GND | | Ground | of 1.7ns to maximum of 4.5ns to each signal path. ### Absolute Maximum Ratings (Beyond Which Permanent Damage Could Result) | Description | Ratings | |-----------------------------------------------------------|-------------| | Input Voltage (V <sub>IN</sub> ) | - 1 ~ 7v | | Output Voltage (V <sub>OUT</sub> ) | - 1 ~ 7v | | Power Supply Voltage (V <sub>CC</sub> ) | - 1 ~ 7v | | Ambient Operating Temperature (T <sub>A</sub> ) | 0 ~ 70°C | | Storage Temperature (T <sub>S</sub> ) | -55 ~ 150°C | | Static Discharge Voltage<br>(Per MIL-STD-883 Method 3015) | Class 1 | | Short Circuit O/P Current (I <sub>OUT</sub> ) | 50mA* | ### Capacitance | Description | Max | Pins | |--------------------------|------|--------------------------------------------------------| | Input Capacitance | 29pf | A <sub>0-10</sub> | | Input Capacitance | 39pf | /RE <sub>0</sub> , /RE <sub>2</sub> , W/R, /WE, /F, /S | | Input Capacitance | 19pf | /G, /CAL <sub>0-3</sub> | | Input/Output Capacitance | 18pf | DQ <sub>0-31</sub> | ### **Electrical Characteristics** | Symbol | Parameters | Min | Max | Test Conditions | |-------------------|------------------------|-------|-------|-----------------------------------------------------------------| | V <sub>CC</sub> | Supply Voltage | 4.75V | 5.25V | All Voltages Referenced to V <sub>SS</sub> | | V <sub>IH</sub> | Input High Voltage | 2.4V | 6.5V | | | V <sub>IL</sub> | Input Low Voltage | -1.0V | 0.8V | | | V <sub>OH</sub> | Output High Level | 2.4V | _ | I <sub>OUT</sub> = - 5mA | | V <sub>OL</sub> | Output Low Level | _ | 0.4V | I <sub>OUT</sub> = 4.2mA | | I <sub>i(L)</sub> | Input Leakage Current | 40μΑ | 40μΑ | $OV \le V_{IN} \le 6.5V$ , All Other Pins Not Under Test = $OV$ | | I <sub>O(L)</sub> | Output Leakage Current | 20μΑ | 20μΑ | $OV \le V_{IN}$ , $OV \le V_{OUT} \le 5.5V$ | | Symbol | Operating Current | 33MHz Typ <sup>(1)</sup> | -12 Max | -15 Max | Test Condition | Notes | |------------------|--------------------------------------|--------------------------|---------|---------|---------------------------------------------------------------------------------------------------------------|-------| | I <sub>CC1</sub> | Random Read | 3840mA | 7520mA | 7520mA | /RE, /CAL, /G and Addresses Cycling: $t_C = t_C$ Minimum | 2, 3 | | I <sub>CC2</sub> | Fast Page Mode Read | 2400mA | 4960mA | 4960mA | /CAL, /G and Addresses Cycling: t <sub>PC</sub> = t <sub>PC</sub> Minimum | 2, 4 | | I <sub>CC3</sub> | Static Column Read | 2080mA | 3840mA | 3840mA | /G and Addresses Cycling: t <sub>SC</sub> = t <sub>SC</sub> Minimum | 2, 4 | | I <sub>CC4</sub> | Random Write | 4640mA | 6400mA | 6400mA | /RE, /CAL, /WE and Addresses Cycling: $t_C = t_C$ Minimum | 2, 3 | | I <sub>CC5</sub> | Fast Page Mode Write | 1920mA | 4640mA | 4640mA | /CAL, /WE and Addresses Cycling: t <sub>PC</sub> = t <sub>PC</sub> Minimum | 2, 4 | | I <sub>CC6</sub> | Standby | 36mA | 36mA | 36mA | All Control Inputs Stable $\geq$ V <sub>CC</sub> - 0.2V, Outputs Driven | | | I <sub>CC7</sub> | Self-Refresh (-L Option) | 6.4mA | 6.4mA | 6.4mA | /S, /F, W/R, /WE and $A_{0-10}$ at $\geq$ $V_{CC}$ - 0.2V, /RE and /CAL at $\leq$ $V_{SS}$ + 0.2V, I/O Option | | | I <sub>CCT</sub> | Average Typical<br>Operating Current | 1280mA | 1280mA | 1280mA | See "Estimating EDRAM Operating Power" Application Note | 1 | <sup>(1) &</sup>quot;33MHz Typ" refers to worst case I<sub>CC</sub> expected in a system operating with a 33MHz memory bus. In this typical example, page mode and random reads refers to page burst hits and misses whites are two clock cycle random and page mode writes. See power applications note for further details. This parameter is not 100% tested or guaranteed. (2) I<sub>CC</sub> is dependent on cycle rates and is measured with CMOS levels and the outputs open. (3) I<sub>CC</sub> is measured with a maximum of one address change while /RE = V<sub>II</sub>. (4) I<sub>CC</sub> is measured with a maximum of one address change while /CAL = V<sub>III</sub>. $\label{eq:control} \begin{tabular}{ll} \textbf{Switching Characteristics} \\ \textbf{V}_{cc} = 5\text{V} \pm 5\text{\%}, \textbf{T}_{A} = 0 - 70^{\circ}\text{C}, \textbf{C}_{L} = 50\text{pf} \ \text{Note:} \\ \textbf{These parameters do not include address and control buffer delays.} \\ \textbf{See page 1-110 for derating factor.} \\ \end{tabular}$ | | | _ | 12 | -15 | | | |------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-------| | Symbol | Description | Min | Max | Min | Max | Units | | t <sub>AC</sub> <sup>(1)</sup> | Column Address Access Time for Addresses A <sub>2-10</sub> | | 12 | | 15 | ns | | t <sub>AC1</sub> <sup>(1)</sup> | Column Address Access Time for Addresses A <sub>0</sub> and A <sub>1</sub> | | 8 | | 8 | ns | | t <sub>ACH</sub> | Column Address Valid to /CAL Inactive (Write Cycle) | 12 | | 15 | | ns | | t <sub>AQX</sub> | Column Address Change to Output Data Invalid for Addresses A <sub>0-8</sub> | 5 | | 5 | | ns | | t <sub>AQX1</sub> | Column Address Change to Output Data Invalid for Addresses A <sub>9 and</sub> A <sub>10</sub> | 1 | | 1 | | ns | | t <sub>ASC</sub> | Column Address Setup Time | 5 | | 5 | | ns | | t <sub>ASR</sub> | Row Address Setup Time | 5 | | 5 | | ns | | t <sub>C</sub> | Row Enable Cycle Time | 55 | | 65 | | ns | | t <sub>C1</sub> | Row Enable Cycle Time, Cache Hit (Row=LRR), Read Cycle Only | 20 | | 25 | | ns | | t <sub>CA</sub> | Address Cycle Time (Cache Hits) | 12 | | 15 | | ns | | t <sub>CAE</sub> | Column Address Latch Active Time | 5 | | 6 | | ns | | t <sub>CAH</sub> | Column Address Hold Time | 0 | | 0 | | ns | | t <sub>CH</sub> | Column Address Latch High Time (Latch Transparent) | 5 | | 5 | | ns | | t <sub>CHR</sub> | /CAL Inactive Lead Time to /RE Inactive (Write Cycles Only) | -2 | | -2 | | ns | | t <sub>CHW</sub> | Column Address Latch High to Write Enable Low (Multiple Writes) | 0 | | 0 | | ns | | t <sub>CQV</sub> | Column Address Latch High to Data Valid | | 15 | | 17 | ns | | t <sub>CQX</sub> | Column Address Latch Inactive to Data Invalid for Addresses A <sub>0-8</sub> | 5 | | 5 | | ns | | t <sub>CQX1</sub> | Column Address Latch Inactive to Data Invalid for Addresses A <sub>9</sub> and A <sub>10</sub> | 1 | | 1 | | ns | | t <sub>CRP</sub> | Column Address Latch Setup Time to Row Enable | 5 | | 5 | | ns | | t <sub>CWL</sub> | /WE Low to /CAL Inactive | 5 | | 5 | | ns | | t <sub>DH</sub> | Data Input Hold Time | 0 | | 0 | | ns | | t <sub>DS</sub> | Data Input Setup Time | 5 | | 5 | | ns | | t <sub>GQV</sub> <sup>(1)</sup> | Output Enable Access Time | | 5 | | 5 | ns | | t <sub>GQX</sub> <sup>(2,3)</sup> | Output Enable to Output Drive Time | 0 | 5 | 0 | 5 | ns | | t <sub>GQZ</sub> <sup>(4,5)</sup> | Output Turn-Off Delay From Output Disabled (/G↑) | 0 | 5 | 0 | 5 | ns | | t <sub>MH</sub> | /F and W/R Mode Select Hold Time | 0 | | 0 | | ns | | t <sub>MSU</sub> | /F and W/R Mode Select Setup Time | 5 | | 5 | | ns | | t <sub>NRH</sub> | /CAL, /G, and /WE Hold Time For /RE-Only Refresh | 0 | | 0 | | ns | | t <sub>NRS</sub> | /CAL, /G, and /WE Setup Time For /RE-Only Refresh | 5 | | 5 | | ns | | t <sub>PC</sub> | Column Address Latch Cycle Time | 12 | | 15 | | ns | | t <sub>RAC</sub> <sup>(1)</sup> | Row Enable Access Time, On a Cache Miss | | 30 | | 35 | ns | | t <sub>RAC1</sub> <sup>(1)</sup> | Row Enable Access Time, On a Cache Hit (Limit Becomes t <sub>AC</sub> ) | | 15 | | 17 | ns | | t <sub>RAC2</sub> <sup>(1,6)</sup> | Row Enable Access Time for a Cache Write Hit | | 30 | | 35 | ns | | t <sub>RAH</sub> | Row Address Hold Time | 1 | | 1.5 | | ns | | Sumbal | 2 | | -12 | -15 | | | |-----------------------------------|------------------------------------------------------------------------|-----|--------|-----|--------|-------| | Symbol | Description | Min | Max | Min | Max | Units | | t <sub>RE</sub> | Row Enable Active Time | 30 | 100000 | 35 | 100000 | ns | | t <sub>RE1</sub> | Row Enable Active Time, Cache Hit (Row=LRR) Read Cycle | 8 | | 10 | | ns | | t <sub>REF</sub> | Refresh Period | | 64 | | 64 | ms | | t <sub>RGX</sub> | Output Enable Don't Care From Row Enable (Write, Cache Miss), O/P Hi Z | 9 | | 10 | | ns | | t <sub>RQX1</sub> | Row Enable High to Output Turn-On After Write Miss | | 12 | | 15 | ns | | t <sub>RP</sub> <sup>(7)</sup> | Row Precharge Time | 20 | | 25 | | ns | | t <sub>RP1</sub> | Row Precharge Time, Cache Hit (Row=LRR) Read Cycle | 8 | | 10 | | ns | | t <sub>RP2</sub> | Row Precharge Time, Self-Refresh Mode | 100 | | 100 | | ns | | t <sub>RRH</sub> | Read Hold Time From Row Enable (Write Only) | 0 | | 0 | | ns | | ŧ <sub>RSH</sub> | Last Write Address Latch to End of Write | 12 | | 15 | | ns | | RSW | Row Enable to Column Address Latch Low For Second Write | 35 | | 40 | | ns | | t <sub>RWL</sub> | Last Write Enable to End of Write | 12 | | 15 | | ns | | t <sub>SC</sub> | Column Address Cycle Time | 12 | | 15 | | ns | | t <sub>SHR</sub> | Select Hold From Row Enable | 0 | | 0 | | ns | | t <sub>SQV</sub> <sup>(1)</sup> | Chip Select Access Time | | 12 | | 15 | ns | | t <sub>SQX</sub> <sup>(2,3)</sup> | Output Turn-On From Select Low | 0 | 12 | 0 | 15 | ns | | $t_{SQZ}^{(4,5)}$ | Output Turn-Off From Chip Select | 0 | 8 | 0 | 10 | ns | | t <sub>SSR</sub> | Select Setup Time to Row Enable | 5 | | 5 | | ns | | t <sub>T</sub> | Transition Time (Rise and Fall) | 1 | 10 | 1 | 10 | ns | | $t_{WC}$ | Write Enable Cycle Time | 12 | | 15 | | ns | | t <sub>WCH</sub> | Column Address Latch Low to Write Enable Inactive Time | 5 | | 5 | | ns | | t <sub>WHR</sub> | Write Enable Hold After /RE | 0 | | 0 | | ns | | $t_{WI}$ | Write Enable Inactive Time | 5 | | 5 | | ns | | $t_{WP}$ | Write Enable Active Time | 5 | | 5 | | ns | | $t_{WQV}^{(1)}$ | Data Valid From Write Enable High | | 12 | | 15 | ns | | $t_{WQX}^{(2,5)}$ | Data Output Turn-On From Write Enable High | 0 | 12 | 0 | 15 | ns | | t <sub>WQZ</sub> (3,4) | Data Turn-Off From Write Enable Low | 0 | 12 | 0 | 15 | ns | | t <sub>WRP</sub> | Write Enable Setup Time to Row Enable | 5 | | 5 | | ns | | t <sub>WRR</sub> | Write to Read Recovery (Cache Miss) | | 16 | | 18 | ns | <sup>(1)</sup> $V_{OUT}$ Timing Reference Point at 1.5V <sup>(2)</sup> Parameter Defines Time When Output is Enabled (Sourcing or Sinking Current) and is Not Referenced to $V_{OH}$ or $V_{OL}$ <sup>(3)</sup> Minimum Specification is Referenced from $V_{IH}$ and Maximum Specification is Referenced from $V_{IL}$ on Input Control Signal <sup>(4)</sup> Parameter Defines Time When Output Achieves Open-Circuit Condition and is Not Referenced to $V_{OH}$ or $V_{OL}$ $<sup>(5) \</sup> Minimum \ Specification \ is \ Referenced \ from \ V_{IL} \ and \ Maximum \ Specification \ is \ Referenced \ from \ V_{IH} \ on \ Input \ Control \ Signal$ <sup>(6)</sup> Access Parameter Applies When /CAL Has Not Been Asserted Prior to $t_{RAC2}$ (7) For Back-to-Back /F Refreshes, $t_{RP} = 40$ ns. For Non-Consecutive /F Refreshes, $t_{RP} = 25$ ns and 32ns respectively. NOTES: 1. If column address 2, 3, or 4 modifies only address pin $A_0$ or $A_1$ , then $t_{AC}$ becomes $t_{AC1}$ for data 2, 3, and 4, and $t_{AQX}$ becomes $t_{AQX1}$ for data 1, 2, and 3. ### /RE Active Cache Read Hit (Page Mode) $t_{RE1}$ /RE<sub>0, 2</sub> t<sub>RP1</sub> $t_{MSU}$ $t_{MH}$ /F $t_{\mathsf{MSU}}$ - t<sub>MH</sub> W/R - t<sub>RAH</sub> t<sub>CAH</sub> - $A_{0-10}$ Column 2 Row Column 1 Row $t_{\mathsf{ASC}}$ · t<sub>ASC</sub> - t<sub>CAH</sub> - t<sub>CRP</sub> $t_{\text{CAE}}$ /CAL<sub>0-3</sub> $\mathrm{t}_{\mathrm{PC}}$ /WE - t<sub>AC</sub> $t_{RAC1}$ $\mathrm{t}_{\mathrm{CQX}}$ $DQ_{0-31}$ Data 1 Data 2 Open t<sub>GQX</sub> $t_{\text{GQZ}}$ /G $t_{GQV} \rightarrow$ t<sub>SHR</sub> - $\mathrm{t}_{\mathrm{SQZ}}$ /S Don't Care or Indeterminate NOTES: 1. If column address 2 modifies only address pin $A_0$ or $A_1$ , then $t_{AC}$ becomes $t_{AC1}$ for data 2 and $t_{CQX}$ becomes $t_{CQX1}$ for data 1. 1-121 # /RE Active Cache Read Miss (Static Column Mode) $\mathsf{t}_{\mathsf{RE}}$ /RE <sub>0, 2</sub> /F $t_{MH}$ W/R - t<sub>RAH</sub> Row Column 1 Column 2 Row $A_{0\text{-}10}$ - t<sub>CRP</sub> /CAL<sub>0-3</sub> $t_{AQ\underline{X}}$ /WE $t_{RAC}$ t<sub>AQX</sub> DQ<sub>0-31</sub> Data 1 Data 2 Open $\mathsf{t}_{\mathsf{GQX}}$ $-t_{GQV} \longrightarrow$ $t_{GQZ}$ /G - t<sub>SHR</sub> $\leftarrow$ t<sub>SSR</sub> $\mathrm{t}_{\mathrm{SQZ}}$ /S Don't Care or Indeterminate NOTES: 1. If column address 2 modifies only address pin $A_0$ or $A_1$ , then $t_{AC}$ becomes $t_{AC1}$ for data 2, and $t_{AQX}$ becomes $t_{AQX1}$ for data 1. ### /RE Active Cache Read Miss (Page Mode) $t_{RE1}$ /RE<sub>0, 2</sub> t<sub>RP1</sub> $t_{MSU}$ $t_{MH}$ - t<sub>MH</sub> W/R - t<sub>ASR</sub> - t<sub>RAH</sub> $\mathrm{t}_{\mathrm{CAH}}$ $A_{0-10}$ Column 1 Column 2 Row $t_{\mathsf{ASC}}$ t<sub>ASC</sub> - t<sub>CAH</sub> - t<sub>CRP</sub> - t<sub>CH</sub> $\mathrm{t}_{\mathrm{CAE}}$ $/CAL_{0-3}$ $\mathsf{t}_{\mathsf{PC}}$ /WE - t<sub>AC</sub> $t_{\underline{\text{CQX}}}$ t<sub>RAC1</sub> $DQ_{0-31}$ Open Data 1 Data 2 $t_{GQX} \longrightarrow$ $t_{\text{GQZ}}$ /G $t_{GQV}$ t<sub>SHR</sub> $t_{\text{SQZ}}$ /S Don't Care or Indeterminate NOTES: 1. If column address 2 modifies only address pin $A_0$ or $A_1$ , then $t_{AC}$ becomes $t_{AC1}$ for data 2 and $t_{CQX}$ becomes $t_{CQX1}$ for data 1. # /F Refresh Cycle Don't Care or Indeterminate NOTES: 1. During /F refresh cycles, the status of W/R, /WE, $\rm A_{0-10}$ , /CAL, /S, and /G is a don't care. 2. /RE inactive cache reads may be performed in parallel with /F refresh cycles. # /RE-Only Refresh NOTES: 1. All binary combinations of $A_0$ , $A_{2-10}$ must be refreshed every 64ms interval. $A_1$ does not have to be cycled, but must remain valid during row address setup and hold times. 2. /RE refresh is write cycle with no /CAL active cycle. # Low Power Self-Refresh Mode Option Don't Care or Indeterminate NOTES: 1. EDRAM self refreshes as long as /RE remains low. (Low Power Self Refresh part only). 2. When using the Low Power Self Refresh mode the following operations must be performed: If row addresses are being refreshed in an *evenly distributed* manner over the refresh interval using /F refresh cycles, then at least one /F refresh cycle must be performed immediately after exit from the Low Power Self Refesh Mode. If row addresses are being refreshed in any other manner (/F burst or /RE distributed or burst), then all rows must be refreshed immediately befor entry to and immediately after exit from the Low Power Self Refresh.