### **Preliminary** #### **Product Features** - Designed for Intel's 815 chipset - 2 copies of CPU Clock (CPU[0:1]) - 13 copies of SDRAM Clock (SDRAM[0:12]) - 7 copies of PCI Clocks - 3 copies of 3V66 Clock - 1 IOAPIC Clock, synchronous to PCI Clock - 1 REF Clock - 1 USB Clock (Non SSC), 1 DOT Clock (Non SSC) - IMI Spread Spectrum for best EMI reduction - Dial-a-Frequency<sup>™</sup> Feature - Dial-a-Skew<sup>™</sup> Feature - Dial-a-dB™ Feature - Dial-a-Drive<sup>™</sup> Feature - 56 Pin SSOP ### **Block Diagram** ### Frequency Table (MHz) | | | | ( | , | | | | |-------|--------|---------|--------|---------|---------|-----|-----| | SEL | | | -1/ | PCI | | | | | (3:0) | CPU | SDRAM | 3V66 | /IOAPIC | REF | DOT | USB | | 0000 | 66.67 | 100.00* | 66.67 | 33.33 | 14.318M | 48M | 48M | | 0001 | 100.00 | 100.00* | 66.67 | 33.33 | 14.318M | 48M | 48M | | 0010 | 133.33 | 133.33 | 66.67 | 33.33 | 14.318M | 48M | 48M | | 0011 | 133.33 | 100.00* | 66.67 | 33.33 | 14.318M | 48M | 48M | | 0100 | 83.35 | 125.02 | 83.35 | 41.67 | 14.318M | 48M | 48M | | 0101 | 106.91 | 106.91 | 71.27 | 35.64 | 14.318M | 48M | 48M | | 0110 | 150.00 | 150.00 | 75.00 | 37.50 | 14.318M | 48M | 48M | | 0111 | 120.96 | 120.96 | 80.64 | 40.32 | 14.318M | 48M | 48M | | 1000 | 89.90 | 134.86 | 89.90 | 44.95 | 14.318M | 48M | 48M | | 1001 | 125.02 | 125.02 | 83.35 | 41.67 | 14.318M | 48M | 48M | | 1010 | 200.00 | 200.00 | 100.00 | 50.00 | 14.318M | 48M | 48M | | 1011 | 116.87 | 116.87 | 77.91 | 38.96 | 14.318M | 48M | 48M | | 1100 | 100.00 | 133.33 | 66.67 | 33.33 | 14.318M | 48M | 48M | | 1101 | 112.00 | 112.00 | 74.67 | 37.33 | 14.318M | 48M | 48M | | 1110 | 166.53 | 166.53 | 83.27 | 41.63 | 14.318M | 48M | 48M | | 1111 | 140.00 | 105.00 | 70.00 | 35.00 | 14.318M | 48M | 48M | Table1 ### **Pin Configuration** <sup>\*</sup>Will be set to 133 MHz, I<sup>2</sup>C Byte3, Bit0 is set to a Logic 1. Preliminary **Pin Description** | PIN No. | Pin Name | PWR | I/O | TYPE | Description | |------------------------------------------------|-----------------|------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IOAPIC | VDDI | 0 | | 2.5V IOAPIC clock output. See fig.3 p.4 for timing relationship. | | 4 | SEL1 / REF | VDD | I/O | PD | This is a bi-directional pin (see app. note, p.6). At power up, it is an input pin Sel1 for frequency selection (see table 1 p.1). When the power reaches the rail, the state of Sel1 is latched, and this pin becomes REF, a buffer output of the signal applied at Xin, typically 14.318MHz. | | 6 | XIN | VDD | I | OSC1 | On-chip reference oscillator input pin. Requires either an external parallel resonant crystal (nominally 14.318 MHz) or externally generated reference signal | | 7 | XOUT | VDD | 0 | | On-chip reference oscillator pin. Drives an external parallel resonant crystal. When an externally generated reference signal is used at Xin, this pin remains unconnected. | | 14 | SEL3 / PCI0 | VDD | I/O | PD | This is a bi-directional pin (see app. note, p.6). At power up, it is an input pin Sel3 for frequency selection (see table 1 p.1). When the power reaches the rail, the state of Sel3 is latched, and this pin becomes PCI clock output. | | 15, 16, 19, 20,<br>21, 22 | PCI(1:6) | VDD | 0 | | 3.3V PCI clock outputs. They are Synchronous to CPU clocks. See fig.3, page4. | | 10, 11, 12 | 3V66(0:2) | VDD | 0 | | 3.3V Hub/AGP clock outputs. See fig.3 page 4. | | 30 | SEL2/USB | VDD | I/O | PD | This is a bi-directional pin (see app. note, p.6). At power up, it is an input pin Sel2 for frequency selection (see table 1 p.1). When the power reaches the rail, the state of Sel2 is latched, and this pin becomes a fixed 48MHz clock output for USB. | | 31 | DOT | VDD | 0 | | 3.3V Fixed 48 MHz DOT clock output. | | 23 | SEL0 | VDD | I | PU | 3.3V LVTTL inputs for frequency selection, see table 1 page 1. Sel0 also controls TS# functionality if TS# is 0 during power up (See pg.7). | | 27 | SDATA | VDD | I | | Serial data input pin. Conforms to the Philips I2C specification of a Slave Receive/Transmit device. This pin is an input when receiving data. It is an open drain output when acknowledging or transmitting data. See I2C function description, pp. 8,9,10. | | 26 | SCLK | VDD | I | | Serial clock input pin. Conforms to the Philips I <sup>2</sup> C specification. | | 32 | SRESET | VDD | 0 | | Reset Open Drain Output. This active low output generates a 3ms pulse for system reset when programmed by the device. | | 33,34,35,38,<br>39,40,41,44,<br>45,46,47,50,51 | SDRAM<br>(0:12) | VDDS | 0 | | 3.3V SDRAM DIMM clocks. See table1, p.1 for frequency selection. See fig.3, page 4 for timing relationship and I <sup>2</sup> C Byte3, Bit0. | | 53, 54 | CPU(0:1) | VDDC | 0 | | 2.5V Host clock outputs. See table1,p.1 for frequency selection. | | 5,9,17,25,29 | VDD | - | | | 3.3V Common Power Supply | | 55, 2 | VDDC,VDDI | - | | | 2.5V Power Supply for CPU(0:1) and IOAPIC clock respectively. | | 3,8,13,18,24,<br>28,36,42,48,<br>52,56 | VSS | - | | - | Common Ground pins. | | 37,43,49 | VDDS | - | | - | 3.3V power support for SDRAM(0:12) clock output drivers. | PU = Internal Pull-Up. Typical 250KΩ (range 200KΩ to 500KΩ). PD = Internal Pull-Down. Typical 50KΩ (range 20KΩ to 70KΩ) **Preliminary** #### **Test Mode Function** **Test Mode Functionality** | TS# | SEL0 | CPU (0:1) | SDRAM (0:12) | 3V66 (0:2) | PCI (_F, 1:5) | DOT/USB | REF | IOAPIC | |-----|------|-----------|--------------|------------|---------------|----------|----------|----------| | 0 | 1 | TCLK/2 | TCLK/2 | TCLK/3 | TCLK/6 | TCLK/2 | TCLK | TCLK/6 | | 0 | 0 | Tristate Table 2 Note: TCLK is a test clock over driven on the XIN input during test mode. ### **Clock Phase Relationships** Fig.2 **Group Timing Relationships and Tolerances** | | | CPU = 66.6 MI | Hz, SDRAM = 100 MHz | | | | |---------------|----------------------------------|----------------|---------------------------|--|--|--| | | Offset (nS) | Tolerance (pS) | Conditions | | | | | CPU to SDRAM | 2.5 | 500 | SDRAM leads | | | | | CPU to 3V66 | 7.5 | 500 | 180 degrees phase shift | | | | | SDRAM to 3V66 | 0 | 500 | When rising edges line-up | | | | | 3V66 to PCI | 1.5-3.5 | 500 | 3V66 leads | | | | | PCI to IOAPIC | 0 | 1000 | | | | | | | | CPU = 100 MF | Hz, SDRAM = 100 MHz | | | | | | Offset (nS) | Tolerance (pS) | Conditions | | | | | CPU to SDRAM | 5 | 500 | 180 degrees phase shift | | | | | CPU to 3V66 | 5 | 500 | | | | | | SDRAM to 3V66 | 0 | 500 | When rising edges line-up | | | | | 3V66 to PCI | 1.5-3.5 | 500 | 3V66 leads | | | | | PCI to IOAPIC | 0 | 1000 | | | | | | | CPU = 133.3 MHz, SDRAM = 100 MHz | | | | | | | | Offset (nS) | Tolerance (pS) | Conditions | | | | | CPU to SDRAM | 0 | 500 | When rising edges line-up | | | | | CPU to 3V66 | 0 | 500 | | | | | | SDRAM to 3V66 | 0 | 500 | When rising edges line-up | | | | | 3V66 to PCI | 1.5-3.5 | 500 | 3V66 leads | | | | | PCI to IOAPIC | 0 | 1000 | | | | | | | | CPU = 133.3 MH | Hz, SDRAM = 133.3 MHz | | | | | | Offset (nS) | Tolerance (pS) | Conditions | | | | | ODUL ODDAM | 3.75 | 500 | 180 degrees phase shift | | | | | CPU to SDRAM | 0.70 | | | | | | | CPU to 3V66 | 0 | 500 | | | | | | | | 500<br>500 | | | | | | CPU to 3V66 | 0 | | 3V66 leads | | | | Preliminary #### **Power on Bi-Directional Pins** #### **Power Up Condition:** Pins 4, 14, 30 are Power up bi-directional pins and are used for selecting the host frequency in page 1, table 1. During power-up of the device, these pins are in input mode (see Fig 4, below), therefore; they are considered input select pins, Sel(1:3) internal to the IC. After a settling time, the selection data is latch into the internal control register and these pins become a clock output. #### **Strapping Resistor Options:** The power up bi-directional pins have a large value pull-down ( $50K\Omega+/-20K\Omega$ ), therefore, a selection "0" is the default. If the system uses a slow power supply (over 10mS settling time), then **it is recommended** to use an external Pull-down (Rdn) in order to insure a low selection. In this case, the designer may choose one of two configurations, see Fig.4A and B. Fig. 4A represents an additional pull down resistor $5K\Omega$ connected from the pin to the power line, which allows a faster down to a high level. If a selection "1" is desired, then a jumper is placed on JP1 to a 1 K $\Omega$ resistor as shown in Fig.4A. Please note the selection resistors (Rup and Rdn) are placed before the Damping resistor (Rd) close to the pin. Fig. 4B represent a single resistor $5K\Omega$ connected to a 3-way jumper, JP2. When a "1" selection is desired, a jumper is placed between leads1 and 3. When a "0" selection is desired, a jumper is placed between leads 1 and 2. **Preliminary** ### **System Self Recovery Clock Management:** This feature is designed to allow the system designer to change frequency while the system is running and reboot the operation of the system in case of a hang up due to the frequency change. When the system sends an I<sup>2</sup>C command requesting a frequency change through Byte 0, it must have previously sent a command to byte 5, bits (3:0) to select which time out stamp the watch dog must perform, otherwise the System Self Recovery feature will not be applicable. Consequently, this device will change frequency and then the watch dog timer starts timing. Meanwhile, the system BIOS is running its operation with the new frequency selected via I<sup>2</sup>C. If this device receives a new I<sup>2</sup>C command to clear the bits originally programmed in Byte 5, bits (3:0) (reprogram to 0000), before the watch dog times out, then this device will keep operating in its normal condition with the new selected frequency. If the watch dog times out the first time before the new I<sup>2</sup>C reprograms Byte 5, bits (3:0) to (0000), then this device will send a 3mS low system reset pulse and changes WD alarm (Byte5, Bit4) status to "1" then restarts the watch dog timer again. If the watch dog times out a second time, then this device will send another 3mS low pulse on SRESET, relatch original hardware strapping frequency selection, set WD alarm bit (Byte5, bit4) to '1', then start WD timer again. The above described sequence will keep repeating until the BIOS clears the I2C bytes5 bits(3:0). Once the BIOS sets Byte 5 bits (3:0) = 0000, then the watch dog timer is turned off and the WD alarm bit (Byte 5, bit4) is reset to'0'. **Preliminary** ### 2-Wire I<sup>2</sup>C Control Interface The 2-wire control interface implements a read/write slave only interface according to Philips I<sup>2</sup>C specification. (See Fig. 6 below). The device can be read back by using standard I<sup>2</sup>C command bytes. Sub addressing is not supported, thus all preceding bytes must be sent in order to change one of the control bytes. The 2-wire control interface allows each clock output to be individually enabled or disabled. 100 Kbits/second (standard mode) data transfer is supported. During normal data transfer, the SDATA signal only changes when the SCLK signal is low, and is stable when SCLK is high. There are two exceptions to this. A high to low transition on SDATA while SCLK is high is used to indicate the start of a data transfer cycle. A low to high transition on SDATA while SCLK is high indicates the end of a data transfer cycle. Data is always sent as complete 8-bit bytes, after which an acknowledge is generated. The first byte of a transfer cycle is an 8-bit address. The LSB address Byte = 0 in write mode. The device will respond to writes to 10 bytes (max) of data to address <u>D2</u> by generating the acknowledge (low) signal on the SDATA wire following reception of each byte. Data is transferred MSB first at a max rate of 100kbits/S. This device will also respond to a <u>D3</u> address which sets it in a read mode. It will not respond to any other control interface conditions, and previously set control registers are retained. Figure 6 I<sup>2</sup>C Communications Waveforms Preliminary ### **Serial Control Registers** **NOTE:** The Pin# column lists the affected pin number where applicable. The @Pup column gives the state at true power up. Bytes are set to the values shown only on true power up. Following the acknowledge of the Address Byte, two additional bytes must be sent: - 1) "Command Code " byte, and - 2) "Byte Count" byte. Must be programmed to FF for correct operation. Although the data (bits) in these two bytes are considered "don't care"; they must be sent and will be acknowledged. After the Command Code and the Count bytes have been acknowledged, the below described sequence (Byte 0, Byte 1, and Byte2) will be valid and acknowledged. Byte 0: CPU Clock Register (1=Enable, 0=Disable) | Bit | @Pup | Pin# | Description | |-----|------|------|----------------------------------| | 7 | 0 | - | Sel3 selector | | 6 | 0 | - | Sel2 selector | | 5 | 0 | - | Sel1 selector | | 4 | 0 | - | Sel0 selector | | 3 | 0 | - | 1 = Spread Spectrum Enabled | | | | | 0 = Spread Spectrum Disabled | | 2 | 1 | 31 | DOT | | 1 | 1 | 30 | USB | | 0 | 0 | - | High enables bit(7:4) selectors. | Byte 2: SDRAM Clock Register (1=Enable, 0=Disable) | Bit | @Pup | Pin# | Description | |-----|------|------|-------------------------------| | 7 | 1 | 12 | 3V66-2 | | 6 | 1 | 33 | SDRAM12 | | 5 | 1 | 34 | SDRAM11 | | 4 | 1 | 35 | SDRAM10 | | 3 | 1 | 38 | SDRAM9 | | 2 | 1 | 39 | SDRAM8 | | 1 | 1 | 15 | PCI1 | | 0 | 0 | - | Reserved SDRAM (0:12)strength | | | | | +40% | Byte 4: PCI Clock Register (1=Enable, 0=Disable) | Bit | @Pup | Pin# | Description | |-----|------|------|---------------------------------| | 7 | 0 | - | RESERVED | | 6 | 0 | - | SDRAM Skew 1 See table 2, pg. 9 | | 5 | 0 | - | SDRAM Skew 0 See table 2, pg. 9 | | 4 | 1 | 22 | PCI6 | | 3 | 1 | 21 | PCI5 | | 2 | 1 | 20 | PCI4 | | 1 | 1 | 19 | PCI3 | | 0 | 1 | 16 | PCI2 | Byte 1: SDRAM Clock Register (1=Enable, 0=Disable) | Bit | @Pup | Pin# | Description | |-----|------|------|-------------| | 7 | 1 | 40 | SDRAM7 | | 6 | 1 | 41 | SDRAM6 | | 5 | 1 | 44 | SDRAM5 | | 4 | 1 | 45 | SDRAM4 | | 3 | 1 | 46 | SDRAM3 | | 2 | 1 | 47 | SDRAM2 | | 1 | 1 | 50 | SDRAM1 | | 0 | 1 | 51 | SDRAM0 | Byte 3: Reserved Register | Bit | @Pup | Pin# | Description | |-----|------|------|--------------------------------| | 7 | 0 | - | RESERVED | | 6 | 0 | - | High puts device in TEST mode. | | 5 | 0 | - | RESERVED | | 4 | 0 | - | RESERVED | | 3 | 0 | - | RESERVED | | 2 | 0 | - | RESERVED | | 1 | 1 | - | RESERVED | | 0 | 0 | - | 0 = SDRAM runs at 100MHz | | | | | 1= SDRAM runs at 133.3MHz | #### Byte 5: SSCG Control Register | Bit | @Pup | Pin# | Description | | |-----|------|------|----------------------------------------|--| | 7 | 0 | - | Spread Mode (0=down, 1=center) | | | 6 | 0 | • | Selects spread bandwidth. Ref. Table 4 | | | 5 | 0 | - | Selects spread bandwidth. Ref. Table 4 | | | 4 | 0 | • | WD Alarm See Table 3 | | | 3 | 0 | - | WD3 See Table 3 | | | 2 | 0 | • | WD2 See Table 3 | | | 1 | 0 | - | WD1 See Table 3 | | | 0 | 0 | - | WD0 See Table 3 | | ### Preliminary Byte 6: Dial-a-Frequency Register | Bit | @Pup | Pin# | Description | |-----|------|------|-------------| | 7 | 0 | - | N7, MSB | | 6 | 0 | - | N6 | | 5 | 0 | - | N5 | | 4 | 0 | - | N4 | | 3 | 0 | - | N3 | | 2 | 0 | - | N2 | | 1 | 0 | - | N1 | | 0 | 0 | - | N0, LSB | Byte 7: Dial-a-Frequency <sup>™</sup> Register | Bit | @Pup | Pin# | Description | |-----|------|------|----------------------------| | 7 | 0 | - | R6, MSB | | 6 | 0 | - | R5 | | 5 | 0 | - | R4 | | 4 | 0 | - | R3 | | 3 | 0 | - | R2 | | 2 | 0 | - | R1 | | 1 | 0 | - | R0, LSB | | 0 | 0 | i | Enabled I2C N and R values | Byte 8: Silicon Signature Register (1 = Enable, 0 = Disable) | Bit | @Pup | Pin# | Description | |-----|------|------|-----------------------| | 7 | 0 | - | Year Code | | 6 | 0 | - | 00 = year 2000 | | 5 | 0 | - | Product Revision Code | | 4 | 0 | - | 000 = Rev A | | 3 | 0 | - | | | 2 | 0 | - | Vendor Code | | 1 | 0 | - | 011 = IMI | | 0 | 0 | - | | **SDRAM Skew Shift Table** | Skew 1 | Skew0 | Shift | |--------|-------|-----------------------------| | 0 | 0 | 00 Default | | 0 | 1 | + 250 ps SDRAM (0:12) shift | | 1 | 0 | - 250 ps SDRAM (0:12) shift | | 1 | 1 | - 500 ps SDRAM (0:12) shift | Table 2 **Watch Dog Time Stamp Table** | WD3 | WD2 | WD1 | WD0 | Function | |-----|-----|-----|-----|------------| | 0 | 0 | 0 | 0 | Off | | 0 | 0 | 0 | 1 | 1 second | | 0 | 0 | 1 | 0 | 2 seconds | | 0 | 0 | 1 | 1 | 3 seconds | | 0 | 1 | 0 | 0 | 4 seconds | | 0 | 1 | 0 | 1 | 5 seconds | | 0 | 1 | 1 | 0 | 6 seconds | | 0 | 1 | 1 | 1 | 7 seconds | | 1 | 0 | 0 | 0 | 8 seconds | | 1 | 0 | 0 | 1 | 9 seconds | | 1 | 0 | 1 | 0 | 10 seconds | | 1 | 0 | 1 | 1 | 11 seconds | | 1 | 1 | 0 | 0 | 12 seconds | | 1 | 1 | 0 | 1 | 13 seconds | | 1 | 1 | 1 | 0 | 14 seconds | | 1 | 1 | 1 | 1 | 15 seconds | Table 3 ### Dial-a-Frequency<sup>™</sup> Feature I2C Dial-a-frequency feature is available in this device via bytes 6, 7 and 8. These bytes allow the user to enter the N and R values that will enable them to program <u>any</u> CPU frequency desired following the formula: $$Fcpu = \frac{P \times N}{R}$$ Where N and R values are programmed in binary into bytes 6 & 7 for N and byte 8 for R. See table below for min and max allowed values. Preliminary ### Dial-a-Frequency<sup>™</sup> Feature (Cont.) | R | Min N | Max N | |----|-------|-------| | 42 | 44 | 87 | | 43 | 45 | 90 | | 44 | 46 | 92 | | 45 | 47 | 94 | | 46 | 48 | 96 | | 47 | 49 | 98 | | 48 | 50 | 100 | | 49 | 51 | 102 | | 50 | 52 | 104 | | 51 | 53 | 107 | P is a large value PLL constant that depends on the last frequency selection achieved through the hardware selectors (S3, S2, S1, S0) or through the software selectors (byte0, bits7, 6, 5, 4). P value may be determined from the following table: | S(3:0) | Р | |------------------------------------------------|----------| | 0000 | 32005333 | | 0001, 1100 | 48008000 | | 0010, 0011, 0100, 1000, 1111 | 64010666 | | 0110, 0111, 0101, 1001, 1010, 1011, 1101, 1110 | 96016000 | Therefore, if a 145 MHz (use $145 \text{x} 10^6$ ) value is desired, then we should apply 145 into equation 1, and start by choosing R to be 47 (assume the last frequency selection has the value P = 96016000): $$145 \times 10^6 = 96016000 \times N = 70.97775371$$ Since this N number must be entered in Binary, it can only be an integer, so it must be rounded up or down. Here we can rounded it up to 71, which will give us an exact CPU frequency of: Fcpu = $$\frac{96016000 \text{ X N}}{47}$$ = 145.045 MHz (accuracy + 310 ppm) If the above frequency is not accurate enough, then you must choose another R value and start from the beginning. For example choose R = 49 and this will yield an N = 73.99808365, which is rounded to 74. If the 74 is applied in the formula 1, then Fcpu = 145.0038 MHz (accuracy + 26 ppm). Other R values within the above limits may also be evaluated. **Preliminary** ### Spread Spectrum Clock Generation (SSCG) Spread Spectrum is a modulation technique applied here for maximum efficiency in minimizing Electro-Magnetic Interference radiation generated from repetitive digital signals mainly clocks. A clock accumulates EM energy at the center frequency it is generating. Spread Spectrum distributes this energy over a small frequency bandwidth therefore spreading the same amount of energy over a spectrum. This technique is achieved by modulating the clock down from (Fig.8A) or around the center (Fig.8B) of its resting frequency by a certain percentage (which also determines the energy distribution bandwidth). In this device, Spread Spectrum is enabled by setting I2C byte0, bit3 = 1. The default of the device at power up keeps the Spread Spectrum disabled, it is therefore, important to have I2C accessibility to turn-on the Spread Spectrum function. Once the Spread Spectrum is enabled, the spread bandwidth option is selected by I2C byte 5, bits 5, 6 & 7 following tables 4A, and 4B below. In Down Spread mode the center frequency is shifted down from its rested (non-spread) value by $\frac{1}{2}$ of the total spread %. (eg.: assuming the center frequency is 100MHz in non-spread mode; when down spread of -0.5% is enabled, the center frequency shifts to 99.75MHz.). In Center Spread mode, the Center frequency remains the same as in the non-spread mode. **Spread Spectrum Selection Tables** | I <sup>2</sup> C BYTE5 | Spread | |------------------------|--------| | Bit[7:5] | % | | 000 | - 0.5 | | 001 | - 0.7 | | 010 | N/A | | 011 | - 0.25 | Table 4A | I <sup>2</sup> C BYTE5 | Spread | | | | |------------------------|-----------|--|--|--| | Bit[7:5] | % | | | | | 100 | ± 0.25 | | | | | 101 | ± 0.35 | | | | | 110 | ± 0.5 | | | | | 111 | +/- 0.125 | | | | ### Preliminary ### **Maximum Ratings** Maximum Input Voltage Relative to VSS: VSS - 0.3V Maximum Input Voltage Relative to VDD: VDD + 0.3V Storage Temperature: -65°C to + 150°C Operating Temperature: 0°C to +85°C Maximum ESD protection 2KV Maximum Power Supply: 5.5V This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, Vin and Vout should be constrained to the range: VSS<(Vin or Vout)<VDD Unused inputs must always be tied to an appropriate logic voltage level (either VSS or VDD). **DC Parameters** (All outputs loaded per table 5, page 12) | Symbol | Min | Тур | Max | Units | Conditions | | |-------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | VIL1 | - | - | 1.0 | Vdc | Note 1 | | | VIH1 | 2.0 | - | - | Vdc | | | | VIL2 | - | - | 1.0 | Vdc | Note 2 | | | VIH2 | 2.2 | - | - | Vdc | | | | IIL1 | -66 | | -5 | μA | For internal Pull up resistors, | | | IIH1 | -5 | - | 5 | μA | Notes 1,3 | | | IIL2 | -5 | - | 5 | μΑ | For internal Pull Down resistor | | | IIH2 | 5 | - | 66 | μA | Note 4 | | | Vol | 0.4 | - | - | V | IoI = 24mA | | | lol | 24 | 35 | - | mA | Vol = 0.4V | | | loz | - | - | 10 | μΑ | | | | Idd3.3V | - | - | 360 | mA | Sel(3:0) = 0001 | | | ldd2.5V | - | - | 100 | mA | Sel(3:0) = 0001 | | | Cin | - | - | 5 | pF | | | | Cout | - | - | 6 | pF | | | | Lpin | - | - | 7 | nΗ | | | | Cxtal | 32 | 34 | 38 | pF | Measured from Pin to Ground. Note 5 | | | V <sub>BIAS</sub> | 0.3Vdd | Vdd/2 | 0.7Vdd | V | | | | Txs | - | - | 40 | μS | From Stable 3.3V power supply. | | | | VIL1 VIH1 VIL2 VIH2 IIL1 IIH1 IIL2 IIH2 Vol Iol Ioz Idd3.3V Idd2.5V Cin Cout Lpin Cxtal VBIAS | VIL1 - VIH1 2.0 VIL2 - VIH2 2.2 IIL1 -66 IIH1 -5 IIL2 -5 IIH2 5 Vol 0.4 Iol 24 Ioz - Idd3.3V - Idd2.5V - Cin - Cout - Lpin - Cxtal 32 VBIAS 0.3Vdd | VIL1 - - VIH1 2.0 - VIL2 - - VIH2 2.2 - IIL1 -66 - IIH1 -5 - IIH2 -5 - Vol 0.4 - Iol 24 35 Ioz - - Idd3.3V - - Idd2.5V - - Cin - - Cout - - Lpin - - Cxtal 32 34 VBIAS 0.3Vdd Vdd/2 | VIL1 - - 1.0 VIH1 2.0 - - VIL2 - - 1.0 VIH2 2.2 - - IIL1 -66 -5 - IIH1 -5 - 5 IIH2 -5 - 5 IVIL1 - - 66 VOI 0.4 - - IVIL2 - - 66 VOI 0.4 - - IVIL2 - | VIL1 - - 1.0 Vdc VIH1 2.0 - - Vdc VIL2 - - 1.0 Vdc VIH2 2.2 - - Vdc IIL1 -66 -5 μA IIH1 -5 - 5 μA IIH2 -5 - 5 μA Vol 0.4 - - V Iol 24 35 - mA Ioz - - 10 μA Idd3.3V - - 360 mA Idd2.5V - - 100 mA Cin - - 5 pF Cout - - 6 pF Lpin - - 7 nH Cxtal 32 34 38 pF V <sub>BIAS</sub> 0.3Vdd Vdd/2 0.7Vdd V | | VDD=VDDS = 3.3V $\pm 5\%$ , VDDC = VDDI = 2.5 $\pm 5\%$ , TA = 0° to +70°C Note1: Applicable to input signals: Sel(0:3) Note2: Applicable to Sdata, and Sclk. Note3: Although internal pull-up resistors have a typical value of 250K, this value may vary between 200K and 500K. Note4: Although internal pull-down resistor has a typical value of 50K, this value may vary between 30K and 70K. Note5: Although the device will reliably interface with crystals of a 17pF − 20pF C<sub>L</sub> range, it is optimized to interface with a typical C<sub>L</sub> = 18pF crystal specifications. ### Preliminary | Clock Name | Max Load (in pF) | |---------------------------------|------------------| | CPU(0:1), IOAPIC, REF, USB | 20 | | PCI(0:6), SDRAM(0:12),3V66(0:2) | 30 | | DOT | 15 | Table 5. ### **Test and Measurement Condition** Fig.8A Fig.8B Preliminary ### **AC Parameters** | _ | | 133 MH | lz Host | 100 MH | dz Host | 66 MH | | | |---------|--------------------------------------------------|---------|---------|---------|---------|--------|--------|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Units | | TPeriod | CPU(0:1) period <sup>1,2</sup> | 7.5 | 8.0 | 10.0 | 10.5 | 15.0 | 15.5 | nS | | THIGH | CPU(0:1) high time <sup>5</sup> | 1.87 | - | 3.0 | - | 5.2 | - | nS | | TLOW | CPU(0:1) low time <sup>6</sup> | 1.67 | - | 2.8 | - | 5.0 | - | nS | | Tr / Tf | CPU(0:1) rise and fall times <sup>3</sup> | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | nS | | TSKEW | CPU0 to CPU Skew <sup>2,4</sup> | - | 175 | - | 175 | - | 175 | pS | | TCCJ | CPU(0:1) Cycle to Cycle Jitter <sup>2,4</sup> | - | 250 | - | 250 | - | 250 | pS | | TPeriod | SDRAM(0:12) period <sup>1,2</sup> | 7.5 | 8.0 | 10.0 | 10.5 | 10.0 | 10.5 | nS | | THIGH | SDRAM(0:12) high time <sup>5</sup> | 1.87 | - | 3.0 | - | 3.0 | - | nS | | TLOW | SDRAM(0:12) low time <sup>6</sup> | 1.67 | - | 2.8 | - | 2.8 | - | nS | | Tr / Tf | SDRAM(0:12) rise and fall times <sup>3</sup> | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | nS | | TSKEW | (Any SDRAM) to (any SDRAM) Skew <sup>2,4</sup> | - | 250 | - | 250 | - | 250 | pS | | TCCJ | SDRAM(0:12) Cycle to Cycle Jitter <sup>2,4</sup> | - | 250 | - | 250 | - | 250 | pS | | TPeriod | IOAPIC period <sup>1,2</sup> | 30.0 | - | 30.0 | - | 30.0 | - | nS | | THIGH | IOAPIC high time <sup>5</sup> | 12.0 | - | 12.0 | - | 12.0 | - | nS | | TLOW | IOAPIC low time <sup>6</sup> | 12.0 | - | 12.0 | - | 12.0 | - | nS | | Tr / Tf | IOAPIC rise and fall times <sup>3</sup> | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | nS | | TCCJ | IOAPIC Cycle to Cycle Jitter <sup>2,4</sup> | - | 500 | - | 500 | - | 500 | pS | | TPeriod | 3V66-(0:2) period <sup>1,2</sup> | 15.0 | 16.0 | 15.0 | 16.0 | 15.0 | 16.0 | nS | | THIGH | 3V66-(0:2) high time <sup>5</sup> | 5.25 | - | 5.25 | - | 5.25 | - | nS | | TLOW | 3V66-(0:2) low time <sup>6</sup> | 5.05 | - | 5.05 | - | 5.05 | - | nS | | Tr / Tf | 3V66-(0:2) rise and fall times <sup>3</sup> | 0.5 | 2.0 | 0.5 | 2.0 | 0.5 | 2.0 | nS | | TSKEW | (Any 3V66) to (any 3V66) Skew <sup>2,4</sup> | - | 175 | - | 175 | - | 175 | pS | | TCCJ | 3V66-(0:2) Cycle to Cycle Jitter <sup>2,4</sup> | - | 500 | - | 500 | - | 500 | pS | | TPeriod | PCI(0:6) period <sup>1,2</sup> | 30.0 | - | 30.0 | - | 30.0 | - | nS | | THIGH | PCI(0:6) period <sup>5</sup> | 12.0 | - | 12.0 | - | 12.0 | - | nS | | TLOW | PCI(0:6) low time <sup>6</sup> | 12.0 | - | 12.0 | - | 12.0 | - | nS | | Tr / Tf | PCI(0:6) rise and fall times <sup>3</sup> | 0.5 | 2.0 | 0.5 | 2.0 | 0.5 | 2.0 | nS | | TSKEW | (Any PCI) to (Any PCI) Skew <sup>2,4</sup> | - | 500 | - | 500 | - | 500 | pS | | TCCJ | PCI(0:6) Cycle to Cycle Jitter <sup>2,4</sup> | - | 500 | - | 500 | - | 500 | pS | | TPeriod | DOT & USB period (conforms to +167ppm max) 1,2 | 20.8299 | 20.8333 | 20.8299 | 20.8333 | 20.829 | 20.833 | nS | | Tr / Tf | DOT & USB rise and fall times <sup>3</sup> | 1.0 | 4.0 | 1.0 | 4.0 | 1.0 | 4.0 | nS | | TCCJ | DOT & USB Cycle to Cycle Jitter <sup>2,4</sup> | - | 500 | - | 500 | - | 500 | pS | ### **Preliminary** | | | 133 MHz | | 100 MH | z Host | 66 MH | | | |---------|----------------------------------------------------|---------|------|---------|--------|---------|------|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Units | | TPeriod | REF period <sup>1,2</sup> | 69.8413 | 71.0 | 69.8413 | 71.0 | 69.8413 | 71.0 | nS | | Tr / Tf | REF rise and fall times <sup>3</sup> | 1.0 | 4.0 | 1.0 | 4.0 | 1.0 | 4.0 | nS | | TCCJ | REF Cycle to Cycle Jitter <sup>2</sup> | - | 1000 | - | 1000 | - | 1000 | pS | | tstable | All clock Stabilization from power-up <sup>7</sup> | | 3 | | 3 | | 3 | mS | | Tduty | Duty Cycle for All outputs <sup>1,3,8</sup> | 45 | 55 | 45 | 55 | 45 | 55 | % | - Note 1: This parameter is measured as an average over 1uS duration, with a crystal center frequency of 14.31818MHz - **Note 2:** All outputs loaded as per table 5. Probes are placed on the pins and taken at 1.5V levels for 3.3V signals and at 1.25V for 2.5V signals (figs. 8A and 8B). - Note 3: Probes are placed on the pins, and measurements are acquired between 0.4V and 2.4V for 3.3V signals and between 0.4V and 2.0V for 2.5V signals (see Fig.8A and Fig.8B) - Note 4: This measurement is applicable with Spread ON or Spread OFF. - Note 5: Probes are placed on the pins, and measurements are acquired at 2.4V for 3.3V signals and at 2.0V for 2.5V signals, (see Figs. 8A & 8B) - Note 6: Probes are placed on the pins, and measurements are acquired at 0.4V. - **Note 7:** The time specified is measured from when all VDD's reach their respective supply rail (3.3V and 2.5V) till the frequency output is stable and operating within the specifications - Note 8: Device designed for Typical Duty Cycle of 50%. Preliminary ### **Output Buffer Characteristics** #### **CPU and IOAPIC** | Characteristic | Symbol | Min | Тур | Max | Units | Conditions | |-------------------|------------------|-----|-----|------|-------|------------------------------------| | Pull-Up Current | IOH₁ | -15 | -31 | -50 | mA | Vout =VDDC - 0.5V (or VDDI - 0.5V) | | Pull-Up Current | IOH <sub>2</sub> | -26 | -58 | -101 | mA | Vout = 1.2 V | | Pull-Down Current | IOL <sub>1</sub> | 12 | 24 | 40 | mA | Vout = 0.4 V | | Pull-Down Current | IOL <sub>2</sub> | 27 | 56 | 93 | mA | Vout = 1.2 V | #### PCI, 3V66 and DOT | Characteristic | Symbol | Min | Тур | Max | Units | Conditions | |-------------------|------------------|-----|-----|------|-------|-------------------| | Pull-Up Current | IOH₁ | -20 | -25 | -33 | mA | Vout =VDD - 1.0 V | | Pull-Up Current | IOH <sub>2</sub> | -30 | -54 | -184 | mA | Vout = 1.5 V | | Pull-Down Current | IOL <sub>1</sub> | 9.4 | 18 | 38 | mA | Vout = 0.4 V | | Pull-Down Current | IOL <sub>2</sub> | 28 | 55 | 148 | mA | Vout = 1.5 V | #### **USB** and REF | Characteristic | Symbol | Min | Тур | Max | Units | Conditions | |-------------------|------------------|-----|-----|-----|-------|-------------------| | Pull-Up Current | IOH₁ | -12 | -20 | -30 | mA | Vout =VDD - 1.0 V | | Pull-Up Current | IOH <sub>2</sub> | -27 | -43 | -92 | mA | Vout = 1.5 V | | Pull-Down Current | IOL <sub>1</sub> | 9 | 13 | 27 | mA | Vout = 0.4 V | | Pull-Down Current | IOL <sub>2</sub> | 26 | 39 | 79 | mA | Vout = 1.5 V | #### **SDRAM** | Characteristic | Symbol | Min | Тур | Max | Units | Conditions | |------------------------------------------------------------------------------------------------------|------------------|-----|------|------|-------|---------------------| | Pull-Up Current | IOH₁ | -30 | -40 | -60 | mA | Vout =VDDS - 1. 0 V | | Pull-Up Current | IOH <sub>2</sub> | -68 | -110 | -188 | mA | Vout = 1.4 V | | Pull-Down Current | IOL <sub>1</sub> | 23 | 34 | 53 | mA | Vout = 0.4 V | | Pull-Down Current IOL <sub>1</sub> 64 98 159 mA Vout = 1.5 V | | | | | | | | $VDD = VDDS = 3.3V \pm 5\%$ , $VDDC = VDDI = 2.5 \pm 5\%$ , $TA = 0$ to $70^{\circ}C$ | | | | | | | **Preliminary** ### **Suggested Crystal Oscillator Parameters** | Characteristic | Symbol | Min | Тур | Max | Units | Conditions | |-----------------------------------|--------|-------|----------|---------|-------|-----------------------------------| | Frequency | Fo | 12.00 | 14.31818 | 16.00 | MHz | | | Tolerance | TC | - | - | +/-100 | PPM | Note 1 | | | TS | - | - | +/- 100 | PPM | Stability (Ta -10 to +60C) Note 1 | | | TA | - | - | 5 | PPM | Aging (first year @ 25C) Note 1 | | Mode | OM | - | - | - | | Parallel Resonant, Note 1 | | Load Capacitance | CL | - | 20 | - | pF | The crystal's rated load. Note 1 | | Effective Series resistance (ESR) | R1 | - | 40 | - | Ohms | Note 1 | | Power Dissipation | DL | - | - | 0.10 | mW | Note 1 | Note1: For best performance and accurate Center frequencies of this device, It is recommended but not mandatory that the chosen crystal meets these specifications For maximum accuracy, the total circuit loading capacitance should be equal to CL. This loading capacitance is the effective capacitance across the crystal pins and includes the device pin capacitance (CP) in parallel with any circuit traces, the clock generator and any onboard discrete load capacitors. **Budgeting Calculations** Device pin capacitance: Cxtal = 36pF In order to meet the specification for CL = 18pF following the formula: $$C_{L} = \frac{(C_{XINTRACE} + C_{XINDEVICE}) \times (C_{XOUTTRACE} + C_{XOUTDEVICE})}{(C_{XINTRACE} + C_{XINDEVICE}) + (C_{XOUTRACE} + C_{XOUTDEVICE})}$$ Then the board trace capacitance between Xin and the crystal should be no more than 4pF. (Same is applicable to the trace between Xout and the crystal) In this case the total capacitance from the crystal to Xin will be 40pF. Similarly the total capacitance between the crystal and Xout will be 36pF. Hence using the above formula: $$C_L = \frac{40 \text{ X } 40}{40 + 40} = 20 \text{ pF}$$ **Preliminary** ### **Package Drawing and Dimensions** ### **56 Pin SSOP Outline Dimensions** | | | INCHES | | MII | LIMETE | RS | |----------------|-------|-----------|--------|-------|---------|-------| | SYMBOL | MIN | NOM | MAX | MIN | NOM | MAX | | Α | 0.095 | 0.102 | 0.110 | 2.41 | 2.59 | 2.79 | | A <sub>1</sub> | 0.008 | 0.012 | 0.016 | 0.203 | 0.305 | 0.406 | | A2 | 0.088 | = | 0.092 | 2.24 | - | 2.34 | | В | 0.008 | = | 0.0135 | 0.203 | - | 0.343 | | С | 0.005 | - | 0.010 | 0.127 | - | 0.254 | | D | 0.720 | 0.725 | 0.730 | 18.29 | 18.42 | 18.54 | | E | 0.291 | 0.295 | 0.299 | 7.39 | 7.49 | 7.60 | | е | ( | 0.025 BS0 | | C | .635 BS | С | | Н | 0.395 | = | 0.420 | 10.03 | - | 10.67 | | L | 0.020 | = | 0.040 | 0.508 | - | 1.016 | | а | 00 | - | 8º | 00 | - | 8º | ### **Ordering Information** | Part Number | Package Type | Production Flow | | | |-------------|--------------|------------------------|--|--| | C9869AY | 56 PIN SSOP | Commercial, 0° to 70°C | | | Marking: Example: IMI C9869AY Date Code, Lot #