# DEVICE ENGINEERING INCORPORATED

2102 E. Fifth St. Tempe, AZ 85281 Phone: (480) 303-0822 Fax: (480) 303-0824 E-mail: admin@deiaz.com

# BD429 ARINC 429/RS-422 Line Driver Integrated Circuit

### Features:

- ARINC 429 Line Driver for HI speed (100 kHz) and LOW speed (12.5 kHz) data rates
- Pin for Pin replacement part for industry standard ARINC 429 Line Drivers
- Available in a 16 Pin SOIC (WB), 16 Pin CERDIP, 16 Pin Plastic Dip, 16 Lead Ceramic SOP, and 28L PLCC
- Low EMI RS-422 line driver mode for data rates up to 100 kHz
- Adjustable slew rates via two external capacitors
- Inputs are TTL and CMOS compatible
- Low quiescent power of 125mW (typical)
- Programmable output differential range via V<sub>REF</sub> pin
- Outputs are fused for failsafe overvoltage protection
- Drives full ARINC load of 400Ω and 30,000pF
- Extended (-55°C/+85°C) and Military (-55°C/+125°C) temperature ranges
- 100% Final Testing









# **General Description:**

The BD429 ARINC Line Driver Circuit is a bipolar monolithic IC designed to meet the requirements of several general aviation serial data bus standards. These include the differential bipolar RZ types such as ARINC 429, ARINC 571, and ARINC 575, as well as the differential NRZ types such as the RS-422 standard.

# **Functional Description:**

Modes: The BD429 operates in either a 429 mode or a 422 mode as controlled by the 429/422' pin.

<u>429 Mode</u>: In 429 mode, the serial data is presented on the DATA(A) and DATA(B) inputs in the dual rail format defined in the *MARK 33 Digital Information Transfer System – ARINC Specification 429-10*. The driver is enabled by the SYNC and CLOCK inputs. The output voltage level is programmed by the  $V_{REF}$  input and is normally tied to +5VDC along with  $V_1$  to produce output levels of +5 volts, 0 volts, and –5 volts on each output for ±10 volts differential outputs. \*See figure 4.

<u>422 Mode:</u> In 422 mode, the serial data is presented on DATA(A) input. The driver is enabled by the SYNC and CLOCK inputs. The outputs swings between 0 volts and +5 volts if  $V_{REF}$  is at +5VDC. \*See figure 5.

<u>Output Resistance:</u> The driver output resistance is  $75\Omega$  ±20% at room temperature;  $37.5\Omega$  on each output. The outputs are also fused for failsafe protection against shorts to aircraft power. The output slew rate is controlled by external timing capacitors on  $C_A$  and  $C_B$ . Typical values are 75pF for 100 KHz data and 500pF for 12.5 KHz data.

|         | Table 1: Truth Table |                |                 |                   |                   |                   |                   |          |
|---------|----------------------|----------------|-----------------|-------------------|-------------------|-------------------|-------------------|----------|
|         | 429/422'<br>NOTE 1   | SYNC<br>NOTE 2 | CLOCK<br>NOTE 2 | DATA(A)<br>NOTE 2 | DATA(B)<br>NOTE 2 | A <sub>OUT</sub>  | B <sub>OUT</sub>  | COMMENTS |
|         | Н                    | L              | Х               | Х                 | Х                 | 0                 | 0                 | NULL     |
| 4 2     | Н                    | Х              | L               | Х                 | Х                 | 0                 | 0                 | NULL     |
| 9       | Н                    | Н              | Н               | L                 | L                 | 0                 | 0                 | NULL     |
| M<br>O  | Н                    | Н              | Н               | Н                 | Н                 | 0                 | 0                 | NULL     |
| D<br>E  | Н                    | Н              | Н               | Н                 | L                 | +V <sub>REF</sub> | -V <sub>REF</sub> | LOGIC 1  |
|         | Н                    | Н              | Н               | L                 | Н                 | -V <sub>REF</sub> | +V <sub>REF</sub> | LOGIC 0  |
| 4 2     | L                    | L              | X               | X                 | Х                 | +V <sub>REF</sub> | 0                 | NULL     |
| 2<br>M  | L                    | Х              | L               | X                 | X                 | +V <sub>REF</sub> | 0                 | NULL     |
| 422MODE | L                    | Н              | Н               | L                 | Х                 | 0                 | +V <sub>REF</sub> | LOGIC 0  |
| Ē       | L                    | Н              | Н               | Н                 | Х                 | +V <sub>REF</sub> | 0                 | LOGIC 1  |

#### NOTES:

<sup>1.</sup> The  $429/422^{1}$  pin is internally pulled up to  $V_{1}$  through a  $10k\Omega$  resistor. So, if no external connection is made to this pin, it will force the chip into the 429 mode.

<sup>2.</sup> X = Don't care.







Figure 3: PLCC Pinout

|                                      | Table 2: Pin Descriptions                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Pin Name                             | Description                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| $V_{REF}$                            | Analog Input. The voltage on $V_{REF}$ sets the output voltage levels on $A_{OUT}$ and $B_{OUT}$ . The output logic levels swing between $+V_{REF}$ , 0 volts, and $-V_{REF}$ volts.                                                                                                       |  |  |  |  |  |  |  |
| NC                                   | No Connect                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| SYNC                                 | Logic input. Logic 0 forces outputs to NULL state. Logic 1 enables data transmission.                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| DATA(A)<br>DATA(B)                   | Logic inputs. These signals contain the Serial Data to be transmitted on the ARINC 429 data bus. Refer to Figures 4 and 5.                                                                                                                                                                 |  |  |  |  |  |  |  |
| С <sub>А</sub><br>С <sub>В</sub>     | Analog Nodes. External timing capacitors are tied from these points to ground to establish the output signal slew rate. Typical $C_A = C_B = 75 pF$ for 100 kHz data and $C_A = C_B = 500 pF$ for 12.5 kHz data. *                                                                         |  |  |  |  |  |  |  |
| A <sub>OUT</sub><br>B <sub>OUT</sub> | Outputs. These are the line driver outputs which are connected to the aircraft serial data bus.                                                                                                                                                                                            |  |  |  |  |  |  |  |
| -V                                   | Negative Supply Input15VDC nominal.                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| GND                                  | Ground.                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| +V                                   | Positive Supply Input. +15VDC nominal.                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| CLOCK                                | Logic input. Logic 0 forces outputs to NULL state. Logic 1 enables data transmission.                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| 429/422'                             | Logic Input. Mode control for ARINC 429 and RS-422 modes. An internal $10 \mathrm{K}\Omega$ pull up resistor keeps the chip in ARINC 429 mode when there is no external connection. This creates a default logic 1, enabling the ARINC 429 mode. A forced logic 0 enables the RS-422 mode. |  |  |  |  |  |  |  |
| V <sub>1</sub>                       | Logic Supply Input. +5VDC nominal.                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |

<sup>\*</sup>C<sub>A</sub> and C<sub>B</sub> pin voltages swing between ±5 volts. Any electronic switching of the capacitor on the pins must not inhibit the full voltage swings.

| Table 3: Absolute Maximum Ratings                                               |                                              |                              |       |  |  |  |
|---------------------------------------------------------------------------------|----------------------------------------------|------------------------------|-------|--|--|--|
| PARAMETER                                                                       | SYMBOL                                       | RATING                       | UNITS |  |  |  |
| Voltage between pins +V and –V                                                  |                                              | 40                           | V     |  |  |  |
| V₁ Maximum Voltage                                                              | V <sub>1</sub>                               | 7                            | V     |  |  |  |
| V <sub>REF</sub> Maximum Voltage                                                | $V_{REF}$                                    | 6                            | V     |  |  |  |
| DATA(A) Max Input Voltage<br>DATA(B) Max Input Voltage                          | V <sub>DATA(A)</sub><br>V <sub>DATA(B)</sub> | (GND-0.3V) to $(V_1 + 0.3V)$ | V     |  |  |  |
| Lead Soldering Temperature (10 sec duration)                                    | T <sub>SLD</sub>                             | 280                          | °C    |  |  |  |
| Storage Temperature                                                             | T <sub>STG</sub>                             | -65 to +150                  | °C    |  |  |  |
| Max Junction Temperature Ceramic Package & Plastic Package short term operation | T <sub>J MAX1</sub>                          | +175                         | °C    |  |  |  |
| Max Junction Temperature Plastic Package Limit (prolonged operation)            | T <sub>J MAX2</sub>                          | +145                         | °C    |  |  |  |
| Output Short Circuit Duration                                                   | ration See Note 1                            |                              |       |  |  |  |
| Output Over-Voltage Protection                                                  | See Note 2                                   |                              |       |  |  |  |
| Power Dissipation                                                               |                                              | See Table 5 below            | 1     |  |  |  |

#### Notes.

- 1. One output at a time can be shorted to ground indefinitely.
- 2. Both outputs are fused at between 0.5 Amp DC and 1.0 Amp DC to prevent an over-voltage fault from coupling onto the system power bus.

| Table 4: Operating Range                  |                |       |     |       |       |  |  |  |
|-------------------------------------------|----------------|-------|-----|-------|-------|--|--|--|
| PARAMETER                                 | SYMBOL         | MIN   | TYP | MAX   | UNITS |  |  |  |
| Positive Supply Voltage                   | +V             | +11.4 |     | 16.5  | VDC   |  |  |  |
| Negative Supply Voltage                   | -V             | -11.4 |     | -16.5 | VDC   |  |  |  |
| $V_1$                                     | V <sub>1</sub> | +4.75 | +5  | +5.25 | VDC   |  |  |  |
| V <sub>REF</sub> (For ARINC 429)          | $V_{REF}$      | +4.75 | +5  | +5.25 | VDC   |  |  |  |
| V <sub>REF</sub> (For other applications) | $V_{REF}$      | +3    |     | +6    | VDC   |  |  |  |
| Operating Temperature (Plastic Package)   | T <sub>A</sub> | -55   |     | +85   | °C    |  |  |  |
| Operating Temperature (Ceramic Package)   | T <sub>A</sub> | -55   |     | +125  | °C    |  |  |  |

# **Thermal Management**

Device power dissipation varies greatly as a function of data rate, load capacitance, data duty cycle, and supply voltage. Proper thermal management is important in designs operating at the HI speed data rate (100KBS) with high capacitive loads and high data duty cycles.

Power dissipation may be estimated from Table 5 "Power Dissipation Table". Device power dissipation (Pd) is indicated for 100% data duty cycle with no word gap null times and should be adjusted for the appropriate data duty cycle (DC). Pd(application) = DC \* [Pd(table) - 145mW] + 145mW, where DC is the application data duty cycle, Pd(table) is the Pd from the table for the indicated data rate and bus load, and 145mW is the quiescent power. The application's data duty cycle (DC) for 100KBS operation is calculated as:

DC = (total bits transmitted in 10 sec period / 1,000,000) = (32 x total ARINC words transmitted in 10 sec period / 1,000,000).

Heat transfer from the IC package should be maximized. Use maximum trace width on all power and signal connections at the IC. Place vias on the signal/power traces close to the IC to maximize heat flow to the internal power planes. If possible, design a solid heat spreader land under and beyond the IC to maximize heat flow from the device.

|                 | Table 5: Power Dissipation Table                                       |          |           |                                          |                 |               |  |  |  |
|-----------------|------------------------------------------------------------------------|----------|-----------|------------------------------------------|-----------------|---------------|--|--|--|
| 10              | 100% Duty Cycle, Full Load = 400Ω/30,000pF Half Load = 4,000Ω/10,000pF |          |           |                                          |                 |               |  |  |  |
| DATA<br>RATE    | LOAD                                                                   | +V @ 15V | -V @ -15V | V <sub>1</sub> + V <sub>REF</sub><br>@5V | Pd<br>429 POWER | LOAD<br>POWER |  |  |  |
| 0 to<br>100kbps | NONE                                                                   | 2.0mA    | -5.0mA    | 4mA                                      | 125mW           | 0.0mW         |  |  |  |
| 12.5kbps        | FULL                                                                   | 16.0mA   | 19.0mA    | 4mA                                      | 485mW           | 60.0mW        |  |  |  |
| 100kbps         | FULL                                                                   | 48.0mA   | 51.0mA    | 4mA                                      | 1194mW          | 325.0mW       |  |  |  |
| 12.5kbps        | HALF                                                                   | 6.0mA    | 8.0mW     | 4mA                                      | 196mW           | 30.0mW        |  |  |  |
| 100kbps         | HALF                                                                   | 22.0mA   | 25.0mA    | 4mA                                      | 561mW           | 162.5mW       |  |  |  |

## **Table 6: DC Electrical Characteristics**

Conditions: Temperature: -55°C to +125°C Ceramic, -55°C to +85°C Plastic, +V = +11.4VDC to +16.5VDC, -V = -11.4VDC to -16.5VDC;  $V_1 = V_{REF} = +5VDC \pm 5\%, \ 429/422^{\text{I}} = \text{Open Circuit (unless otherwise noted.)}$ 

| SYMBOL              | PARAMETER                                                                       | MIN                       | TYP               | MAX                         | UNIT     | TEST CONDITIONS                                                            |
|---------------------|---------------------------------------------------------------------------------|---------------------------|-------------------|-----------------------------|----------|----------------------------------------------------------------------------|
| IQ+V                | Quiescent +V supply current                                                     | 1                         | 2                 | -                           | mA       | No Load. 429 mode.<br>DATA = CLOCK = SYNC = LOW                            |
| IQ-V                | Quiescent -V supply current                                                     | -                         | 5                 | -                           | mA       | No Load. 429 mode.<br>DATA = CLOCK = SYNC = LOW                            |
| IQV <sub>1</sub>    | Quiescent V <sub>1</sub><br>supply current                                      | -                         | 4                 | -                           | mA       | No Load. 429 mode.<br>DATA = CLOCK = SYNC = LOW                            |
| IQV <sub>REF</sub>  | Quiescent V <sub>REF</sub> supply current                                       | -                         | 10                | -                           | μА       | No Load. 429 mode.<br>DATA = CLOCK = SYNC = LOW                            |
| V <sub>IH</sub>     | Logic 1 Input V                                                                 | 2.0                       | -                 | -                           | V        | No Load.                                                                   |
| V <sub>IL</sub>     | Logic 0 Input V                                                                 | -                         | -                 | 0.6                         | V        | No Load.                                                                   |
| I <sub>IH</sub>     | Logic 1 Input I                                                                 | -                         | -                 | 10                          | μΑ       | No Load.                                                                   |
| I <sub>IL</sub>     | Logic 0 Input I                                                                 | -                         | -                 | -20                         | μА       | No Load. (429/422´ Pin I <sub>IL</sub> = -2mA max)                         |
| I <sub>OHSC</sub>   | Output Short<br>Circuit Current<br>(Output High)                                | -80                       | -                 | -                           | mA       | Short to Ground                                                            |
| I <sub>OLSC</sub>   | Output Short Circuit Current (Output Low)                                       | 80                        | -                 | -                           | mA       | Short to Ground                                                            |
| V <sub>OH</sub>     | Output Voltage<br>HIGH. (+1)                                                    | V <sub>REF</sub> - 250mV  | $V_{REF}$         | V <sub>REF</sub> +<br>250mV | V        | No Load. 429 Mode.                                                         |
| V <sub>NULL</sub>   | Output Voltage<br>NULL. (0)                                                     | -250                      | -                 | +250                        | mV       | No Load. 429 Mode.                                                         |
| V <sub>OL</sub>     | Output Voltage<br>LOW. (-1)                                                     | -V <sub>REF</sub> – 250mV | -V <sub>REF</sub> | -V <sub>REF</sub> + 250mV   | V        | No Load. 429 Mode.                                                         |
| l <sub>CT</sub> + - | Timing Capacitor Charge Current $C_A$ (+1 ) $C_B$ (-1 ) $C_A$ (-1 ) $C_B$ (+1 ) | -                         | +200<br>-200      | -                           | μΑ<br>μΑ | No Load. 429 Mode. SYNC = CLOCK = HIGH $C_A$ and $C_B$ held at zero volts. |
| ISC (+V)            | +V Short Circuit<br>Supply Current                                              | -                         | -                 | +150                        | mA       | Output short to ground                                                     |
| ISC (-V)            | -V Short Circuit<br>Supply Current                                              | -                         | -                 | -150                        | mA       | Output short to ground                                                     |
| R <sub>OUT</sub>    | Resistance on each output                                                       | -                         | 37.5              | -                           | Ω        | Room Temp Only                                                             |
| C <sub>IN</sub>     | Input Capacitor                                                                 | -                         | -                 | 15                          | pF       | -                                                                          |

## **AC ELECTRICAL CHARACTERISTICS**

Figures 4 and 5 show the output waveforms for the ARINC 429 and RS-422 modes of operation. The output slew rates are controlled by timing capacitors  $C_A$  and  $C_B$ . They are charged by  $\pm 200 \mu A$  (nom.)

Slew rate (SR) measured as V/µsec, is calculated by:

SR = 200/C where C is in pF.



Figure 4: ARINC 429 Waveforms



Figure 5: RS-422 Waveforms

| Table 7: AC Electrical Characteristics                                                                |                                      |            |             |              |                               |  |  |
|-------------------------------------------------------------------------------------------------------|--------------------------------------|------------|-------------|--------------|-------------------------------|--|--|
| Parameter                                                                                             | Symbol                               | MIN        | MAX         | UNITS        | NOTES                         |  |  |
| Output Rise Time $A_{OUT} \text{ or } B_{OUT}$ $C_A = C_B = 75 \text{pF}$ $C_A = C_B = 500 \text{pF}$ | t <sub>R</sub><br>t <sub>R</sub>     | 1.0<br>5.0 | 2.0<br>15.0 | μsec<br>μsec | 5V 90% 0V 10% t <sub>R</sub>  |  |  |
| Output Fall Time $A_{OUT}$ or $B_{OUT}$ $C_A = C_B = 75pF$ $C_A = C_B = 500pF$                        | t⊧<br>t⊧                             | 1.0<br>5.0 | 2.0<br>15.0 | μsec<br>μsec | 0V 90% 10% -5V t <sub>F</sub> |  |  |
| Input to Output<br>Propagation Delay                                                                  | t <sub>PNH</sub><br>t <sub>PNL</sub> | -          | 3.0         | μsec         | See Figure 6 below            |  |  |
| A <sub>OUT</sub> / B <sub>OUT</sub><br>Skew Spec.                                                     | -                                    | -          | 500         | nsec         |                               |  |  |



Figure 6: Propagation Delay

| Table 8: BD429 Ordering Information |             |            |               |                  |  |  |  |
|-------------------------------------|-------------|------------|---------------|------------------|--|--|--|
| DEI PART NUMBER                     | MARKING (1) | PACKAGE    | TEMP RANGE    | PROCESSING       |  |  |  |
| BD429                               | BD429       | 16 CERDIP  | -55 / +125 °C | CERAMIC BURN IN  |  |  |  |
| BD429A                              | BD429A      | 16 SOIC WB | -55 / +85 °C  | PLASTIC STANDARD |  |  |  |
| BD429A1                             | BD429A1     | 16 SOIC WB | -55 / +85 °C  | PLASTIC BURN IN  |  |  |  |
| BD429B                              | BD429B      | 28 PLCC    | -55 / +85 °C  | PLASTIC STANDARD |  |  |  |
| DEI0429-NES (2)                     | DEI0429-NES | 16 PDIP    | -55 / +85 °C  | PLASTIC STANDARD |  |  |  |
| DEI0429-WMS                         | DEI0429-WMS | 16 CSOP    | -55 / +125 °C | CERAMIC STANDARD |  |  |  |
| DEI0429-WMB                         | DEI0429-WMB | 16 CSOP    | -55 / +125 °C | CERAMIC BURN IN  |  |  |  |

### Notes:

- All packages marked with Lot Code and Date Code.
   Suffix legend: -XYZ: X = package code, Y = temperature range code, Z = process flow code.

| Table 9: BD429 Screening Process                  |                     |                    |                     |                    |  |  |  |  |
|---------------------------------------------------|---------------------|--------------------|---------------------|--------------------|--|--|--|--|
|                                                   | PLASTIC<br>STANDARD | PLASTIC<br>BURN IN | CERAMIC<br>STANDARD | CERAMIC<br>BURN IN |  |  |  |  |
| THERMAL CYCLE<br>MIL-STD-883B M1010.4 Condition B | NO                  | NO                 | 10 Cycles           | 10 Cycles          |  |  |  |  |
| GROSS & FINE LEAK                                 | NO                  | NO                 | YES                 | YES                |  |  |  |  |
| BURN IN<br>MIL-STD-883B M1015 Condition A         | NO                  | 160 hrs @ +125 °C  | NO                  | 96 hrs @ +125 °C   |  |  |  |  |
| ELECTRICAL TEST:                                  |                     |                    |                     |                    |  |  |  |  |
| ROOM TEMPERATURE                                  | 100%                | 100%               | 100%                | 100%               |  |  |  |  |
| HIGH TEMPERATURE                                  | 100% @ +125 °C      | 100% @ +125 °C     | 100% @ +125 °C      | 100% @ +125 °C     |  |  |  |  |
| LOW TEMPERATURE                                   | 0.65% AQL@-55°C     | 0.65% AQL@-55°C    | 0.65% AQL@-55°C     | 0.65% AQL@-55°C    |  |  |  |  |



Figure 7: Burn-in Schematic



Figure 8: Typical Circuitry- Switching Capacitors For High-Speed/Low-Speed Operation



Figure 9: Typical Transceiver/Line Driver Interconnect Configuration

| Table 10: BD429 Package Characteristics Table |                        |                        |                           |                     |  |  |  |  |
|-----------------------------------------------|------------------------|------------------------|---------------------------|---------------------|--|--|--|--|
| PACKAGE TYPE                                  | 16 Lead<br>Ceramic Dip | 16 Lead<br>Plastic Dip | 16 Lead SOIC<br>Wide Body | 16 Lead Ceramic SOP |  |  |  |  |
| REFERENCE                                     | 16 CERDIP              | 16 PDIP                | 16 SOIC WB                | 16 CSOP             |  |  |  |  |
| THERMAL RESISTANCE:                           |                        |                        |                           |                     |  |  |  |  |
| θ <sub>JA</sub> °C/W                          | 75                     | 70                     | 75 (4 layer PCB)          | TBD                 |  |  |  |  |
| θ <sub>JC</sub> °C/W                          | 35                     | 34                     | 25                        | 23                  |  |  |  |  |
| JEDEC MOISTURE<br>SENSITIVITY LEVEL           | N/A<br>Hermetic        | N/A<br>Thru-Hole       | 2                         | N/A<br>Hermetic     |  |  |  |  |
| JEDEC REFERENCE                               | MS-030-AC              | MS-001-BB              | MS-013-AA                 | N/A                 |  |  |  |  |



16 Pin CERDIP Package Dimensions



16 Lead SOIC WB Package Dimensions



28 Lead PLCC Package Dimensions



#### Notes:

△ Spade Width, Lead Width, and Lead Thickness exclusive of tin plating or solder dipping thickness. Dimensions are in Inches

#### 16 Pin PDIP Package Outline



16 Lead CSOP Package Outline

DEI reserves the right to make changes to any products or specifications herein. DEI makes no warranty, representation, or guarantee regarding suitability of its products for any particular purpose.