

# **Smart Four Channel Highside Power Switch**

#### **Features**

- Overload protection
- Current limitation
- Short-circuit protection
- Thermal shutdown
- Overvoltage protection (including load dump)
- Fast demagnetization of inductive loads
- Reverse battery protection<sup>1)</sup>
- Undervoltage and overvoltage shutdown with auto-restart and hysteresis
- Open drain diagnostic output
- Open load detection in OFF-state
- CMOS compatible input
- Loss of ground and loss of V<sub>bb</sub> protection
- Electrostatic discharge (ESD) protection

# Product Summary

| Overvoltage Protection                   | $V_{\rm bb(AZ)}$ | )            | 43            | V         |
|------------------------------------------|------------------|--------------|---------------|-----------|
| Operating voltage                        |                  |              |               | V         |
| active channels:                         | one              | two parallel | four parallel |           |
| On-state resistance RON                  | 200              | 100          | 50            | $m\Omega$ |
| Nominal load current I <sub>L(NOM)</sub> | 1.9              | 2.8          | 4.4           | Α         |
| Current limitation I <sub>L(SCr)</sub>   | 4                | 4            | 4             | Α         |



### **Application**

- μC compatible power switch with diagnostic feedback for 12 V and 24 V DC grounded loads
- All types of resistive, inductive and capacitive loads
- Replaces electromechanical relays and discrete circuits

## **General Description**

N channel vertical power FET with charge pump, ground referenced CMOS compatible input and diagnostic feedback, monolithically integrated in Smart SIPMOS® technology.

Providing embedded protective functions.

#### Pin Definitions and Functions

| Pin    | Symbol   | Function                                       |
|--------|----------|------------------------------------------------|
| 1,10,  | $V_{bb}$ | Positive power supply voltage. Design the      |
| 11,12, |          | wiring for the simultaneous max. short circuit |
| 15,16, |          | currents from channel 1 to 4 and also for low  |
| 19,20  |          | thermal resistance                             |
| 3      | IN1      | Input 1 4, activates channel 1 4 in case of    |
| 5      | IN2      | logic high signal                              |
| 7      | IN3      |                                                |
| 9      | IN4      |                                                |
| 18     | OUT1     | Output 1 4, protected high-side power output   |
| 17     | OUT2     | of channel 1 4. Design the wiring for the      |
| 14     | OUT3     | max. short circuit current                     |
| 13     | OUT4     |                                                |
| 4      | ST1/2    | Diagnostic feedback 1/2 of channel 1 and       |
|        |          | channel 2, open drain, low on failure          |
| 8      | ST3/4    | Diagnostic feedback 3/4 of channel 3 and       |
|        |          | channel 4, open drain, low on failure          |
| 2      | GND1/2   | Ground 1/2 of chip 1 (channel 1 and channel 2) |
| 6      | GND3/4   | Ground 3/4 of chip 2 (channel 3 and channel 4) |

Pin configuration (top view)

| _        |    |   |    |                 |
|----------|----|---|----|-----------------|
| $V_{bb}$ | 1  | • | 20 | $V_{bb}$        |
| GND1/2   | 2  |   | 19 | $V_{bb}$        |
| IN1      | 3  |   | 18 | OUT1            |
| ST1/2    | 4  |   | 17 | OUT2            |
| IN2      | 5  |   | 16 | $V_{bb}$        |
| GND3/4   | 6  |   | 15 | $V_{bb}$        |
| IN3      | 7  |   | 14 | OUT3            |
| ST3/4    | 8  |   | 13 | OUT4            |
| IN4      | 9  |   | 12 | $V_{bb}$        |
| $V_{bb}$ | 10 |   | 11 | V <sub>bb</sub> |
|          |    |   |    |                 |

With external current limit (e.g. resistor  $R_{GND}$ =150  $\Omega$ ) in GND connection, resistor in series with ST connection, reverse load current limited by connected load.



# **Block diagram**

Four Channels; Open Load detection in off state;



Leadframe connected to pin 1, 10, 11, 12, 15, 16, 19, 20



## **Maximum Ratings** at $T_j = 25$ °C unless otherwise specified

| Parameter                                                                                                                                                                         |                                                    | Symbol                               | Values       | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------|--------------|------|
| Supply voltage (overvoltage prote                                                                                                                                                 | Supply voltage (overvoltage protection see page 4) |                                      |              | V    |
| Supply voltage for full short circuity, $T_{j,\text{start}} = -40 \dots + 150^{\circ}\text{C}$                                                                                    | t protection                                       | V <sub>bb</sub>                      | 34           | V    |
| Load current (Short-circuit curren                                                                                                                                                | t, see page 5)                                     | <i>I</i> L                           | self-limited | Α    |
| Load dump protection <sup>2)</sup> $V_{\text{LoadDump}}$ $R_{\text{I}^{3)}} = 2 \Omega$ , $t_{\text{d}} = 200 \text{ ms}$ ; IN = low ceach channel loaded with $R_{\text{L}} = 7$ | or high,                                           | V <sub>Load</sub> dump <sup>4)</sup> | 60           | V    |
| Operating temperature range                                                                                                                                                       |                                                    | T <sub>j</sub>                       | -40+150      | °C   |
| Storage temperature range                                                                                                                                                         |                                                    | $T_{ m stg}$                         | -55+150      |      |
| Power dissipation (DC) <sup>5</sup>                                                                                                                                               | $T_{\rm a} = 25^{\circ}{\rm C}$ :                  | P <sub>tot</sub>                     | 3.6          | W    |
| (all channels active)                                                                                                                                                             | $T_{\rm a} = 85^{\circ}{\rm C}$ :                  |                                      | 1.9          |      |
| Inductive load switch-off energy of $V_{bb} = 12V$ , $T_{j,start} = 150^{\circ}C^{5}$ ,                                                                                           | lissipation, single pulse                          |                                      |              |      |
| $I_{L} = 1.9 \text{ A}, Z_{L} = 66 \text{ mH}, 0 \Omega$                                                                                                                          | one channel:                                       | <i>E</i> <sub>AS</sub>               | 150          | mJ   |
| $I_{L} = 2.8 \text{ A}, Z_{L} = 66 \text{ mH}, 0 \Omega$                                                                                                                          | two parallel channels:                             |                                      | 320          |      |
| $I_{L} = 4.4 \text{ A}, Z_{L} = 66 \text{ mH}, 0 \Omega$                                                                                                                          | four parallel channels:                            |                                      | 800          |      |
| see diagrams on page 9                                                                                                                                                            |                                                    |                                      |              |      |
| Electrostatic discharge capability (Human Body Model)                                                                                                                             | (ESD)                                              | V <sub>ESD</sub>                     | 1.0          | kV   |
| Input voltage (DC)                                                                                                                                                                |                                                    | V <sub>IN</sub>                      | -10 +16      | V    |
| Current through input pin (DC)                                                                                                                                                    |                                                    | I <sub>IN</sub>                      | ±2.0         | mA   |
| Current through status pin (DC)                                                                                                                                                   |                                                    | <b>I</b> ST                          | ±5.0         |      |
| see internal circuit diagram page 8                                                                                                                                               |                                                    |                                      |              |      |
| Thermal resistance                                                                                                                                                                |                                                    |                                      |              |      |
| junction - soldering point <sup>5),6)</sup>                                                                                                                                       | each channel:                                      | R <sub>this</sub>                    | 16           | K/W  |
| junction - ambient <sup>5)</sup>                                                                                                                                                  | one channel active:                                | $R_{\text{thja}}$                    | 44           |      |
| -                                                                                                                                                                                 | all channels active:                               | '                                    | 35           |      |

Semiconductor Group

Supply voltages higher than  $V_{bb(AZ)}$  require an external current limit for the GND and status pins, e.g. with a 150  $\Omega$  resistor in the GND connection and a 15 k $\Omega$  resistor in series with the status pin. A resistor for input protection is integrated.

 $<sup>^{3)}</sup>$   $R_{I}$  = internal resistance of the load dump test pulse generator

 $<sup>^{4)}</sup>$   $V_{Load\ dump}$  is setup without the DUT connected to the generator per ISO 7637-1 and DIN 40839

Device on 50mm\*50mm\*1.5mm epoxy PCB FR4 with 6cm² (one layer, 70μm thick) copper area for V<sub>bb</sub> connection. PCB is vertical without blown air. See page 14

<sup>6)</sup> Soldering point: upper side of solder edge of device pin 15. See page 14



# **Electrical Characteristics**

| Parameter and Conditions, each of the four channels                           |                                           | Symbol                  |     | Values |     |      |
|-------------------------------------------------------------------------------|-------------------------------------------|-------------------------|-----|--------|-----|------|
| at T <sub>j</sub> = 25 °C, $V_{bb}$ = 12 V unless of                          | otherwise specified                       |                         | min | typ    | max |      |
| Load Switching Capabiliti                                                     | es and Characteristics                    | <b>3</b>                |     |        |     |      |
| On-state resistance (V <sub>bb</sub> to                                       | OUT)                                      |                         |     |        |     |      |
| $I_L = 1.8 A$ each                                                            | channel, $T_j = 25$ °C:                   | Ron                     |     | 165    | 200 | mΩ   |
|                                                                               | $T_{\rm j} = 150^{\circ}{\rm C}$ :        |                         |     | 320    | 400 |      |
| two paralle                                                                   | el channels, $T_j = 25$ °C:               |                         |     | 83     | 100 |      |
| four paralle                                                                  | el channels, $T_j = 25^{\circ}\text{C}$ : |                         |     | 42     | 50  |      |
| Nominal load current                                                          | one channel active:                       | I <sub>L(NOM)</sub>     | 1.7 | 1.9    |     | Α    |
| two p                                                                         | arallel channels active:                  |                         | 2.6 | 2.8    |     |      |
| four p                                                                        | arallel channels active:                  |                         | 4.1 | 4.4    |     |      |
| Device on PCB <sup>5</sup> ), $T_a = 85^\circ$                                | C, <i>T</i> <sub>j</sub> ≤ 150°C          |                         |     |        |     |      |
| Output current while GND oup; V <sub>bb</sub> = 30 V, V <sub>IN</sub> = 0, se | •                                         | I <sub>L(GNDhigh)</sub> |     |        | 10  | mA   |
| Turn-on time                                                                  | to 90% V <sub>OUT</sub> :                 | <i>t</i> on             | 80  | 200    | 400 | μs   |
| Turn-off time                                                                 | to 10% V <sub>OUT</sub> :                 | $t_{ m off}$            | 80  | 200    | 400 | •    |
| $R_{\rm L} = 12 \Omega, T_{\rm j} = -40+150^{\circ}$                          |                                           |                         |     |        |     |      |
| Slew rate on                                                                  |                                           | d V/dt <sub>on</sub>    | 0.1 |        | 1   | V/µs |
| 10 to 30% $V_{OUT}$ , $R_L = 12 \Omega$                                       | $T_{j}$ =-40+150°C:                       |                         |     |        |     |      |
| Slew rate off 70 to 40% $V_{\text{OUT}}$ , $R_{\text{L}} = 12 \Omega$         |                                           | -d V/dt <sub>off</sub>  | 0.1 |        | 1   | V/µs |
| Operating Parameters                                                          |                                           |                         |     |        |     |      |
| Operating voltage <sup>7)</sup>                                               | <i>T</i> <sub>j</sub> =-40+150°C:         | V <sub>bb(on)</sub>     | 5.0 |        | 34  | V    |
| Undervoltage shutdown                                                         | T <sub>j</sub> =-40+150°C:                | V <sub>bb(under)</sub>  | 3.5 |        | 5.0 | V    |
|                                                                               |                                           |                         |     |        |     | ĭ    |

| Operating randineters                                                          |                                     |                           |     |     |     |   |
|--------------------------------------------------------------------------------|-------------------------------------|---------------------------|-----|-----|-----|---|
| Operating voltage <sup>7)</sup>                                                | <i>T</i> <sub>j</sub> =-40+150°C:   | $V_{\rm bb(on)}$          | 5.0 |     | 34  | V |
| Undervoltage shutdown                                                          | $T_{\rm j}$ =-40+150°C:             | V <sub>bb(under)</sub>    | 3.5 |     | 5.0 | V |
| Undervoltage restart                                                           | <i>T</i> <sub>j</sub> =-40+25°C:    | V <sub>bb(u rst)</sub>    |     |     | 5.0 | V |
|                                                                                | $T_{\rm j} = +150^{\circ}{\rm C}$ : |                           |     |     | 7.0 |   |
| Undervoltage restart of charge page 14                                         | oump $T_j = -40+150$ °C:            | V <sub>bb(ucp)</sub>      | -   | 5.6 | 7.0 | V |
| Undervoltage hysteresis $\Delta V_{bb(under)} = V_{bb(u rst)} - V_{bb(under)}$ |                                     | $\Delta V_{ m bb(under)}$ | -   | 0.2 |     | V |
| Overvoltage shutdown                                                           | $T_{\rm j}$ =-40+150°C:             | $V_{\rm bb(over)}$        | 34  |     | 43  | V |
| Overvoltage restart                                                            | $T_{\rm j}$ =-40+150°C:             | V <sub>bb(o rst)</sub>    | 33  |     |     | V |
| Overvoltage hysteresis                                                         | $T_{\rm j}$ =-40+150°C:             | $\Delta V_{ m bb(over)}$  |     | 0.5 |     | V |
| Overvoltage protection <sup>8)</sup> $I_{bb} = 40 \text{ mA}$                  | <i>T</i> <sub>j</sub> =-40+150°C:   | $V_{\mathrm{bb}(AZ)}$     | 42  | 47  |     | V |

<sup>7)</sup> At supply voltage increase up to  $V_{bb}$  = 5.6 V typ without charge pump,  $V_{OUT} \approx V_{bb}$  - 2 V

 $<sup>^{8)}</sup>$  see also  $V_{\rm ON(CL)}$  in circuit diagram on page 8.



**BTS712N1** 

| Parameter and Conditions, each of the four channels                                                      |          | Symbol                   |           | Values    |         | Unit |
|----------------------------------------------------------------------------------------------------------|----------|--------------------------|-----------|-----------|---------|------|
| at $T_j = 25$ °C, $V_{bb} = 12$ V unless otherwise specified                                             |          |                          | min       | typ       | max     | •    |
| Standby current, all channels off 7                                                                      | i =25°C: | I <sub>bb(off)</sub>     |           | 180       | 300     | μΑ   |
| •                                                                                                        | =150°C:  | 55(611)                  |           | 160       | 300     | •    |
| Operating current 9, $V_{IN} = 5V$ , $T_i = -40+15$                                                      | 50°C     |                          |           |           |         |      |
| $I_{\text{GND}} = I_{\text{GND1/2}} + I_{\text{GND3/4}},$ one cha                                        | nnel on: | <i>I</i> <sub>GND</sub>  |           | 0.35      | 0.8     | mΑ   |
| four chan                                                                                                | nels on: |                          |           | 1.2       | 2.8     |      |
| Protection Functions <sup>10)</sup>                                                                      |          |                          |           |           |         |      |
| Initial peak short circuit current limit, (see tir                                                       | ning     |                          |           |           |         |      |
| diagrams, page 11) each channel, $T_j$                                                                   | =-40°C:  | I <sub>L(SCp)</sub>      | 5.5       | 9.5       | 13      | Α    |
| T                                                                                                        | j =25°C: |                          | 4.5       | 7.5       | 11      |      |
| $T_{j} = 0$                                                                                              | +150°C:  |                          | 2.5       | 4.5       | 7       |      |
| two parallel c                                                                                           | hannels  | twice                    | the curre | nt of one | channel |      |
| four parallel c                                                                                          | hannels  | four times               | the curre | nt of one | channel |      |
| Repetitive short circuit current limit,                                                                  |          |                          |           |           |         |      |
| $T_{\rm j} = T_{\rm jt}$ each                                                                            | channel  | I <sub>L(SCr)</sub>      |           | 4         |         | Α    |
| two parallel c                                                                                           | hannels  |                          |           | 4         |         |      |
| four parallel c                                                                                          | hannels  |                          |           | 4         |         |      |
| (see timing diagrams, page 11)                                                                           |          |                          |           |           |         |      |
| 2.                                                                                                       | =-40°C:  | $t_{ m off(SC)}$         |           | 5.5       |         | ms   |
| $	au_{j,start}$                                                                                          | = 25°C:  |                          |           | 4         |         |      |
| (see page 10 and timing diagrams on page 11)                                                             |          |                          |           |           |         |      |
| Output clamp (inductive load switch off) <sup>11)</sup> at $V_{ON(CL)} = V_{bb} - V_{OUT}$               |          | $V_{ON(CL)}$             | 1         | 47        |         | V    |
| Thermal overload trip temperature                                                                        |          | $T_{jt}$                 | 150       |           |         | °C   |
| Thermal hysteresis                                                                                       |          | $\Delta T_{\mathrm{jt}}$ |           | 10        |         | K    |
| Reverse Battery                                                                                          |          |                          |           |           |         |      |
| Reverse battery voltage 12)                                                                              |          | - V <sub>bb</sub>        |           |           | 32      | V    |
| Drain-source diode voltage ( $V_{out} > V_{bb}$ )<br>$I_L = -1.9 \text{ A}, T_j = +150 ^{\circ}\text{C}$ |          | -V <sub>ON</sub>         |           | 610       |         | mV   |
| Diagnostic Characteristics                                                                               |          |                          |           |           |         |      |
| Open load detection current                                                                              |          | $I_{L(off)}$             |           | 30        |         | μΑ   |
| Open load detection voltage $T_j = -40$                                                                  | +150°C:  | $V_{\rm OUT(OL)}$        | 2         | 3         | 4       | V    |
|                                                                                                          |          |                          |           |           |         |      |

<sup>9)</sup> Add  $I_{ST}$ , if  $I_{ST} > 0$ 

<sup>&</sup>lt;sup>10)</sup> Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

<sup>11)</sup> If channels are connected in parallel, output clamp is usually accomplished by the channel with the lowest VON(CL)

Requires a 150  $\Omega$  resistor in GND connection. The reverse load current through the intrinsic drain-source diode has to be limited by the connected load. Note that the power dissipation is higher compared to normal operating conditions due to the voltage drop across the intrinsic drain-source diode. The temperature protection is not active during reverse current operation! Input and Status currents have to be limited (see max. ratings page 3 and circuit page 8).

BTS712N1

| Parameter and Conditions, each of the four channels                     | Symbol                    |     | Values | i   | Unit |  |
|-------------------------------------------------------------------------|---------------------------|-----|--------|-----|------|--|
| at T <sub>j</sub> = 25 °C, $V_{bb}$ = 12 V unless otherwise specified   |                           | min | typ    | max |      |  |
| Input and Status Feedback <sup>13)</sup>                                |                           |     |        |     |      |  |
| Input resistance (see circuit page 8) $T_j = -40+150$ °C                | :   R <sub>I</sub>        | 2.5 | 3.5    | 6   | kΩ   |  |
| Input turn-on threshold voltage $T_j = -40+150$ °C                      | : V <sub>IN(T+)</sub>     | 1.7 |        | 3.5 | V    |  |
| Input turn-off threshold voltage $T_j = -40+150$ °C                     | : V <sub>IN(T-)</sub>     | 1.5 |        |     | V    |  |
| Input threshold hysteresis                                              | $\Delta V_{\text{IN(T)}}$ |     | 0.5    |     | V    |  |
| Off state input current $V_{IN} = 0.4 \text{ V}$<br>$T_j = -40+150$ °C: | : I <sub>N(off)</sub>     | 1   |        | 50  | μΑ   |  |
| On state input current $V_{IN} = 5 \text{ V}$<br>$T_j = -40+150$ °C:    | :                         | 20  | 50     | 90  | μΑ   |  |
| Delay time for status with open load (see timing diagrams, page 12)     | $t_{ m d(ST~OL3)}$        |     | 220    |     | μs   |  |
| Status output (open drain)                                              |                           |     |        |     |      |  |
| Zener limit voltage $T_j = -40 + 150$ °C, $I_{ST} = +1.6$ mA            | : V <sub>ST(high)</sub>   | 5.4 | 6.1    |     | V    |  |
| ST low voltage $T_{j} = -40 + 25$ °C, $I_{ST} = +1.6$ mA                | : V <sub>ST(low)</sub>    |     |        | 0.4 |      |  |
| $T_{\rm j}$ = +150°C, $I_{\rm ST}$ = +1.6 mA                            | :                         |     |        | 0.6 |      |  |

 $<sup>^{\</sup>rm 13)}\,$  If ground resistors  ${\rm R}_{\rm GND}$  are used, add the voltage drop across these resistors.



## **Truth Table**

| Channel 1 and 2              | Chip 1        | IN1 | IN2 | OUT1 | OUT2 | ST1/2                | ST1/2             |
|------------------------------|---------------|-----|-----|------|------|----------------------|-------------------|
| Channel 3 and 4              | Chip 2        | IN3 | IN4 | OUT3 | OUT4 | ST3/4                | ST3/4             |
| (equivalent to channel 1 and | 2)            |     |     |      |      |                      |                   |
|                              |               |     |     |      |      | BTS 711L1            | BTS 712N1         |
| Normal operation             |               | L   | L   | L    | L    | Н                    | Н                 |
|                              |               | L   | Н   | L    | Н    | Н                    | Н                 |
|                              |               | Н   | L   | Н    | L    | Н                    | Н                 |
|                              |               | Н   | Н   | Н    | Н    | Н                    | Н                 |
| Open load                    | Channel 1 (3) | L   | L   | Z    | L    | H(L <sup>14)</sup> ) | L                 |
|                              |               | L   | Н   | Z    | Н    | Н                    | Н                 |
|                              |               | Н   | Х   | Н    | Х    | L                    | Н                 |
|                              | Channel 2 (4) | L   | L   | L    | Z    | H(L <sup>14)</sup> ) | L                 |
|                              |               | Н   | L   | Н    | Z    | Н                    | Н                 |
|                              |               | X   | Н   | X    | Н    | L                    | Н                 |
| Short circuit to Vbb         | Channel 1 (3) | L   | L   | Н    | L    | L <sup>15</sup> )    | L <sup>15)</sup>  |
|                              |               | L   | Н   | Н    | Н    | Н                    | Н                 |
|                              |               | Н   | Х   | Н    | Х    | H(L <sup>16)</sup> ) | Н                 |
|                              | Channel 2 (4) | L   | L   | L    | Н    | Ĺ15)                 | L <sup>15</sup> ) |
|                              |               | Н   | L   | Н    | Н    | H .                  | Н                 |
|                              |               | X   | Н   | X    | Н    | H(L <sup>16)</sup> ) | Н                 |
| Overtemperature              | both channel  | L   | L   | L    | L    | Н                    | Н                 |
|                              |               | Х   | Н   | L    | L    | L                    | L                 |
|                              |               | Н   | X   | L    | L    | L                    | L                 |
|                              | Channel 1 (3) | L   | Х   | L    | Х    | Н                    | Н                 |
|                              |               | Н   | Х   | L    | Х    | L                    | L                 |
|                              | Channel 2 (4) | Х   | L   | Х    | L    | Н                    | Н                 |
|                              |               | Х   | Н   | Х    | L    | L                    | L                 |
| Undervoltage/ Overvoltage    |               | Х   | X   | L    | L    | Н                    | Н                 |

L = "Low" Level

X = don't care

Z = high impedance, potential depends on external circuit

H = "High" Level Status signal valid after the time delay shown in the timing diagrams

Parallel switching of channel 1 and 2 (also channel 3 and 4) is easily possible by connecting the inputs and outputs in parallel (see truth table). If switching channel 1 to 4 in parallel, the status outputs ST1/2 and ST3/4 have to be configured as a 'Wired OR' function with a single pull-up resistor.

### **Terms**



Leadframe (V<sub>bb</sub>) is connected to pin 1,10,11,12,15,16,19,20

External R<sub>GND</sub> optional; two resistors R<sub>GND1/2</sub> ,R<sub>GND3/4</sub> = 150  $\Omega$  or a single resistor R<sub>GND</sub> = 75  $\Omega$  for reverse battery protection up to the max. operating voltage.

<sup>&</sup>lt;sup>14)</sup> With additional external pull up resistor

An external short of output to  $V_{bb}$  in the off state causes an internal current from output to ground. If  $R_{GND}$  is used, an offset voltage at the GND and ST pins will occur and the  $V_{ST low}$  signal may be errorious.

<sup>&</sup>lt;sup>16)</sup> Low resistance to  $V_{\rm bb}$  may be detected by no-load-detection



## Input circuit (ESD protection), IN1...4



ESD zener diodes are not to be used as voltage clamp at DC conditions. Operation in this mode may result in a drift of the zener voltage (increase of up to 1 V).

## Status output, ST1/2 or ST3/4



ESD-Zener diode: 6.1 V typ., max 5.0 mA;  $R_{ST(ON)}$  < 380  $\Omega$  at 1.6 mA, ESD zener diodes are not to be used as voltage clamp at DC conditions. Operation in this mode may result in a drift of the zener voltage (increase of up to 1 V).

# Inductive and overvoltage output clamp, OUT1...4



 $V_{ON}$  clamped to  $V_{ON(CL)} = 47 \text{ V typ.}$ 

# Overvoltage protection of logic part GND1/2 or GND3/4

+ V<sub>bb</sub>

Logic

R<sub>ST</sub>

ST

V<sub>Z2</sub>

GND

R<sub>GND</sub>

 $V_{Z1}$  = 6.1 V typ.,  $V_{Z2}$  = 47 V typ.,  $R_{I}$  = 3.5 k $\Omega$  typ.,  $R_{GND}$  = 150  $\Omega$ 

## **Reverse battery protection**



 $R_{GND} = 150 \Omega$ ,  $R_{I} = 3.5 k\Omega$  typ,

Temperature protection is not active during inverse current operation.

### Open-load detection, OUT1...4

OFF-state diagnostic condition:

 $V_{OUT} > 3 \text{ V typ.}$ ; IN low





#### **GND** disconnect

(channel 1/2 or 3/4)



Any kind of load. In case of IN=high is  $VOUT \approx VIN - VIN(T+)$ . Due to VGND > 0, no VST = low signal available.

### **GND** disconnect with GND pull up

(channel 1/2 or 3/4)



Any kind of load. If  $V_{GND} > V_{IN} - V_{IN(T+)}$  device stays off Due to  $V_{GND} > 0$ , no  $V_{ST} = low$  signal available.

# V<sub>bb</sub> disconnect with energized inductive load



For an inductive load current up to the limit defined by  $\mathsf{E}_{AS}$  (max. ratings see page 3 and diagram on page 9) each switch is protected against loss of  $\mathsf{V}_{bb}$ .

Consider at your PCB layout that in the case of Vbb disconnection with energized inductive load the whole load current flows through the GND connection.

# Inductive load switch-off energy dissipation



Energy stored in load inductance:

$$E_L = \frac{1}{2} \cdot L \cdot I_1^2$$

While demagnetizing load inductance, the energy dissipated in PROFET is

$$E_{AS} = E_{bb} + E_L - E_R = V_{ON(CL)} \cdot i_L(t) dt$$

with an approximate solution for  $R_L > 0 \Omega$ :

$$E_{AS} = \frac{I_L \cdot L}{2 \cdot R_L} (V_{bb} + |V_{OUT(CL)}|) ln (1 + \frac{I_L \cdot R_L}{|V_{OUT(CL)}|})$$

# Maximum allowable load inductance for a single switch off (one channel)<sup>5)</sup>

$$L = f(I_L)$$
; T<sub>j,start</sub> = 150°C, V<sub>bb</sub> = 12 V, R<sub>L</sub> = 0  $\Omega$ 





## Typ. on-state resistance

 $R_{ON} = f(V_{bb}, T_i)$ ; IL = 1.8 A, IN = high



## Typ. standby current

 $I_{bb(off)} = f(T_i)$ ;  $V_{bb} = 9...34 \text{ V}$ , IN1...4 = low

I<sub>bb</sub>(off) [μA]



lbb(off) includes four times the current lL(off) of the open load detection current sources.

## Typ. ground pin operating current

 $I_{GND} = f(V_{bb}, T_j); V_{IN} = \text{high (one channel on)}$ 

IGND [mA]



# Typ. initial short circuit shutdown time

 $t_{off(SC)} = f(T_{j,start}); \ \forall_{bb} = 12 \ \forall$ 

 $t_{\text{Off}(SC)} \ [\text{msec}]$ 





# **Timing diagrams**

Timing diagrams are shown for chip 1 (channel 1/2). For chip 2 (channel 3/4) the diagrams are valid too. The channels 1 and 2, respectively 3 and 4, are symmetric and consequently the diagrams are valid for each channel as well as for permuted channels

Figure 1a: V<sub>bb</sub> turn on:



Figure 2a: Switching a lamp:



the initial short circuit current  $I_{L(SCp)} = 7.5$  A typ. of the device.

Figure 2b: Switching an inductive load,



**Figure 3a:** Turn on into short circuit: shut down by overtemperature, restart by cooling



Heating up of the chip may require several milliseconds, depending on external conditions ( $t_{off(SC)}$  vs.  $T_{j,start}$  see page 11)

11



**Figure 3b:** Turn on into short circuit: shut down by overtemperature, restart by cooling (two parallel switched channels 1 and 2)



**Figure 4a:** Overtemperature: Reset if  $T_j < T_{jt}$ 



**Figure 5a:** Open load: detection in OFF-state, turn on/off to open load



 $t_{\text{d}(\text{ST},\text{OL3})}$  depends on external circuitry because of high impedance

\*)  $I_L = 30 \,\mu\text{A typ}$ 

Figure 6a: Undervoltage:





Figure 6b: Undervoltage restart of charge pump



IN = high, normal load conditions. Charge pump starts at  $V_{bb(ucp)}$  = 5.6 V typ.

Figure 7a: Overvoltage:





# Package and Ordering Code

Standard P-DSO-20-9

Ordering Code

BTS712N1

Q67060-S7001-A2



All dimensions in millimetres

- 1) Does not include plastic or metal protrusions of 0.15 max per side
- 2) Does not include dambar protrusion of 0.05 max per side

Definition of soldering point with temperature T<sub>s</sub>: upper side of solder edge of device pin 15.



Printed circuit board (FR4, 1.5mm thick, one layer  $70\mu m$ ,  $6cm^2$  active heatsink area) as a reference for max. power dissipation  $P_{tot}$ , nominal load current  $I_{L(NOM)}$  and thermal resistance  $R_{thia}$ 



Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81669 München © Infineon Technologies AG 2001 All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in lifesupport devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that lifesupport device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.