# NPN Silicon Epitaxial Transistor This NPN Silicon Epitaxial Transistor is designed for use in low voltage, high current applications. The device is housed in the SOT-223 package, which is designed for medium power surface mount applications. - High Current: I<sub>C</sub> = 1.0 Amp - The SOT-223 Package can be soldered using wave or reflow. - SOT-223 package ensures level mounting, resulting in improved thermal conduction, and allows visual inspection of soldered joints. The formed leads absorb thermal stress during soldering, eliminating the possibility of damage to the die - Available in 12 mm Tape and Reel Use BCP68T1 to order the 7 inch/1000 unit reel. Use BCP68T3 to order the 13 inch/4000 unit reel. - The PNP Complement is BCP69T1 # BCP68T1 **ON Semiconductor Preferred Device** MEDIUM POWER NPN SILICON HIGH CURRENT TRANSISTOR SURFACE MOUNT # **MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------------|-----------------------------------|------------|----------------| | Collector-Emitter Voltage | VCEO | 25 | Vdc | | Collector-Base Voltage | V <sub>CBO</sub> | 20 | Vdc | | Emitter-Base Voltage | VEBO | 5 | Vdc | | Collector Current | IC | 1 | Adc | | Total Power Dissipation @ T <sub>A</sub> = 25°C <sup>(1)</sup> Derate above 25°C | PD | 1.5<br>12 | Watts<br>mW/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to 150 | °C | #### **DEVICE MARKING** CA #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |----------------------------------------------------------------|-----------------|-----------|-----------| | Thermal Resistance — Junction-to-Ambient (surface mounted) | $R_{\theta JA}$ | 83.3 | °C/W | | Maximum Temperature for Soldering Purposes Time in Solder Bath | TL | 260<br>10 | °C<br>Sec | <sup>1.</sup> Device mounted on a FR-4 glass epoxy printed circuit board 1.575 in. x 1.575 in. x 0.0625 in.; mounting pad for the collector lead = 0.93 sq. in. Preferred devices are ON Semiconductor recommended choices for future use and best overall value. # **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted) | Characteristics | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-------------|-------------|------| | OFF CHARACTERISTICS | <u> </u> | | | | | | Collector-Emitter Breakdown Voltage (I <sub>C</sub> = 100 μAdc, I <sub>E</sub> = 0) | V(BR)CES | 25 | _ | _ | Vdc | | Collector-Emitter Breakdown Voltage (I <sub>C</sub> = 1.0 mAdc, I <sub>B</sub> = 0) | V(BR)CEO | 20 | _ | _ | Vdc | | Emitter-Base Breakdown Voltage ( $I_C = 10 \mu Adc$ , $I_C = 0$ ) | V(BR)EBO | 5.0 | _ | _ | Vdc | | Collector-Base Cutoff Current<br>(V <sub>CB</sub> = 25 Vdc, I <sub>E</sub> = 0) | ICBO | _ | _ | 10 | μAdc | | Emitter-Base Cutoff Current<br>(VEB = 5.0 Vdc, I <sub>C</sub> = 0) | I <sub>EBO</sub> | _ | _ | 10 | μAdc | | ON CHARACTERISTICS (2) | | | | | | | DC Current Gain (I <sub>C</sub> = 5.0 mAdc, V <sub>CE</sub> = 10 Vdc) (I <sub>C</sub> = 500 mAdc, V <sub>CE</sub> = 1.0 Vdc) (I <sub>C</sub> = 1.0 Adc, V <sub>CE</sub> = 1.0 Vdc) | hFE | 50<br>85<br>60 | _<br>_<br>_ | <br>375<br> | _ | | Collector-Emitter Saturation Voltage (I <sub>C</sub> = 1.0 Adc, I <sub>B</sub> = 100 mAdc) | VCE(sat) | _ | _ | 0.5 | Vdc | | Base-Emitter On Voltage<br>(I <sub>C</sub> = 1.0 Adc, V <sub>CE</sub> = 1.0 Vdc) | V <sub>BE</sub> (on) | _ | _ | 1.0 | Vdc | | DYNAMIC CHARACTERISTICS | | | | | | | Current-Gain — Bandwidth Product (I <sub>C</sub> = 10 mAdc, V <sub>CE</sub> = 5.0 Vdc) | fΤ | _ | 60 | _ | MHz | <sup>2.</sup> Pulse Test: Pulse Width $\leq 300~\mu s,~Duty~Cycle \leq 2.0\%$ # TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. DC Current Gain Figure 2. Current-Gain-Bandwidth Product # TYPICAL ELECTRICAL CHARACTERISTICS 80 70 TJ = 25°C Figure 3. "On" Voltage Figure 4. Capacitance Figure 5. Capacitance Figure 6. Base-Emitter Temperature Coefficient Figure 7. Saturation Region # INFORMATION FOR USING THE SOT-223 SURFACE MOUNT PACKAGE #### MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor packages must be the correct size to insure proper solder connection interface between the board and the package. With the correct pad geometry, the packages will self align when subjected to a solder reflow process. # **SOT-223 POWER DISSIPATION** The power dissipation of the SOT–223 is a function of the pad size. This can vary from the minimum pad size for soldering to the pad size given for maximum power dissipation. Power dissipation for a surface mount device is determined by $T_{J(max)}$ , the maximum rated junction temperature of the die, $R\theta_{JA}$ , the thermal resistance from the device junction to ambient; and the operating temperature, $T_A$ . Using the values provided on the data sheet for the SOT–223 package, $P_D$ can be calculated as follows. $$P_D = \frac{T_{J(max)} - T_{A}}{R_{\theta JA}}$$ The values for the equation are found in the maximum ratings table on the data sheet. Substituting these values into the equation for an ambient temperature T<sub>A</sub> of 25°C, one can calculate the power dissipation of the device which in this case is 1.5 watts. $$P_D = \frac{150^{\circ}C - 25^{\circ}C}{83.3^{\circ}C/W} = 1.50 \text{ watts}$$ The 83.3°C/W for the SOT-223 package assumes the use of the recommended footprint on a glass epoxy printed circuit board to achieve a power dissipation of 1.5 watts. There are other alternatives to achieving higher power dissipation from the SOT-223 package. One is to increase the area of the collector pad. By increasing the area of the collector pad, the power dissipation can be increased. Although the power dissipation can almost be doubled with this method, area is taken up on the printed circuit board which can defeat the purpose of using surface mount technology. A graph of $R_{\theta JA}$ versus collector pad area is shown in Figure 8. Figure 8. Thermal Resistance versus Collector Pad Area for the SOT-223 Package (Typical) Another alternative would be to use a ceramic substrate or an aluminum core board such as Thermal Clad™. Using a board material such as Thermal Clad, an aluminum core board, the power dissipation can be doubled using the same footprint. #### **SOLDER STENCIL GUIDELINES** Prior to placing surface mount components onto a printed circuit board, solder paste must be applied to the pads. A solder stencil is required to screen the optimum amount of solder paste onto the footprint. The stencil is made of brass or stainless steel with a typical thickness of 0.008 inches. The stencil opening size for the surface mounted package should be the same as the pad size on the printed circuit board, i.e., a 1:1 registration. #### **SOLDERING PRECAUTIONS** The melting temperature of solder is higher than the rated temperature of the device. When the entire device is heated to a high temperature, failure to complete soldering within a short time could result in device failure. Therefore, the following items should always be observed in order to minimize the thermal stress to which the devices are subjected. - Always preheat the device. - The delta temperature between the preheat and soldering should be 100°C or less.\* - When preheating and soldering, the temperature of the leads and the case must not exceed the maximum temperature ratings as shown on the data sheet. When using infrared heating with the reflow soldering method, the difference should be a maximum of 10°C. - The soldering temperature and time should not exceed 260°C for more than 10 seconds. - When shifting from preheating to soldering, the maximum temperature gradient should be 5°C or less. - After soldering has been completed, the device should be allowed to cool naturally for at least three minutes. Gradual cooling should be used as the use of forced cooling will increase the temperature gradient and result in latent failure due to mechanical stress. - Mechanical stress or shock should not be applied during cooling - \* Soldering a device without preheating can cause excessive thermal shock and stress which can result in damage to the device. #### TYPICAL SOLDER HEATING PROFILE For any given circuit board, there will be a group of control settings that will give the desired heat pattern. The operator must set temperatures for several heating zones, and a figure for belt speed. Taken together, these control settings make up a heating "profile" for that particular circuit board. On machines controlled by a computer, the computer remembers these profiles from one operating session to the next. Figure 7 shows a typical heating profile for use when soldering a surface mount device to a printed circuit board. This profile will vary among soldering systems but it is a good starting point. Factors that can affect the profile include the type of soldering system in use, density and types of components on the board, type of solder used, and the type of board or substrate material being used. This profile shows temperature versus time. The line on the graph shows the actual temperature that might be experienced on the surface of a test board at or near a central solder joint. The two profiles are based on a high density and a low density board. The Vitronics SMD310 convection/infrared reflow soldering system was used to generate this profile. The type of solder used was 62/36/2 Tin Lead Silver with a melting point between 177–189°C. When this type of furnace is used for solder reflow work, the circuit boards and solder joints tend to heat first. The components on the board are then heated by conduction. The circuit board, because it has a large surface area, absorbs the thermal energy more efficiently, then distributes this energy to the components. Because of this effect, the main body of a component may be up to 30 degrees cooler than the adjacent solder joints. Figure 9. Typical Solder Heating Profile # **PACKAGE DIMENSIONS** SOT-223 (TO-261) CASE 318E-04 ISSUE K - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | MILLIMETERS | | | |-----|--------|--------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.249 | 0.263 | 6.30 | 6.70 | | | В | 0.130 | 0.145 | 3.30 | 3.70 | | | С | 0.060 | 0.068 | 1.50 | 1.75 | | | D | 0.024 | 0.035 | 0.60 | 0.89 | | | F | 0.115 | 0.126 | 2.90 | 3.20 | | | G | 0.087 | 0.094 | 2.20 | 2.40 | | | Н | 0.0008 | 0.0040 | 0.020 | 0.100 | | | J | 0.009 | 0.014 | 0.24 | 0.35 | | | K | 0.060 | 0.078 | 1.50 | 2.00 | | | L | 0.033 | 0.041 | 0.85 | 1.05 | | | M | 0 ° | 10 ° | 0 ° | 10 ° | | | S | 0.264 | 0.287 | 6.70 | 7.30 | | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR Thermal Clad is a trademark of the Bergquist Company. ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone:** 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax:** 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada **JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.