# Real-Time Clock (RTC) With NVRAM Control #### **Features** - ➤ Direct clock/calendar replacement for IBM<sup>®</sup> AT-compatible computers and other applications - ➤ Functionally compatible with the DS1285 - Closely matches MC146818A pin configuration - ➤ 114 bytes of general nonvolatile storage - ➤ Automatic backup and writeprotect control to external SRAM - ➤ 160 ns cycle time allows fast bus operation - ➤ Selectable Intel or Motorola bus timing (PLCC), Intel bus timing (DIP and SOIC) - ➤ Less than 0.5 μA load under battery operation - ➤ 14 bytes for clock/calendar and control - ➤ Calendar in day of the week, day of the month, months, and years, with automatic leap-year adjustment - ➤ Time of day in seconds, minutes, and hours - 12- or 24-hour format - Optional daylight saving adjustment - ➤ BCD or binary format for clock and calendar data - ➤ Programmable square wave output - ➤ Three individually maskable interrupt event flags: - Periodic rates from 122 μs to 500 ms - Time-of-day alarm once per second to once per day - End-of-clock update cycle - ➤ 24-pin plastic DIP or SOIC ### **General Description** The CMOS bq4285 is a low-power microprocessor peripheral providing a time-of-day clock and 100-year calendar with alarm features and battery operation. Other features include three maskable interrupt sources, square wave output, and 114 bytes of general nonvolatile storage. The bq4285 write-protects the clock, calendar, and storage registers during power failure. A backup battery then maintains data and operates the clock and calendar. The bq4285 is a fully compatible realtime clock for IBM AT-compatible computers and other applications. The only external components are a 32.768kHz crystal and a backup battery. The bq4285 integrates a battery-backup controller to make a standard CMOS SRAM nonvolatile during power-fail conditions. During power-fail, the bq4285 automatically write-protects the external SRAM and provides a $V_{\rm CC}$ output sourced from the clock backup battery. #### **Pin Connections** #### **Pin Names** | AD <sub>0</sub> -AD <sub>7</sub> | Multiplexed address/data input/output | |------------------------------------|--------------------------------------------------------------| | MOT | Bus type select input (PLCC only ) | | CS | Chip select input | | AS<br>DS<br>R/W | Address strobe input Data strobe input Read/write input | | INT | Interrupt request output | | RST | Reset input | | SQW<br>BC<br>X1–X2 | Square wave output<br>3V backup cell input<br>Crystal inputs | | NC | No connect | | $\overline{\text{CE}}_{\text{IN}}$ | RAM chip enable input | | CEOUT | RAM chip enable output | | $V_{OUT}$ | Supply output | | $V_{CC}$ | +5V supply | | $V_{SS}$ | Ground | ### **Block Diagram** ### **Pin Descriptions** #### AD<sub>0</sub>-AD<sub>7</sub> Multiplexed address/data input/ output The bq4285 bus cycle consists of two phases: the address phase and the data-transfer phase. The address phase precedes the data-transfer phase. During the address phase, an address placed on $AD_0$ - $AD_7$ is latched into the bq4285 on the falling edge of the AS signal. During the data-transfer phase of the bus cycle, the $AD_0$ - $AD_7$ pins serve as a bidirectional data bus. # MOT Bus type select input (PLCC package only) MOT selects bus timing for either Motorola or Intel architecture. This pin should be tied to $V_{\rm CC}$ for Motorola timing or to $V_{\rm SS}$ for Intel timing (see Table 1). The setting should not be changed during system operation. MOT is internally pulled low by a 20K $\Omega$ resistor. For the DIP and SOIC packages, this pin is internally connected to $V_{\rm SS}$ , enabling the bus timing for the Intel architecture. ### CS Chip select input $\overline{\text{CS}}$ should be driven low and held stable during the data-transfer phase of a bus cycle accessing the bq4285. Table 1. Bus Setup | Bus<br>Type | MOT<br>Level | DS<br>Equivalent | R/W<br>Equivalent | AS<br>Equivalent | |-------------|--------------|----------------------------------------------------------------|-------------------------|------------------| | Motorola | $V_{\rm CC}$ | DS, E, or $\Phi 2$ | R/W | AS | | Intel | $V_{\rm SS}$ | $\frac{\overline{RD},}{\overline{MEMR},}$ or $\overline{I/OR}$ | WR,<br>MEMW,<br>or I/OW | ALE | #### AS Address strobe input AS serves to demultiplex the address/data bus. The falling edge of AS latches the address on AD<sub>0</sub>–AD<sub>7</sub>. This demultiplexing process is independent of the $\overline{\text{CS}}$ signal. For DIP, SOIC, and PLCC packages with MOT = V<sub>CC</sub>, the AS input is provided a signal similar to ALE in an Intel-based system. #### DS Data strobe input For DIP, SOIC, and PLCC packages with MOT = $V_{SS}$ , the DS input is provided a signal similar to $\overline{RD}$ , $\overline{MEMR}$ , or $\overline{I/OR}$ in an Intel-based system. The falling edge on DS is used to enable the outputs during a read cycle. For the PLCC package, when MOT = $V_{\rm CC}$ , DS controls data transfer during a bq4285 bus cycle. During a read cycle, the bq4285 drives the bus after the rising edge on DS. During a write cycle, the falling edge on DS is used to latch write data into the chip. #### R/W Read/write input For DIP, SOIC, and PLCC packages with MOT = $V_{SS}$ , RW is provided a signal similar to $\overline{WR}$ , $\overline{MEMW}$ , or $\overline{I/OW}$ in an Intelbased system. The rising edge on $R/\overline{W}$ latches data into the bq4285. For the PLCC package, when MOT = $V_{\rm CC}$ , the level on R/W identifies the direction of data transfer. A high level on R/W indicates a read bus cycle, whereas a low on this pin indicates a write bus cycle. #### **INT** Interrupt request output $\overline{\rm INT}$ is an open-drain output. $\overline{\rm INT}$ is asserted low when any event flag is set and the corresponding event enable bit is also set. $\overline{\rm INT}$ becomes high-impedance whenever register C is read (see the Control/Status Registers section). #### RST Reset input The bq4285 is reset when $\overline{RST}$ is pulled low. When reset, $\overline{INT}$ becomes high-impedance, and the bq4285 is not accessible. Table 4 in the Control/Status Registers section lists the register bits that are cleared by a reset. Reset may be disabled by connecting $\overline{RST}$ to $V_{CC}$ . This allows the control bits to retain their states through power-down/power-up cycles. #### SQW Square-wave output SQW may output a programmable frequency square-wave signal during normal (V<sub>CC</sub> valid) system operation. Any one of the 13 specific frequencies may be selected through register A. This pin is held low when the square-wave enable bit (SQWE) in register B is 0 (see the Control/Status Registers section). #### BC 3V backup cell input BC should be connected to a 3V backup cell for RTC operation and storage register non-volatility in the absence of power. When $V_{\rm CC}$ slews down past $V_{\rm BC}$ (3V typical), the integral control circuitry switches the power source to BC. When $V_{\rm CC}$ returns above $V_{\rm BC}$ , the power source is switched to $V_{\rm CC}$ . Upon power-up, a voltage within the $V_{BC}$ range must be present on the BC pin for the oscillator to start up. #### X1-X2 Crystal inputs The X1–X2 inputs are provided for an external 32.768Khz quartz crystal, Daiwa DT-26 or equivalent, with 6pF load capacitance. A trimming capacitor may be necessary for extremely precise time-base generation. # CE<sub>IN</sub> External RAM chip enable input, active low $\overline{CE}_{IN}$ should be driven low to enable the controlled external RAM. $\overline{CE}_{IN}$ is internally pulled up with a 50K $\Omega$ resistor. # $\overline{\text{CE}}_{\text{OUT}}$ External RAM chip enable output, active low When power is valid, $\overline{\text{CE}}_{\text{OUT}}$ reflects $\overline{\text{CE}}_{\text{IN}}$ . #### V<sub>OUT</sub> Supply output $V_{\rm OUT}$ provides the higher of $V_{\rm CC}$ or $V_{\rm BC}$ , switched internally, to supply external RAM. ### V<sub>CC</sub> +5V supply Vss Ground # Functional Description Address Map The bq4285 provides 14 bytes of clock and control/status registers and 114 bytes of general nonvolatile storage. Figure 1 illustrates the address map for the bq4285. ### **Update Period** The update period for the bq4285 is one second. The bq4285 updates the contents of the clock and calendar locations during the update cycle at the end of each up- date period (see Figure 2). The alarm flag bit may also be set during the update cycle. The bq4285 copies the local register updates into the user buffer accessed by the host processor. When a 1 is written to the update transfer inhibit bit (UTI) in register B, the user copy of the clock and calendar bytes remains unchanged, while the local copy of the same bytes continues to be updated every second. The update-in-progress bit (UIP) in register A is set $t_{BUC}$ time before the beginning of an update cycle (see Figure 2). This bit is cleared and the update-complete flag (UF) is set at the end of the update cycle. Figure 1. Address Map Figure 2. Update Period Timing and UIP # **Programming the RTC** The time-of-day, alarm, and calendar bytes can be written in either the BCD or binary format (see Table 2). These steps may be followed to program the time, alarm, and calendar: - 1. Modify the contents of register B: - Write a 1 to the UTI bit to prevent transfers between RTC bytes and user buffer. - Write the appropriate value to the data format (DF) bit to select BCD or binary format for all time, alarm, and calendar bytes. - c. Write the appropriate value to the hour format (HF) bit. - 2. Write new values to all the time, alarm, and calendar locations. - 3. Clear the UTI bit to allow update transfers. On the next update cycle, the RTC updates all 10 bytes in the selected format. Table 2. Time, Alarm, and Calendar Formats | | | | Range | | |---------|-----------------------------|---------|---------------------------|---------------------------| | Address | RTC Bytes | Decimal | Binary | Binary-Coded<br>Decimal | | 0 | Seconds | 0–59 | 00H-3BH | 00H-59H | | 1 | Seconds alarm | 0–59 | 00H-3BH | 00H–59H | | 2 | Minutes | 0–59 | 00H-3BH | 00H-59H | | 3 | Minutes alarm | 0–59 | 00H-3BH | 00H-59H | | 4 | Hours, 12-hour format | 1–12 | 01H–OCH AM;<br>81H–8CH PM | 01H–12H AM;<br>81H–92H PM | | | Hours, 24-hour format | 0–23 | 00H-17H | 00H-23H | | 5 | Hours alarm, 12-hour format | 1–12 | 01H–OCH AM;<br>81H–8CH PM | 01H–12H AM;<br>81H–92H PM | | | Hours alarm, 24-hour format | 0–23 | 00H-17H | 00H-23H | | 6 | Day of week (1=Sunday) | 1–7 | 01H-07H | 01H-07H | | 7 | Day of month | 1–31 | 01H-1FH | 01H-31H | | 8 | Month | 1–12 | 01H-0CH | 01H-12H | | 9 | Year | 0–99 | 00H-63H | 00H-99H | ### **bq4285** ### **Square-Wave Output** The bq4285 divides the 32.768kHz oscillator frequency to produce the 1 Hz update frequency for the clock and calendar. Thirteen taps from the frequency divider are fed to a 16:1 multiplexer circuit. The output of this mux is fed to the SQW output and periodic interrupt generation circuitry. The four least-significant bits of register A, RS0–RS3, select among the 13 taps (see Table 3). The square-wave output is enabled by writing a 1 to the square-wave enable bit (SQWE) in register B. ### Interrupts The bq4285 allows three individually selected interrupt events to generate an interrupt request. These three interrupt events are: - The periodic interrupt, programmable to occur once every 122 µs to 500 ms - The alarm interrupt, programmable to occur once per second to once per day ■ The update-ended interrupt, which occurs at the end of each update cycle Each of the three interrupt events is enabled by an individual interrupt-enable bit in register B. When an event occurs, its event flag bit in register C is set. If the corresponding event enable bit is also set, then an interrupt request is generated. The interrupt request flag bit (INTF) of register C is set with every interrupt request. Reading register C clears all flag bits, including INTF, and makes $\overline{\text{INT}}$ high-impedance. Two methods can be used to process bq4285 interrupt events: - Enable interrupt events and use the interrupt request output to invoke an interrupt service routine. - Do not enable the interrupts and use a polling routine to periodically check the status of the flag bits. The individual interrupt sources are described in detail in the following sections. Table 3. Square-Wave Frequency/Periodic Interrupt Rate | | Registe | r A Bits | | Square | Wave | Periodic | Interrupt | |-----|---------|----------|-----|-----------|-------|----------|-----------| | RS3 | RS2 | RS1 | RS0 | Frequency | Units | Period | Units | | 0 | 0 | 0 | 0 | None | | None | | | 0 | 0 | 0 | 1 | 256 | Hz | 3.90625 | ms | | 0 | 0 | 1 | 0 | 128 | Hz | 7.8125 | ms | | 0 | 0 | 1 | 1 | 8.192 | kHz | 122.070 | μs | | 0 | 1 | 0 | 0 | 4.096 | kHz | 244.141 | μs | | 0 | 1 | 0 | 1 | 2.048 | kHz | 488.281 | μs | | 0 | 1 | 1 | 0 | 1.024 | kHz | 976.5625 | μs | | 0 | 1 | 1 | 1 | 512 | Hz | 1.95315 | ms | | 1 | 0 | 0 | 0 | 256 | Hz | 3.90625 | ms | | 1 | 0 | 0 | 1 | 128 | Hz | 7.8125 | ms | | 1 | 0 | 1 | 0 | 64 | Hz | 15.625 | ms | | 1 | 0 | 1 | 1 | 32 | Hz | 31.25 | ms | | 1 | 1 | 0 | 0 | 16 | Hz | 62.5 | ms | | 1 | 1 | 0 | 1 | 8 | Hz | 125 | ms | | 1 | 1 | 1 | 0 | 4 | Hz | 250 | ms | | 1 | 1 | 1 | 1 | 2 | Hz | 500 | ms | #### **Periodic Interrupt** The mux output used to drive the SQW output also drives the interrupt-generation circuitry. If the periodic interrupt event is enabled by writing a 1 to the periodic interrupt enable bit (PIE) in register C, an interrupt request is generated once every 122µs to 500ms. The period between interrupts is selected by the same bits in register A that select the square wave frequency (see Table 3). #### Alarm Interrupt During each update cycle, the RTC compares the hours, minutes, and seconds bytes with the three corresponding alarm bytes. If a match of all bytes is found, the alarm interrupt event flag bit, AF in register C, is set to 1. If the alarm event is enabled, an interrupt request is generated. An alarm byte may be removed from the comparison by setting it to a "don't care" state. An alarm byte is set to a "don't care" state by writing a 1 to each of its two most-significant bits. A "don't care" state may be used to select the frequency of alarm interrupt events as follows: - If none of the three alarm bytes is "don't care," the frequency is once per day, when hours, minutes, and seconds match. - If only the hour alarm byte is "don't care," the frequency is once per hour, when minutes and seconds match. - If only the hour and minute alarm bytes are "don't care," the frequency is once per minute, when seconds match. - If the hour, minute, and second alarm bytes are "don't care," the frequency is once per second. #### **Update Cycle Interrupt** The update cycle ended flag bit (UF) in register C is set to a 1 at the end of an update cycle. If the update interrupt enable bit (UIE) of register B is 1, and the update transfer inhibit bit (UTI) in register B is 0, then an interrupt request is generated at the end of each update cycle. ### **Accessing RTC bytes** Time and calendar bytes read during an update cycle may be in error. Three methods to access the time and calendar bytes without ambiguity are: - Enable the update interrupt event to generate interrupt requests at the end of the update cycle. The interrupt handler has a maximum of 999ms to access the clock bytes before the next update cycle begins (see Figure 3). - Poll the update-in-progress bit (UIP) in register A. If UIP = 0, the polling routine has a minimum of t<sub>BUC</sub> time to access the clock bytes (see Figure 3). - Use the periodic interrupt event to generate interrupt requests every tpl time, such that UIP = 1 always occurs between the periodic interrupts. The interrupt handler will have a minimum of tpl/2 + tbuc time to access the clock bytes (see Figure 3). #### **Oscillator Control** When power is first applied to the bq4285 and $V_{\rm CC}$ is above $V_{\rm PFD}$ , the internal oscillator and frequency divider are turned on by writing a 010 pattern to bits 4 through 6 of register A. A pattern of 11X turns the oscillator on but keeps the frequency divider disabled. Any other pattern to these bits keeps the oscillator off. Figure 3. Update-Ended/Periodic Interrupt Relationship ### Power-Down/Power-Up Cycle The bq4285 continuously monitors $V_{\rm CC}$ for out-of-tolerance. During a power failure, when $V_{\rm CC}$ falls below $V_{\rm PFD}$ (4.17V typical), the bq4285 write-protects the clock and storage registers. When $V_{\rm CC}$ is below $V_{\rm BC}$ (3V typical), the power source is switched to BC. RTC operation and storage data are sustained by a valid backup energy source. When $V_{\rm CC}$ is above $V_{\rm BC}$ , the power source is $V_{\rm CC}$ . Write-protection continues for $t_{\rm CSR}$ time after $V_{\rm CC}$ rises above $V_{\rm PFD}$ . An external CMOS static RAM is battery-backed using the $V_{OUT}$ and chip enable output pins from the bq4285. As the voltage input $V_{CC}$ slows down during a power failure, the chip enable output, $\overline{CE}_{O\underline{UT}}$ is forced inactive independent of the chip enable input $\overline{CE}_{IN}$ This activity unconditionally write-protects the external SRAM as $V_{\rm CC}$ falls below $V_{\rm PFD}.$ If a memory access is in process to the external SRAM during power-fail detection, that memory cycle continues to completion before the memory is write-protected. If the memory cycle is not terminated within time $t_{\rm WPT}$ (30µs maximum), the chip enable output is unconditionally driven high, write-protecting the controlled SRAM. As the supply continues to fall past $V_{PFD}$ , an internal switching device forces $V_{OUT}$ to the external backup energy source. $\overline{CE}_{OUT}$ is held high by the $V_{OUT}$ energy source. During power-up, $V_{OUT}$ is switched back to the 5V supply as $V_{CC}$ rises above the backup cell input voltage sourcing $V_{OUT}$ . $\overline{CE}_{OUT}$ is held inactive for time $t_{CER}$ (200ms maximum) after the power supply has reached $V_{PFD}$ , independent of the $\overline{CE}_{IN}$ input, to allow for processor stabilization. During power-valid operation, the $\overline{CE}_{IN}$ input is passed through to the $\overline{CE}_{OUT}$ output with a propagation delay of less than 10ns. Figure 4 shows the hardware hookup for the external RAM. A primary backup energy source input is provided on the bq4285. The BC input accepts a 3V primary battery, typically some type of lithium chemistry. To prevent battery drain when there is no valid data to retain, $V_{OUT}$ and $\overline{\rm CE}_{OUT}$ are internally isolated from BC by the initial connection of a battery. Following the first application of $V_{\rm CC}$ above $V_{\rm PFD}$ , this isolation is broken, and the backup cell provides power to $V_{\rm OUT}$ and $\overline{\rm CE}_{\rm OUT}$ for the external SRAM. Figure 4. External RAM Hookup to the bq4285 RTC ### **Control/Status Registers** The four control/status registers of the bq4285 are accessible regardless of the status of the update cycle (see Table 4). #### Register A | Register A Bits | | | | | | | | | | | |-----------------|-----|-----|-----|-----|-----|-----|-----|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | UIP | OS2 | OS1 | OS0 | RS3 | RS2 | RS1 | RS0 | | | | Register A programs: - The frequency of the square-wave and the periodic event rate. - Oscillator operation. Register A provides: Status of the update cycle. #### RS0-RS3 - Frequency Select | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|-----|-----|-----|-----| | _ | - | _ | _ | RS3 | RS2 | RS1 | RS0 | These bits select one of the 13 frequencies for the SQW output and the periodic interrupt rate, as shown in Table 3. #### OS0-OS2 - Oscillator Control | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|---|---|---|---| | - | OS2 | OS1 | OS0 | - | - | - | - | These three bits control the state of the oscillator and divider stages. A pattern of 010 enables RTC operation by turning on the oscillator and enabling the frequency divider. A pattern of 11X turns the oscillator on, but keeps the frequency divider disabled. When 010 is written, the RTC begins its first update after $500 \, \mathrm{ms}$ . #### **UIP - Update Cycle Status** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---| | UIP | - | - | - | - | - | - | - | This read-only bit is set prior to the update cycle. When UIP equals 1, an RTC update cycle may be in progress. UIP is cleared at the end of each update cycle. This bit is also cleared when the update transfer inhibit (UTI) bit in register B is 1. #### Register B | L | | | | Registe | er B Bits | ; | | | |---|-----|-----|-----|---------|-----------|----|----|-----| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ſ | UTI | PIE | AIE | UIE | SQWE | DF | HF | DSE | Register B enables: - Update cycle transfer operation - Square-wave output - Interrupt events - Daylight saving adjustment Register B selects: ■ Clock and calendar data formats All bits of register B are read/write. Table 4. Control/Status Registers | | | | | | Bit Name and State on Reset | | | | | | | | | | | | | | | |------|---------------|------|------------------|------|-----------------------------|-----|----|-----|----|-----|----|------|----|-----|----|-----|----|-------|-----| | Reg. | Loc.<br>(Hex) | Read | Write | 7 (M | SB) | 6 | 5 | 5 | 5 | 4 | ı | 3 | | 2 | 2 | 1 | | 0 (LS | SB) | | A | 0A | Yes | $\mathrm{Yes}^1$ | UIP | na | OS2 | na | OS1 | na | OS0 | na | RS3 | na | RS2 | na | RS1 | na | RS0 | na | | В | 0B | Yes | Yes | UTI | na | PIE | 0 | AIE | 0 | UIE | 0 | SQWE | 0 | DF | na | HF | na | DSE | na | | С | 0C | Yes | No | INTF | 0 | PF | 0 | AF | 0 | UF | 0 | - | 0 | - | 0 | - | 0 | - | 0 | | D | 0D | Yes | No | VRT | na | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | **Notes:** na = not affected. 1. Except bit 7. ### bq4285 #### **DSE - Daylight Saving Enable** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|-----| | - | - | - | - | - | - | - | DSE | This bit enables daylight-saving time adjustments when written to 1: - On the last Sunday in October, the first time the bq4285 increments past 1:59:59 AM, the time falls back to 1:00:00 AM. - On the first Sunday in April, the time springs forward from 2:00:00 AM to 3:00:00 AM. #### **HF - Hour Format** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|----|---| | - | - | - | - | - | - | HF | - | This bit selects the time-of-day and alarm hour format: - 1 = 24-hour format - 0 = 12-hour format #### **DF - Data Format** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|----|---|---| | - | - | - | - | - | DF | - | - | This bit selects the numeric format in which the time, alarm, and calendar bytes are represented: - 1 = Binary - 0 = BCD #### SQWE - Square-Wave Enable | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|------|---|---|---| | - | - | - | - | SQWE | - | - | - | This bit enables the square-wave output: - 1 = Enabled - 0 = Disabled and held low #### **UIE - Update Cycle Interrupt Enable** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|-----|---|---|---|---| | - | - | _ | UIE | - | _ | - | _ | This bit enables an interrupt request due to an update ended interrupt event: - 1 = Enabled - 0 = Disabled The UIE bit is automatically cleared when the UTI bit equals 1. #### **AIE - Alarm Interrupt Enable** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-----|---|---|---|---|---| | _ | _ | AIE | _ | _ | _ | _ | _ | This bit enables an interrupt request due to an alarm interrupt event: - 1 = Enabled - 0 = Disabled #### PIE - Periodic Interrupt Enable | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|---|---|---|---|---|---| | - | PIE | - | - | - | - | - | - | This bit enables an interrupt request due to a periodic interrupt event: - 1 =Enabled - 0 = Disabled #### **UTI - Update Transfer Inhibit** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---| | UTI | - | - | - | - | - | - | - | This bit inhibits the transfer of RTC bytes to the user buffer: - 1 = Inhibits transfer and clears UIE - 0 = Allows transfer ### Register C | | | | Registe | r C Bits | 3 | | | |------|----|----|---------|----------|---|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | INTF | PF | AF | UF | 0 | 0 | 0 | 0 | Register C is the read-only event status register. #### Bits 0-3 - Unused Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | - | - | - | - | 0 | 0 | 0 | 0 | These bits are always set to 0. #### **UF - Update-Event Flag** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|----|---|---|---|---| | - | - | - | UF | - | - | - | - | This bit is set to a 1 at the end of the update cycle. Reading register C clears this bit. #### AF - Alarm Event Flag | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|----|---|---|---|---|---|--| | - | - | AF | - | - | - | - | _ | | This bit is set to a 1 when an alarm event occurs. Reading register C clears this bit. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----|---|---|---|---|---|---| | - | PF | - | - | - | - | - | - | #### PF - Periodic Event Flag This bit is set to a 1 every $t_{PI}$ time, where $t_{PI}$ is the time period selected by the settings of RS0–RS3 in register A. Reading register C clears this bit. #### **INTF - Interrupt Request Flag** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---| | INTF | - | - | - | - | - | - | - | This flag is set to a 1 when any of the following is true: AIE = 1 and AF = 1 PIE = 1 and PF = 1 UIE = 1 and UF = 1 Reading register C clears this bit. ### Register D | Register D Bits | | | | | | | | |-----------------|---|---|---|---|---|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | VRT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Register D is the read-only data integrity status register #### Bits 0-6 - Unused Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | These bits are always set to 0. #### VRT - Valid RAM and Time | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---| | VRT | - | - | - | - | - | - | - | 1 =Valid backup energy source 0 = Backup energy source is depleted When the backup energy source is depleted (VRT = 0), data integrity of the RTC and storage registers is not guaranteed. # bq4285 ### **Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | Conditions | |--------------------|-------------------------------------------------------------------------------|-------------|------|----------------------------------| | $V_{\rm CC}$ | $DC$ voltage applied on $V_{CC}$ relative to $V_{\rm SS}$ | -0.3 to 7.0 | V | | | $V_{\mathrm{T}}$ | DC voltage applied on any pin excluding $V_{\rm CC}$ relative to $V_{\rm SS}$ | -0.3 to 7.0 | V | $V_{\rm T} \le V_{\rm CC} + 0.3$ | | T <sub>OPR</sub> | Operating temperature | 0 to +70 | °C | Commercial | | $T_{\mathrm{STG}}$ | Storage temperature | -55 to +125 | °C | | | $T_{ m BIAS}$ | Temperature under bias | -40 to +85 | °C | | | TSOLDER | Soldering temperature | 260 | °C | For 10 seconds | Note: Permanent device damage may occur if **Absolute Maximum Ratings** are exceeded. Functional operation should be limited to the Recommended DC Operating Conditions detailed in this data sheet. Exposure to conditions beyond the operational limits for extended periods of time may affect device reliability. ### Recommended DC Operating Conditions (TA = TOPR) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |-------------------|---------------------|---------|---------|--------------------|------| | $V_{\rm CC}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V | | $V_{SS}$ | Supply voltage | 0 | 0 | 0 | V | | $V_{\rm IL}$ | Input low voltage | -0.3 | - | 0.8 | V | | $V_{\mathrm{IH}}$ | Input high voltage | 2.2 | - | $V_{\rm CC}$ + 0.3 | V | | $V_{\mathrm{BC}}$ | Backup cell voltage | 2.5 | - | 4.0 | V | Note: Typical values indicate operation at $T_A$ = 25°C. # DC Electrical Characteristics (TA = TOPR, VCC = 5V $\pm$ 10%) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Conditions/Notes | |---------------------------------------|-----------------------------------|------------------------|----------|---------|------|-----------------------------------------------------------------------------------------------------------------| | $I_{LI}$ | Input leakage current | - | - | ± 1 | μΑ | $V_{\rm IN}$ = $V_{\rm SS}$ to $V_{\rm CC}$ | | ILO | Output leakage current | - | - | ± 1 | μΑ | $AD_0$ - $AD_7$ , $\overline{INT}$ , and $SQW$ in high impedance, $V_{OUT}$ = $V_{SS}$ to $V_{CC}$ | | V <sub>OH</sub> | Output high voltage | 2.4 | i | - | V | I <sub>OH</sub> = -2.0 mA | | $V_{\mathrm{OL}}$ | Output low voltage | - | i | 0.4 | V | $I_{\rm OL}$ = 4.0 mA | | $I_{CC}$ | Operating supply current | - | 7 | 15 | mA | $\begin{aligned} &\text{Min. cycle, duty = } 100\%, \\ &I_{OH} = 0\text{mA}, I_{OL} = 0\text{mA} \end{aligned}$ | | $V_{\mathrm{SO}}$ | Supply switch-over voltage | - | $V_{BC}$ | - | V | | | $I_{CCB}$ | Battery operation current | - | 0.3 | 0.5 | μΑ | $V_{BC}$ = 3V, $T_A$ = 25°C, no load on $V_{OUT}$ or $\overline{CE}_{OUT}$ | | $V_{\mathrm{PFD}}$ | Power-fail-detect voltage | 4.0 | 4.17 | 4.35 | V | | | V <sub>OUT1</sub> | V <sub>OUT</sub> voltage | V <sub>CC</sub> - 0.3V | - | - | V | $I_{OUT} = 100$ mA, $V_{CC} > V_{BC}$ | | V <sub>OUT2</sub> | V <sub>OUT</sub> voltage | V <sub>BC</sub> - 0.3V | | | | $I_{\rm OUT}$ = 100 $\mu$ A, $V_{\rm CC}$ < $V_{\rm BC}$ | | $I_{MOTH}$ | Input current when MOT = $V_{CC}$ | - | - | -275 | μА | Internal 20K pull-down | | $\overline{\mathrm{I}_{\mathrm{CE}}}$ | Chip enable input current | - | - | 100 | μA | Internal 50K pull-up | Note: Typical values indicate operation at $T_A = 25$ °C, $V_{CC} = 5V$ or $V_{BC} = 3V$ . # Crystal Specifications (DT-26 or Equivalent) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |--------------------------------|------------------------------|---------|---------|---------|--------| | fo | Oscillation frequency | - | 32.768 | - | kHz | | $C_{\mathrm{L}}$ | Load capacitance | - | 6 | - | pF | | $T_{\mathrm{P}}$ | Temperature turnover point | 20 | 25 | 30 | °C | | k | Parabolic curvature constant | - | - | -0.042 | ppm/°C | | Q | Quality factor | 40,000 | 70,000 | - | | | R <sub>1</sub> | Series resistance | - | - | 45 | ΚΩ | | C <sub>0</sub> | Shunt capacitance | - | 1.1 | 1.8 | pF | | C <sub>0</sub> /C <sub>1</sub> | Capacitance ratio | - | 430 | 600 | | | $\mathrm{D_{L}}$ | Drive level | - | - | 1 | μW | | Δf/f <sub>O</sub> | Aging (first year at 25°C) | - | 1 | - | ppm | # Capacitance (TA = 25°C, F = 1MHz, VCC = 5.0V) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Conditions | |------------------|--------------------------|---------|---------|---------|------|-------------------| | C <sub>I/O</sub> | Input/output capacitance | - | - | 7 | pF | $V_{OUT} = 0V$ | | C <sub>IN</sub> | Input capacitance | - | - | 5 | pF | $V_{\rm IN} = 0V$ | **Note:** This parameter is sampled and not 100% tested. ### **AC Test Conditions** | Parameter | Test Conditions | |------------------------------------------|------------------------------------| | Input pulse levels | 0 to 3.0 V | | Input rise and fall times | $5\mathrm{ns}$ | | Input and output timing reference levels | 1.5 V (unless otherwise specified) | | Output load (including scope and jig) | See Figures 5 and 6 | 1.15K Ω 1.15K Ω 130pF Figure 5. Output Load A Figure 6. Output Load B # Read/Write Timing (TA = TOPR, VCC = 5V $\pm$ 10%) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Notes | |--------------------|-------------------------------------------------------------|---------|---------|---------|------|-------------| | $t_{\mathrm{CYC}}$ | Cycle time | 160 | - | - | ns | | | ${ m t_{DSL}}$ | DS low or $\overline{RD}/\overline{WR}$ high time | 80 | - | - | ns | | | ${ m t_{DSH}}$ | DS high or $\overline{RD}/\overline{WR}$ low time | 55 | - | - | ns | | | $t_{\mathrm{RWH}}$ | R/W hold time | 0 | - | - | ns | | | $t_{ m RWS}$ | R/W setup time | 10 | - | - | ns | | | $t_{\rm CS}$ | Chip select setup time | 5 | - | - | ns | | | $t_{\mathrm{CH}}$ | Chip select hold time | 0 | - | - | ns | | | $t_{ m DHR}$ | Read data hold time | 0 | - | 25 | ns | | | $t_{ m DHW}$ | Write data hold time | 0 | - | - | ns | | | $t_{AS}$ | Address setup time | 20 | - | - | ns | | | $t_{AH}$ | Address hold time | 5 | - | - | ns | | | $t_{\mathrm{DAS}}$ | Delay time, DS to AS rise | 10 | - | - | ns | | | $t_{ASW}$ | Pulse width, AS high | 30 | - | - | ns | | | $t_{ m ASD}$ | Delay time, AS to DS rise (RD/WR fall) | 35 | - | - | ns | | | toD | Output data delay time from DS rise $(\overline{RD})$ fall) | - | - | 50 | ns | | | $t_{\mathrm{DW}}$ | Write data setup time | 30 | - | - | ns | | | $t_{ m BUC}$ | Delay time before update | - | 244 | - | μs | | | $t_{\mathrm{PI}}$ | Periodic interrupt time interval | - | - | - | - | See Table 3 | | ${ m t_{UC}}$ | Time of update cycle | - | 1 | - | μs | | # **Motorola Bus Read/Write Timing (PLCC Package Only)** # **Intel Bus Read Timing** # **Intel Bus Write Timing** **Wc-6** Jan. 1999 D # Power-Down/Power-Up Timing (TA = TOPR) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Conditions | |--------------------|--------------------------------------------------------------|--------------------|---------|--------------------|------|--------------------------------------------------------------------------------------------------------------------| | $t_{ m F}$ | V <sub>CC</sub> slew from 4.5V to 0V | 300 | - | - | μs | | | $t_{ m R}$ | V <sub>CC</sub> slew from 0V to 4.5V | 100 | - | - | μs | | | tcsr | $\overline{\mathrm{CS}}$ at $V_{\mathrm{IH}}$ after power-up | 20 | ı | 200 | ms | $\begin{array}{c} Internal\ write-protection\\ period\ after\ V_{CC}\ passes\ V_{PFD}\\ on\ power-up. \end{array}$ | | $t_{\mathrm{WPT}}$ | Write-protect time for external RAM | 10 | 6 | 30 | μs | Delay after V <sub>CC</sub> slews down past V <sub>PFD</sub> before SRAM is write-protected. | | $t_{\rm CER}$ | Chip enable recovery time | $t_{\mathrm{CSR}}$ | - | $t_{\mathrm{CSR}}$ | ms | Time during which external SRAM is write-protected after $V_{\rm CC}$ passes $V_{\rm PFD}$ on power-up. | | $t_{ m CED}$ | Chip enable propagation delay to external SRAM | - | 7 | 10 | ns | | Caution: Negative undershoots below the absolute maximum rating of -0.3V in battery-backup mode may affect data integrity. ### Power-Down/Power-Up Timing # **Interrupt Delay Timing** (TA = TOPR) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |--------------|----------------------------------------------------------------------|---------|---------|---------|------| | $t_{ m RSW}$ | Reset pulse width | 5 | - | - | μs | | $t_{ m IRR}$ | $\overline{ ext{INT}}$ release from $\overline{ ext{RST}}$ | - | - | 2 | μs | | $t_{ m IRD}$ | $\overline{\mathrm{INT}}$ release from DS $(\overline{\mathrm{RD}})$ | - | - | 2 | μs | # **Interrupt Delay Timing (PLCC Package Only)** # **Interrupt Delay Timing (SOIC, DIP Packages)** # 24-Pin DIP (P) ### 24-Pin DIP (P) | ( ) | | | |-----------|---------|---------| | Dimension | Minimum | Maximum | | A | 0.160 | 0.190 | | A1 | 0.015 | 0.040 | | В | 0.015 | 0.022 | | B1 | 0.045 | 0.065 | | C | 0.008 | 0.013 | | D | 1.240 | 1.280 | | E | 0.600 | 0.625 | | E1 | 0.530 | 0.570 | | e | 0.600 | 0.670 | | G | 0.090 | 0.110 | | L | 0.115 | 0.150 | | S | 0.070 | 0.090 | All dimensions are in inches. # 24-Pin SOIC (S) # 24-Pin SOIC (S) | Dimension | Minimum | Maximum | |-----------|---------|---------| | A | 0.095 | 0.105 | | A1 | 0.004 | 0.012 | | В | 0.013 | 0.020 | | C | 0.008 | 0.013 | | D | 0.600 | 0.615 | | E | 0.290 | 0.305 | | e | 0.045 | 0.055 | | Н | 0.395 | 0.415 | | L | 0.020 | 0.040 | All dimensions are in inches. # 28-Pin Quad PLCC (Q) # 28-Pin Quad PLCC (Q) | Dimension | Minimum | Maximum | |-----------|---------|---------| | A | 0.165 | 0.180 | | A1 | 0.020 | - | | В | 0.012 | 0.021 | | B1 | 0.025 | 0.033 | | C | 0.008 | 0.012 | | D | 0.485 | 0.495 | | D1 | 0.445 | 0.455 | | D2 | 0.390 | 0.430 | | E | 0.485 | 0.495 | | E1 | 0.445 | 0.455 | | E2 | 0.390 | 0.430 | | e | 0.045 | 0.055 | All dimensions are in inches. # bq4285 # **Data Sheet Revision History** | Change No. | Page No. | Description | Nature of Change | |------------|-----------|---------------------------------------|---------------------------------------------| | 1 | 3 | Address strobe input | Clarification | | 1 | 12 | Backup cell voltage $V_{BC}$ | Was 2.0 min; is 2.5 min | | 1 | 13 | Power-fail detect voltage $V_{PFD}$ | Was 4.1 min, 4.25 max; is 4.0 min, 4.35 max | | 1 | 13 | Chip enable input current | Additional specification | | 2 | 3, 13 | Crystal type Daiwa DT-26 (not DT-26S) | Clarification | | 3 | 1, 20, 22 | Package option change | PLCC last time buy | Change 1 = Nov. 1992 B changes from June 1991 A. Change 2 = Nov. 1993 C changes from Nov. 1992 B. Change 3 = Jan. 1999 D changes from Nov. 1993 C. Notes: # **Ordering Information** #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated