$V_{\rm bb(AZ)}$ $V_{\rm bb(on)}$ one 40 4.8 21 43 5.0 ... 24 two parallel 20 7.3 21 V V $\mathsf{m}\Omega$ Α Α ## **SIEMENS** ## **Smart Two Channel Highside Power Switch** #### **Features** - Overload protection - Current limitation - Short-circuit protection - Thermal shutdown - Overvoltage protection (including load dump) - Reverse battery protection<sup>1</sup>) - Undervoltage and overvoltage shutdown with auto-restart and hysteresis - Open drain diagnostic output - Open load detection in ON-state - CMOS compatible input - Loss of ground and loss of V<sub>bb</sub> protection - Electrostatic discharge (ESD) protection | SERE! | |--------| | I TOUR | | | #### **Application** - μC compatible power switch with diagnostic feedback for 12 V DC grounded loads - Most suitable for resistive and lamp loads - Replaces electromechanical relays, fuses and discrete circuits ### **General Description** N channel vertical power FET with charge pump, ground referenced CMOS compatible input and diagnostic feedback, monolithically integrated in Smart SIPMOS® technology. Fully protected by embedded protection functions. **Product Summary** Overvoltage Protection active channels: $R_{ON}$ $I_{L(NOM)}$ $I_{L(SCr)}$ Operating voltage On-state resistance Nominal load current Current limitation #### Pin Definitions and Functions | Pin | Symbol | Function | |--------|----------|------------------------------------------------| | 1,10, | $V_{bb}$ | Positive power supply voltage. Design the | | 11,12, | | wiring for the simultaneous max. short circuit | | 15,16, | | currents from channel 1 to 2 and also for low | | 19,20 | | thermal resistance | | 3 | IN1 | Input 1,2, activates channel 1,2 in case of | | 7 | IN2 | logic high signal | | 17,18 | OUT1 | Output 1,2, protected high-side power output | | 13,14 | OUT2 | of channel 1,2. Design the wiring for the max. | | | | short circuit current | | 4 | ST1 | Diagnostic feedback 1,2 of channel 1,2, | | 8 | ST2 | open drain, low on failure | | 2 | GND1 | Ground 1 of chip 1 (channel 1) | | 6 | GND2 | Ground 2 of chip 2 (channel 2) | | 5,9 | N.C. | Not Connected | Pin configuration (top view) | $V_{bb}$ | 1 | • | 20 | $V_{bb}$ | |----------|----|---|----|----------| | GND1 | 2 | | 19 | $V_{bb}$ | | IN1 | 3 | | 18 | OUT1 | | ST1 | 4 | | 17 | OUT1 | | N.C. | 5 | | 16 | $V_{bb}$ | | GND2 | 6 | | 15 | $V_{bb}$ | | IN2 | 7 | | 14 | OUT2 | | ST2 | 8 | | 13 | OUT2 | | N.C. | 9 | | 12 | $V_{bb}$ | | $V_{bb}$ | 10 | | 11 | $V_{bb}$ | With external current limit (e.g. resistor $R_{GND}$ =150 $\Omega$ ) in GND connection, resistor in series with ST connection, reverse load current limited by connected load. ### **Block diagram** Two Channels; Open Load detection in on state; Leadframe connected to pin 1, 10, 11, 12, 15, 16, 19, 20 ### **Maximum Ratings** at $T_j = 25$ °C unless otherwise specified | Parameter | Symbol | Values | Unit | |--------------------------------------------------------------------------------|-------------|--------|------| | Supply voltage (overvoltage protection see page 4) | $V_{ m bb}$ | 43 | V | | Supply voltage for full short circuit protection $T_{\rm j,start}$ = -40+150°C | $V_{ m bb}$ | 24 | V | ### **Maximum Ratings** at $T_i = 25$ °C unless otherwise specified | Parameter | | Symbol | Values | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------|--------------|------| | Load current (Short-circuit current, see page | ge 5) | <i>I</i> L | self-limited | Α | | Load dump protection <sup>2)</sup> $V_{\text{LoadDump}} = U_{\text{A}} + V_{\text{CoadDump}} = U_{\text{A}} + V_{\text{LoadDump}} = 0$ Load dump protection <sup>2)</sup> $V_{\text{LoadDump}} = U_{\text{A}} + V_{\text{LoadDump}} = 0$ and $V_{\text{LoadDump}} $V_{LoadDump$ | $V_{\rm S}, U_{\rm A} = 13.5 {\rm V}$ | V <sub>Load dump</sub> <sup>4)</sup> | 60 | V | | Operating temperature range | | T <sub>j</sub> | -40+150 | °C | | Storage temperature range | | $T_{ m stg}$ | -55+150 | | | Power dissipation (DC) <sup>5)</sup> | $T_{\rm a} = 25^{\circ}{\rm C}$ : | P <sub>tot</sub> | 3.8 | W | | (all channels active) | $T_{\rm a} = 85^{\circ}{\rm C}$ : | | 2.0 | | | Electrostatic discharge capability (ESD) (Human Body Model) | | V <sub>ESD</sub> | 1.0 | kV | | Input voltage (DC) | | V <sub>IN</sub> | -10 +16 | V | | Current through input pin (DC) | | I <sub>IN</sub> | ±2.0 | mA | | Current through status pin (DC) | | I <sub>ST</sub> | ±5.0 | | | see internal circuit diagram page 8 | | | | | ### **Thermal Characteristics** | Parameter and Conditions | | Symbol | Values | | } | Unit | |---------------------------------------------|----------------------|-------------------|--------|-----|-----|------| | | | | min | typ | max | | | Thermal resistance | | | | | | | | junction - soldering point <sup>5),6)</sup> | each channel: | $R_{thjs}$ | | | 11 | K/W | | junction - ambient <sup>5)</sup> | one channel active: | R <sub>thja</sub> | | 40 | | | | | all channels active: | | | 33 | | | ### **Electrical Characteristics** | Parameter and Conditions, each of the two channels | Symbol | Values | | Unit | | |-----------------------------------------------------------------------|--------|--------|-----|------|--| | at T <sub>j</sub> = 25 °C, $V_{bb}$ = 12 V unless otherwise specified | | min | typ | max | | ### **Load Switching Capabilities and Characteristics** | On-state resista | nce (V <sub>bb</sub> to OUT) | | | | | | |------------------|------------------------------|------------------------------------|----------|--------|----|-----------| | $I_L = 2 A$ | each channel, | $T_{\rm j} = 25^{\circ}{\rm C}$ : | $R_{ON}$ | <br>36 | 40 | $m\Omega$ | | | | $T_{\rm j} = 150^{\circ}{\rm C}$ : | | 67 | 75 | | | | two parallel channels, | $T_{\rm j} = 25^{\circ}{\rm C}$ : | | 18 | 20 | | Supply voltages higher than $V_{bb(AZ)}$ require an external current limit for the GND and status pins, e.g. with a 150 $\Omega$ resistor in the GND connection and a 15 k $\Omega$ resistor in series with the status pin. A resistor for input protection is integrated. $<sup>^{3)}</sup>$ $R_{I}$ = internal resistance of the load dump test pulse generator <sup>4)</sup> V<sub>Load dump</sub> is setup without the DUT connected to the generator per ISO 7637-1 and DIN 40839 <sup>5)</sup> Device on 50mm\*50mm\*1.5mm epoxy PCB FR4 with 6cm² (one layer, 70μm thick) copper area for V<sub>bb</sub> connection. PCB is vertical without blown air. See page 14 <sup>6)</sup> Soldering point: upper side of solder edge of device pin 15. See page 14 | Parameter and Conditions, | each of the two channels | Symbol | Values | | Unit | | |-------------------------------------------------------------|--------------------------------------|-------------------------|--------|-----|------|------| | at T <sub>j</sub> = 25 °C, $V_{bb}$ = 12 V unless oth | nerwise specified | | min | typ | max | | | Nominal load current | one channel active: | I <sub>L(NOM)</sub> | 4.4 | 4.8 | | Α | | two pa | rallel channels active: | | 6.7 | 7.3 | | | | Device on PCB <sup>5)</sup> , $T_a = 85$ °C | , <i>T</i> <sub>j</sub> ≤ 150°C | | | | | | | Output current while GND dis | sconnected or pulled | I <sub>L(GNDhigh)</sub> | | | 10 | mA | | up; $V_{bb} = 30 \text{ V}$ , $V_{IN} = 0$ , see | e diagram page 9 | | | | | | | Turn-on time <sup>7)</sup> | IN $\int$ to 90% $V_{\text{OUT}}$ : | <i>t</i> on | 80 | 180 | 350 | μs | | Turn-off time | IN $\perp$ to 10% $V_{\text{OUT}}$ : | t <sub>off</sub> | 80 | 250 | 450 | | | $R_{\rm L} = 12 \Omega, T_{\rm j} = -40+150^{\circ}{\rm C}$ | | | | | | | | Slew rate on 7) | | d V/dt <sub>on</sub> | 0.1 | | 1 | V/μs | | 10 to 30% $V_{OUT}$ , $R_L = 12 \Omega$ , | <i>T</i> <sub>j</sub> =-40+150°C: | | | | | | | Slew rate off <sup>7)</sup> | | -d V/dt <sub>off</sub> | 0.1 | | 1 | V/µs | | 70 to 40% $V_{\text{OUT}}$ , $R_{\text{L}} = 12 \Omega$ , | $T_{\rm j}$ =-40+150°C: | | | | | | ### **Operating Parameters** | <b>J</b> | | | | | | | |-----------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------|-----|------------|--------|----| | Operating voltage <sup>8)</sup> | $T_{\rm j}$ =-40+150°C: | $V_{ m bb(on)}$ | 5.0 | | 24 | V | | Undervoltage shutdown | $T_{\rm j}$ =-40+150°C: | $V_{ m bb(under)}$ | 3.5 | | 5.0 | V | | Undervoltage restart | $T_{\rm j}$ =-40+25°C: | V <sub>bb(u rst)</sub> | | | 5.0 | V | | | $T_{\rm j}$ =+150°C: | | | | 7.0 | | | Undervoltage restart of charge p see diagram page 13 | ump<br><i>T</i> <sub>j</sub> =-40+150°C: | $V_{ m bb(ucp)}$ | 1 | 5.6 | 7.0 | V | | Undervoltage hysteresis $\Delta V_{\text{bb(under)}} = V_{\text{bb(u rst)}} - V_{\text{bb(under)}}$ | | $\Delta V_{ m bb(under)}$ | 1 | 0.2 | | V | | Overvoltage shutdown | $T_{\rm j}$ =-40+150°C: | $V_{ m bb(over)}$ | 24 | | 34 | V | | Overvoltage restart | $T_{\rm j}$ =-40+150°C: | $V_{ m bb(o\ rst)}$ | 23 | | | V | | Overvoltage hysteresis | $T_{\rm j}$ =-40+150°C: | $\Delta V_{ m bb(over)}$ | | 0.5 | | V | | Overvoltage protection <sup>9)</sup> | $T_{\rm j}$ =-40+150°C: | $V_{\rm bb(AZ)}$ | 42 | 47 | | V | | $I_{bb} = 40 \text{ mA}$ | | | | | | | | Standby current, all channels off | <i>T</i> <sub>j</sub> =25°C: | I <sub>bb(off)</sub> | | 16 | 40 | μΑ | | $V_{IN} = 0$ | $T_{\rm j}$ =150°C: | | | 24 | 50 | | | Leakage output current (included in Ibb(off)) | | I <sub>L(off)</sub> | | | 20 | μΑ | | Vin = 0 | | | | | | | | Operating current <sup>10)</sup> , $V_{IN} = 5V$ , $T_{I_{GND}} = I_{GND1} + I_{GND2}$ , | j =-40+150°C<br>one channel on:<br>two channels on: | I <sub>GND</sub> | | 1.8<br>3.6 | 4<br>8 | mA | | | | 1 | | | | | <sup>7)</sup> See timing diagram on page 11. <sup>8)</sup> At supply voltage increase up to $V_{bb} = 5.6 \text{ V}$ typ without charge pump, $V_{OUT} \approx V_{bb} - 2 \text{ V}$ <sup>9)</sup> see also $V_{\text{ON(CL)}}$ in circuit diagram on page 8. <sup>10)</sup> Add $I_{ST}$ , if $I_{ST} > 0$ **BTS733L1** | Parameter and Conditions, each of the two channels | Symbol | | Values | | | |------------------------------------------------------------------------------------------------------|----------------------|-----------|-----------|---------|----| | at T <sub>j</sub> = 25 °C, $V_{bb}$ = 12 V unless otherwise specified | | min | typ | max | | | Protection Functions | | | | | | | Initial peak short circuit current limit, (see timing diagrams, page 11) | | | | | | | each channel, $T_j$ =-40°C: | I <sub>L(SCp)</sub> | 52 | 65 | 75 | Α | | $T_{j} = 25$ °C: | | 42 | 53 | 63 | | | $T_{j} = +150^{\circ}C$ : | | 23 | 31 | 43 | | | two parallel channels | twice | the curre | nt of one | channel | | | Repetitive short circuit current limit, | | | | | | | $T_{\rm j} = T_{\rm jt}$ each channel | I <sub>L(SCr)</sub> | | 21 | | Α | | two parallel channels | | | 21 | | | | (see timing diagrams, page 11) | | | | | | | Initial short circuit shutdown time $T_{j,start} = -40$ °C: | t <sub>off(SC)</sub> | | 3 | | ms | | $T_{\rm i,start} = 25^{\circ} \rm C$ : | | | 2.5 | | | | (see page 10 and timing diagrams on page 11) | | | | | | | Thermal overload trip temperature | $T_{jt}$ | 150 | | | °C | | Thermal hysteresis | $\Delta T_{\rm jt}$ | | 10 | | K | | | | | | | | | Reverse Battery | | | | | | | Reverse battery voltage <sup>11</sup> ) | -V <sub>bb</sub> | | | 32 | V | | Drain-source diode voltage (V <sub>out</sub> > V <sub>bb</sub> )<br>L=-4.8 A, T <sub>j</sub> =+150°C | -V <sub>ON</sub> | | 600 | 1 | mV | | Diagnostic Characteristics | | | | | | | Open load detection current, (on-condition) | | | | | | | each channel, $T_i = -40$ °C: | I <sub>L (OL)</sub> | 100 | | 1200 | mΑ | | $T_{\rm i} = 25^{\circ}{\rm C}$ : | | 100 | | 1000 | | | $T_{\rm i} = +150^{\circ}{\rm C}$ : | | 100 | | 1000 | | | two parallel channels | twice | the curre | nt of one | channel | | | Open load detection voltage <sup>12</sup> ) $T_i = -40+150$ °C: | V <sub>OUT(OL)</sub> | 2 | 3 | 4 | V | | Internal output pull down (OUT to GND), $V_{OUT} = 5 \text{ V}$ $T_j = -40+150^{\circ}\text{C}$ : | Ro | 4 | 10 | 30 | kΩ | <sup>11)</sup> Requires a 150 $\Omega$ resistor in GND connection. The reverse load current through the intrinsic drain-source diode has to be limited by the connected load. Power dissipation is higher compared to normal operating conditions due to the voltage drop across the drain-source diode. The temperature protection is not active during reverse current operation! Input and Status currents have to be limited (see max. ratings page 3 and circuit page 8). <sup>12)</sup> External pull up resistor required for open load detection in off state. | <u> </u> | | | | <u> </u> | <del></del> | |-----------------------------------------------------------------------------------------------------------|------------------------|-----|--------|----------|-------------| | Parameter and Conditions, each of the two channels | Symbol | | Values | | | | at T <sub>j</sub> = 25 °C, $V_{bb}$ = 12 V unless otherwise specified | | min | typ | max | | | Input and Status Feedback <sup>13)</sup> | | | | | | | Input resistance (see circuit page 8) | $R_{I}$ | 2.5 | 3.5 | 6 | kΩ | | Input turn-on threshold voltage $T_j = -40+150$ °C: | $V_{IN(T+)}$ | 1.7 | | 3.3 | V | | Input turn-off threshold voltage $T_j = -40+150$ °C: | $V_{IN(T-)}$ | 1.5 | | | V | | Input threshold hysteresis | $\Delta V_{\rm IN(T)}$ | | 0.5 | | V | | Off state input current $V_{IN} = 0.4 \text{ V}$ : $T_j = -40+150$ °C: | I <sub>IN(off)</sub> | 1 | | 50 | μΑ | | On state input current $V_{IN} = 5 \text{ V}$ : $T_j = -40+150 ^{\circ}\text{C}$ : | I <sub>IN(on)</sub> | 20 | 50 | 90 | μΑ | | Delay time for status with open load after switch off (see timing diagrams, page 12), $T_i = -40+150$ °C: | t <sub>d(ST OL4)</sub> | 100 | 520 | 1000 | μs | | Status invalid after positive input slope | $t_{\sf d(ST)}$ | | 250 | 600 | μs | | (open load) $T_{j} = -40+150^{\circ}\text{C}$ : | | | | | · | | Status output (open drain) | | | | | | | Zener limit voltage $T_j = -40 + 150$ °C, $I_{ST} = +1.6$ mA: | $V_{\rm ST(high)}$ | 5.4 | 6.1 | | V | | ST low voltage $T_{j} = -40 + 25$ °C, $I_{ST} = +1.6$ mA: | $V_{\rm ST(low)}$ | | | 0.4 | | | $T_{\rm j}$ = +150°C, $I_{\rm ST}$ = +1.6 mA: | | | | 0.6 | | $<sup>^{\</sup>rm 13)}\,$ If ground resistors ${\rm R}_{\rm GND}$ are used, add the voltage drop across these resistors. ### **Truth Table** | Channel 1 | Input 1 | Output 1 | Status 1 | |--------------------|---------|----------|-----------------------| | Channel 2 | Input 2 | Output 2 | Status 2 | | | level | level | BTS 733L1 | | Normal | L | L | Н | | operation | Н | Н | Н | | Open load | L | Z | H (L <sup>14)</sup> ) | | | Н | Н | `L ´ | | Short circuit | L | Н | L <sup>15</sup> ) | | to V <sub>bb</sub> | Н | Н | H (L <sup>16)</sup> ) | | Overtem- | L | L | Н | | perature | Н | L | L | | Under- | L | Ĺ | Н | | voltage | Н | L | Н | | Overvoltage | L | L | Н | | | Н | L | Н | L = "Low" Level X = don't care Z = high impedance, potential depends on external circuit H = "High" Level Status signal valid after the time delay shown in the timing diagrams Parallel switching of channel 1 and 2 is easily possible by connecting the inputs and outputs in parallel. The status outputs ST1 and ST2 have to be configured as a 'Wired OR' function with a single pull-up resistor. #### **Terms** Leadframe (V<sub>bb</sub>) is connected to pin 1,10,11,12,15,16,19,20 External R<sub>GND</sub> optional; two resistors R<sub>GND1</sub>, R<sub>GND2</sub> = 150 $\Omega$ or a single resistor R<sub>GND</sub> = 75 $\Omega$ for reverse battery protection up to the max. operating voltage. <sup>14)</sup> With external resistor between output and Vbb An external short of output to $V_{bb}$ in the off state causes an internal current from output to ground. If $R_{GND}$ is used, an offset voltage at the GND and ST pins will occur and the $V_{ST\ low}$ signal may be errorious. <sup>&</sup>lt;sup>16)</sup> Low resistance to $V_{ m bb}$ may be detected by no-load-detection ### Input circuit (ESD protection), IN1 or IN2 ESD zener diodes are not to be used as voltage clamp at DC conditions. Operation in this mode may result in a drift of the zener voltage (increase of up to 1 V). ### Status output, ST1 or ST2 ESD-Zener diode: 6.1 V typ., max 5.0 mA; $R_{ST(ON)}$ < 375 $\Omega$ at 1.6 mA, ESD zener diodes are not to be used as voltage clamp at DC conditions. Operation in this mode may result in a drift of the zener voltage (increase of up to 1 V). ### overvoltage output clamp, OUT1 or OUT2 $V_{ON}$ clamped to $V_{ON(CL)} = 47 \text{ V typ.}$ ## Overvoltage protection of logic part GND1 or GND2 $V_{Z1} = 6.1 \text{ V typ.}, V_{Z2} = 47 \text{ V typ.}, R_{I} = 3.5 \text{ k}\Omega \text{ typ.}, R_{GND} = 150 \Omega, R_{ST} = 15 \text{ k}\Omega \text{ nominal.}$ ### **Reverse battery protection** $R_{GND} = 150 \Omega$ , $R_{I} = 3.5 k\Omega$ typ, Temperature protection is not active during inverse current operation. ### Open-load detection, OUT1 or OUT2 ON-state diagnostic condition: $V_{\text{ON}} < R_{\text{ON}} \cdot I_{L(\text{OL})}$ ; IN high ### OFF-state diagnostic condition: $V_{OUT} > 3 \text{ V typ.}$ ; IN low #### **GND** disconnect In case of IN=high is $V_{OUT} \approx V_{IN} - V_{IN(T+)}$ . Due to $V_{GND} > 0$ , no $V_{ST} = low$ signal available. ### **GND** disconnect with GND pull up If $V_{GND} > V_{IN} - V_{IN(T+)}$ device stays off Due to $V_{GND} > 0$ , no $V_{ST} = low$ signal available. ### Typ. on-state resistance $R_{ON} = f(V_{bb}, T_i)$ ; $I_L = 2 \text{ A}$ , IN = high RON [mOhm] V<sub>bb</sub> [V] ### Typ. open load detection current $I_{L(OL)} = f(V_{bb}, T_j); \text{ IN = high}$ ### Typ. standby current $I_{bb(off)} = f(T_j)$ ; $V_{bb} = 9...24 \text{ V}$ , IN1,2 = low ### Typ. initial short circuit shutdown time $t_{off(SC)} = f(T_{i,start}); V_{bb} = 12 V$ toff(SC) [msec] ## **Timing diagrams** Both channels are symmetric and consequently the diagrams are valid for channel 1 and channel 2 Figure 1a: V<sub>bb</sub> turn on: **Figure 2a:** Switching a resistive load, turn-on/off time and slew rate definition: Figure 2b: Switching a lamp: The initial peak current should be limited by the lamp and not by the initial short circuit current $I_{L(SCp)}=53$ A typ. of the device. **Figure 3a:** Turn on into short circuit: shut down by overtemperature, restart by cooling Heating up of the chip may require several milliseconds, depending on external conditions ( $t_{off(SC)}$ vs. $T_{j,start}$ see page 10) **Figure 3b:** Turn on into short circuit: shut down by overtemperature, restart by cooling (two parallel switched channels 1 and 2) ST1 and ST2 have to be configured as a 'Wired OR' function ST1/2 with a single pull-up resistor. **Figure 4a:** Overtemperature: Reset if $T_i < T_{it}$ **Figure 5a:** Open load: detection in ON-state, turn on/off to open load The status delay $td(ST\ OL4)$ is for differentiation between the failure modes "open load in ON-state" and "overtemperature"; $td(ST\ OL4)$ only appears after turn off to open load. **Figure 5b:** Open load: detection in ON-state, open load occurs in on-state **Figure 5c:** Open load: detection in ON- and OFF-state (with R<sub>EXT</sub>), turn on/off to open load Figure 6a: Undervoltage: Figure 6b: Undervoltage restart of charge pump IN = high, normal load conditions. Charge pump starts at $V_{bb(ucp)} = 5.6 \text{ V}$ typ. Figure 7a: Overvoltage: ## **Package and Ordering Code** # Standard P-DSO-20-9 Ordering Code BTS733L1 Q67060-S7008-A2 All dimensions in millimetres - 1) Does not include plastic or metal protrusions of 0.15 $\,$ max per side - 2) Does not include dambar protrusion of 0.05 max per side Definition of soldering point with temperature $T_s$ : upper side of solder edge of device pin 15. Printed circuit board (FR4, 1.5mm thick, one layer 70 $\mu$ m, 6cm² active heatsink area) as a reference for max. power dissipation P<sub>tot</sub>, nominal load current I<sub>L(NOM)</sub> and thermal resistance R<sub>thja</sub> #### Published by Siemens AG, Bereich Bauelemente, Vertrieb, Produkt-Information, Balanstraße 73, D-81541 München © Siemens AG 1999. All Rights Reserved As far as patents or other rights of third parties are concerned, liability is only assumed for components per se, not for applications, processes and circuits implemented within components or assemblies. The information describes a type of component and shall not be considered as warranted characteristics. The characteristics for which SIEMENS grants a warranty will only be specified in the purchase contract. Terms of delivery and rights to change design reserved. For questions on technology, delivery and prices please contact the Offices of Semiconductor Group in Germany or the Siemens Companies and Representatives woldwide (see address list). Due to technical requirements components may contain dangerous substances. For information on the type in question please contact your nearest Siemens Office, Semiconductor Group. Siemens AG is an approved CECC manufacturer. Packing: Please use the recycling operators known to you. We can also help you - get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept we shall have to invoice you for any costs incurred. Components used in life-support devices or systems must be expressly authorised for such purpose! Critical components <sup>17)</sup> of the Semiconductor Group of Siemens AG, may only be used in life supporting devices or systems <sup>18)</sup> with the express written approval of the Semiconductor Group of Siemens AG. A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system. Life support devices or systems are intended (a) to be implanted in the human body or (b) support and/or maintain and sustain and/or protect human life. If they fail, it is reasonably to assume that the health of the user or other persons may be endangered.