April 1988 Revised March 1999 # 74F583 4-Bit BCD Adder ### **General Description** The 'F583 high-speed 4-bit, BCD full adder with internal carry lookahead accepts two 4-bit decimal numbers $(A_0-A_3,\,B_0-B_3)$ and a Carry Input $(C_n).$ It generates the decimal sum outputs $(S_0-S_3),$ and a Carry Output $(C_{n+4})$ if the sum is greater than 9. The 'F583 is the functional equivalent of the 82S83. #### **Features** - Adds two decimal numbers - Full internal lookahead - Fast ripple carry for economical expansion - Sum output delay time 16.5 ns max - Ripple carry delay time 8.5 ns max - Input to ripple delay time 14.0 ns max - Supply current 60 mA max ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|----------------------------------------------------------------------------| | 74F583SC | M16B | 16-Lead Small Outline Intergrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74F583PC | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | ## **Logic Symbols** ## **Connection Diagram** # **Unit Loading/Fan Out** | | | 74F | | | |--------------------------------|------------------|----------|-----------------------------------------|--| | Pin | Description | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | | Names | | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | A <sub>0</sub> -A <sub>3</sub> | A Operand Inputs | 1.0/2.0 | 20 μA/–1.2 mA | | | B <sub>0</sub> -B <sub>3</sub> | B Operand Inputs | 1.0/2.0 | 20 μA/–1.2 mA | | | C <sub>n</sub> | Carry Input | 1.0/1.0 | 20 μA/-0.6 mA | | | S <sub>0</sub> -S <sub>3</sub> | Sum Outputs | 50/33.3 | −1 mA/20 mA | | | C <sub>n+4</sub> | Carry Output | 50/33.3 | −1 mA/20 mA | | # **Functional Description** The 'F583 4-bit binary coded (BCD) full adder performs the addition of two decimal numbers ( $A_0-A_3,\,B_0-B_3$ ). The loo-kahead generates the BCD carry terms internally, allowing the 'F583 to then do BCD addition correctly. For BCD numbers 0 through 9 at A and B inputs, the BCD sum forms at the output. In the addition of two BCD numbers totalling a number greater than 9, a valid BCD number and a carry will result. For input values larger than 9, the number is converted from binary to BCD. Binary to BCD conversion occurs by grounding one set of inputs, $A_n$ or $B_n$ , and applying any 4-bit binary number to the other set of inputs. If the input is between 0 and 9, a BCD number occurs at the output. If the binary input falls between 10 and 15, a carry term is generated. Both the carry term and the sum are the BCD equivalent of the binary input. Converting binary numbers greater than 16 may be achieved through cascading 'F583s. ## **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. ## **Absolute Maximum Ratings**(Note 1) $\begin{array}{ll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \end{array}$ Junction Temperature under Bias —55°C to +175°C Plastic -55°C to +150°C V<sub>CC</sub>Pin Potential to $\begin{array}{lll} \mbox{Ground Pin} & -0.5\mbox{V to } +7.0\mbox{V} \\ \mbox{Input Voltage (Note 2)} & -0.5\mbox{V to } +7.0\mbox{V} \\ \mbox{Input Current (Note 2)} & -30\mbox{ mA to } +5.0\mbox{ mA} \\ \end{array}$ Voltage Applied to Output in HIGH State (with V<sub>CC</sub> = 0V) Standard Output -0.5V to $V_{CC}$ 3-STATE Output -0.5V to +5.5V Current Applied to Output in LOW State (Max) $\mbox{twice the rated $I_{OL}$ (mA)} \label{eq:lower}$ # Recommended Operating Conditions Free Air Ambient Temperature Commercial 0°C to +70°C Supply Voltage Commercial +4.5V to +5.5V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | | 74F | | Units | V <sub>CC</sub> | Conditions | | |------------------|-------------------------------------|-----|-----|------|-------|-----------------|-----------------------------|--| | | | Min | Тур | Max | | | | | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | V | | Recognized as a HIGH Signal | | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | | Recognized as a LOW Signal | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | -1.2 | V | Min | $I_{IN} = -18 \text{ mA}$ | | | V <sub>OH</sub> | Output HIGH 74F 10% V <sub>CC</sub> | 2.5 | | | V | Min | I <sub>OH</sub> = -1 mA | | | | Voltage 74F 5% V <sub>CC</sub> | 2.7 | | | | | $I_{OH} = -1 \text{ mA}$ | | | V <sub>OL</sub> | Output LOW 74F 10% V <sub>CC</sub> | | | 0.5 | V | Min | I <sub>OL</sub> = 20 mA | | | | Voltage | | | | | | | | | I <sub>IH</sub> | Input HIGH Current | | | 20 | μΑ | Max | V <sub>IN</sub> = 2.7V | | | I <sub>BVI</sub> | Input HIGH Current | | | 100 | μΑ | Max | V <sub>IN</sub> = 7.0V | | | | Breakdown Test | | | | | | | | | I <sub>IL</sub> | Input LOW Current | | | -0.6 | mA | Max | $V_{IN} = 0.5V$ $(C_n)$ | | | | | | | -1.2 | | | $V_{IN} = 0.5V (A_n, B_n)$ | | | Ios | Output Short-Circuit Current | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | | I <sub>CEX</sub> | Output HIGH Leakage Current | | | 250 | μΑ | Max | $V_{OUT} = V_{CC}$ | | | I <sub>CCL</sub> | Power Supply Current | | 40 | 60 | mA | Max | $V_O = LOW$ | | ### **AC Electrical Characteristics** | Symbol | Parameter | 74F<br>T <sub>A</sub> = +25°C<br>V <sub>CC</sub> = +5.0V | | | 74F<br>T <sub>A</sub> , V <sub>CC</sub> = Com<br>C <sub>I</sub> = 50 pF | | Units | |------------------|------------------------------------------------------|----------------------------------------------------------|------------------------|------|-------------------------------------------------------------------------|------|-------| | | | | C <sub>L</sub> = 50 pF | | | | | | | | Min | Тур | Max | Min | Max | İ | | t <sub>PLH</sub> | Propagation Delay | 2.5 | 13.0 | 16.5 | 2.5 | 17.5 | ns | | t <sub>PHL</sub> | A <sub>n</sub> or B <sub>n</sub> to S <sub>n</sub> | 2.5 | 11.0 | 14.0 | 2.5 | 15.0 | | | t <sub>PLH</sub> | Propagation Delay | 2.5 | 6.5 | 8.5 | 2.5 | 9.5 | ns | | t <sub>PHL</sub> | C <sub>n</sub> to C <sub>n+4</sub> | 2.5 | 5.0 | 6.5 | 2.5 | 7.5 | | | t <sub>PLH</sub> | Propagation Delay | 4.0 | 11.0 | 14.0 | 4.0 | 15.0 | ns | | t <sub>PHL</sub> | A <sub>n</sub> or B <sub>n</sub> to C <sub>n+4</sub> | 4.0 | 8.0 | 10.5 | 4.0 | 11.5 | | #### Physical Dimensions inches (millimeters) unless otherwise noted 0.3977-0.4133 0.2914-0.2992 7.4-7.6 0.3940-0.4190 10.00-10.65 -¢-0.0138-0.0200 0.350-0.508 TYP → 0.010 W A C S B 0.0091-0.0125 0.23-0.32 TYP ALL LEADS 45° X $\frac{0.010-0.029}{0.25-0.75}$ 0.0926-0.1043 0.0040-0.0118 SEATING PLANE $\triangle \frac{0.004}{0.1}$ B MAX TYP ALL LEADS 0.014 ALL LEAD TIPS 0.0160-0.0500 0.40-1.27 TYP ALL LEADS 16-Lead Small Outline Intergrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Number M16B 0.740 - 0.780 (18.80 - 19.81) 0.090 (2.286)16 15 16 15 14 13 12 11 INDEX AREA $\frac{0.250 \pm 0.010}{(6.350 \pm 0.254)}$ PIN NO. 1 IDENT PIN NO. 1 1 2 3 4 5 6 7 8 1 2 OPTION 01 OPTION 02 $\frac{0.065}{(1.651)}$ $\frac{0.130 \pm 0.005}{(3.302 \pm 0.127)}$ 0.060 (1.524) 4° TYP OPTIONAL 0.300 **-** 0.320 (7.620 **-** 8.128) TYP 0.145 - 0.200 (3.683 - 5.080) 95° ± 5° $\frac{0.008 - 0.016}{(0.203 - 0.406)} \text{ TYP}$ 90°±4° TYP $\frac{0.020}{(0.508)}$ 0.280 (7.112) MIN 0.125 - 0.150 (3.175 - 3.810) 0.030 ± 0.015 (0.762 ± 0.381) $\frac{0.014 - 0.023}{(0.356 - 0.584)}$ 0.100 ± 0.010 (2.540 ± 0.254) (0.325 **+**0.040 **-**0.015 0.050 ± 0.010 (1.270 ± 0.254) TYP N16E (REV F) TYP (8.255 **+**1.016) 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com