#### INTEGRATED CIRCUITS # DATA SHEET ### 89C51RC+/RD+ 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM Preliminary specification 1998 Oct 09 Replaces 89C52/54/58 89C51RA+/RB+/RC+/RD+ of 1997 Dec 01 (see Notes 1 and 2 on page 2) Supersedes data of 1998 Sep 02 (see Note 3 on page 2) IC20 Data Handbook ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### DESCRIPTION The 89C51RX+ devices contain a non-volatile FLASH program memory (up to 64K bytes in the 89C51RD+) that is both parallel programmable and Serial In-System Programmable. In-System Programming allows devices to alter their own program memory, in the actual end product, under software control. This opens up a range of applications that can include the ability to field update the application firmware. A default serial loader (boot loader) program in ROM allows In-System serial programming of the FLASH memory without the need for a loader in the FLASH code. User programs may erase and reprogram the FLASH memory at will through the use of standard routines contained in ROM. These devices are Single-Chip 8-Bit Microcontrollers manufactured in advanced CMOS process and are derivatives of the 80C51 microcontroller family. All the devices have the same instruction set as the 80C51. | FLASH/EPROM<br>Memory Size<br>(X by 8) | RAM Size<br>(X by 8) | Programmable<br>Timer Counter<br>(PCA) | | | | | | |----------------------------------------|----------------------|----------------------------------------|--|--|--|--|--| | 89C51RC+ | | | | | | | | | 32K | 512 | Yes | | | | | | | 89C51RD+ | | | | | | | | | 64K | 1024 | Yes | | | | | | The devices also have four 8-bit I/O ports, three 16-bit timer/event counters, a multi-source, four-priority-level, nested interrupt structure, an enhanced UART and on-chip oscillator and timing circuits. For systems that require extra memory capability up to 64k bytes, each can be expanded using standard TTL-compatible memories and logic. The added features of the P89C51RX+ Family makes them even more powerful microcontrollers for applications that require pulse width modulation, high-speed I/O and up/down counting capabilities such as motor control. #### **FEATURES** - 80C51 Central Processing Unit - On-chip FLASH Program Memory with In-System Programming (ISP) capability - Boot ROM contains low level FLASH programming routines and a default serial loader - Speed up to 33MHz - Full static operation - RAM expandable externally to 64K bytes - 4 level priority interrupt - 7 interrupt sources, depending on device - Four 8-bit I/O ports - Full-duplex enhanced UART - Framing error detection - Automatic address recognition - Power control modes - Clock can be stopped and resumed - Idle mode - Power down mode - Programmable clock out - Second DPTR register - Asynchronous port reset - Low EMI (inhibit ALE) #### ORDERING INFORMATION | MEMORY<br>SIZE<br>32K × 8 | MEMORY<br>SIZE<br>64K×8 | TEMPERATURE RANGE °C<br>AND PACKAGE | VOLTAGE<br>RANGE | FREQ.<br>(MHz) | DWG.<br># | |---------------------------|-------------------------|---------------------------------------------------|------------------|----------------|-----------| | P89C51RC+IN | P89C51RD+IN | 0 to +70,<br>40-Pin Plastic Dual In-line Pkg. | 5V | 0 to 33 | SOT129-1 | | P89C51RC+IA | P89C51RD+IA | 0 to +70,<br>44-Pin Plastic Leaded Chip Carrier | 5V | 0 to 33 | SOT187-2 | | P89C51RC+IB | P89C51RD+IB | 0 to +70,<br>44-Pin Plastic Quad Flat Pack | 5V | 0 to 33 | SOT307-2 | | P89C51RC+JN | P89C51RD+JN | −40 to +85,<br>40-Pin Plastic Dual In-line Pkg. | 5V | 0 to 33 | SOT129-1 | | P89C51RC+JA | P89C51RD+JA | -40 to +85,<br>44-Pin Plastic Leaded Chip Carrier | 5V | 0 to 33 | SOT187-2 | | P89C51RC+JB | P89C51RD+JB | −40 to +85,<br>44-Pin Plastic Quad Flat Pack | 5V | 0 to 33 | SOT307-2 | #### NOTE: - 1. The devices (89C51RA+/RB+) are planned for release at a future date. Check with your local Philips Sales office for availability information. - 2. See 89C52/89C54/89C58 will be released without ISP (see separate data sheet). Only 89C51RX+ devices will be offered at this time with ISP capability. - 3. Hardware Watchdog removed from datasheet. Watchdog Timer using PCA Module 4 is still available. #### **BLOCK DIAGRAM** ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### LOGIC SYMBOL #### **PIN CONFIGURATIONS** #### **DUAL IN-LINE PACKAGE PIN FUNCTIONS** ### CERAMIC AND PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS ### PLASTIC QUAD FLAT PACK PIN FUNCTIONS # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM ### 89C51RC+/RD+ #### **PIN DESCRIPTIONS** | | PII | N NUMB | ER | | | |-----------------|----------|--------------|---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MNEMONIC | DIP | LCC | QFP | TYPE | NAME AND FUNCTION | | V <sub>SS</sub> | 20 | 22 | 16 | I | Ground: 0V reference. | | V <sub>CC</sub> | 40 | 44 | 38 | ı | Power Supply: This is the power supply voltage for normal, idle, and power-down operation. | | P0.0-0.7 | 39–32 | 43–36 | 37–30 | I/O | <b>Port 0:</b> Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. | | P1.0-P1.7 | 1–8 | 2–9 | 40–44,<br>1–3 | I/O | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). | | | | | | | Alternate functions for 89C51RX+ Port 1 include: | | | 1 | 2 | 40 | I/O | T2 (P1.0): Timer/Counter 2 external count input/Clockout (see Programmable Clock-Out) | | | 2 | 3 | 41 | I | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control | | | 3 | 4 | 42 | 1 | ECI (P1.2): External Clock Input to the PCA | | | 4 | 5 | 43 | 1/0 | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0 | | | 5<br>6 | 6<br>7 | 44<br>1 | I/O<br>I/O | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1 | | | 7 | 8 | 2 | 1/0 | CEX2 (P1.5): Capture/Compare External I/O for PCA module 2 CEX3 (P1.6): Capture/Compare External I/O for PCA module 3 | | | 8 | 9 | 3 | I/O | CEX4 (P1.7): Capture/Compare External I/O for PCA module 4 | | P2.0-P2.7 | 21–28 | 24–31 | 18–25 | I/O | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s | | | | | | | written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. | | P3.0-P3.7 | 10–17 | 11,<br>13–19 | 5,<br>7–13 | I/O | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 3 also serves the special features of the 89C51RX+ family, as listed below: | | | 10 | 11 | 5 | I | RxD (P3.0): Serial input port | | | 11 | 13 | 7 | 0 | TxD (P3.1): Serial output port | | | 12 | 14 | 8 | I | INTO (P3.2): External interrupt | | | 13 | 15 | 9 | | INT1 (P3.3): External interrupt | | | 14 | 16 | 10 | | T0 (P3.4): Timer 0 external input | | | 15<br>16 | 17<br>18 | 11<br>12 | 0 | T1 (P3.5): Timer 1 external input WR (P3.6): External data memory write strobe | | | 17 | 19 | 13 | 0 | RD (P3.7): External data memory read strobe | | RST | 9 | 10 | 4 | ı | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to V <sub>CC</sub> . | | ALE | 30 | 33 | 27 | 0 | Address Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. ALE can be disabled by setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction. | # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ #### PIN DESCRIPTIONS (Continued) | | PII | PIN NUMBER | | | | |--------------------|-----|------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MNEMONIC | DIP | LCC | QFP | TYPE | NAME AND FUNCTION | | PSEN | 29 | 32 | 26 | 0 | Program Store Enable: The read strobe to external program memory. When executing code from the external program memory, $\overline{PSEN}$ is activated twice each machine cycle, except that two $\overline{PSEN}$ activations are skipped during each access to external data memory. $\overline{PSEN}$ is not activated during fetches from internal program memory. | | EA/V <sub>PP</sub> | 31 | 35 | 29 | ı | <b>External Access Enable/Programming Supply Voltage:</b> $\overline{EA}$ must be externally held low to enable the device to fetch code from external program memory locations 0000H and 7FFFH. If $\overline{EA}$ is held high, the device executes from internal program memory unless the program counter contains an address greater than 7FFFH for 32k devices. The value on the $\overline{EA}$ pin is latched when RST is released and any subsequent changes have no effect. Since the RD+ has 64k internal memory, the RD+ will execute only from internal memory when $\overline{EA}$ is held high. This pin also receives the 12.00V programming supply voltage (V <sub>PP</sub> ) during FLASH programming. | | XTAL1 | 19 | 21 | 15 | ı | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL2 | 18 | 20 | 14 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | #### NOTE: To avoid "latch-up" effect at power-on, the voltage on any pin (other than $V_{PP}$ ) at any time must not be higher than $V_{CC}$ + 0.5V or $V_{SS}$ – 0.5V, respectively. # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ **Table 1. Special Function Registers** | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT A<br>MSB | ADDRESS | , SYMBO | L, OR AL | TERNATIV | E PORT | FUNCTIO | N<br>LSB | RESET<br>VALUE | |---------------------|-----------------------------------------------------------|-------------------|--------------|---------|---------|----------|----------|--------|---------|----------|------------------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | AUXR# | Auxiliary | 8EH | - | _ | _ | _ | <u> </u> | - | EXTRAM | AO | xxxxxx00B | | AUXR1# <sup>2</sup> | Auxiliary 1 | A2H | - | - | ENBOOT | - | GF2 | 0 | - | DPS | xxxxxxxx0B | | B* | B register | F0H | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | CCAP0H# | Module 0 Capture High | FAH | | | | | | | | | xxxxxxxxB | | CCAP1H# | Module 1 Capture High | FBH | | | | | | | | | xxxxxxxxB | | CCAP2H# | Module 2 Capture High | FCH | | | | | | | | | xxxxxxxxB | | CCAP3H# | Module 3 Capture High | FDH | | | | | | | | | xxxxxxxxB | | CCAP4H#<br>CCAP0L# | Module 4 Capture High<br>Module 0 Capture Low | FEH<br>EAH | | | | | | | | | xxxxxxxxB<br>xxxxxxxxB | | CCAP1L# | Module 1 Capture Low | EBH | | | | | | | | | xxxxxxxxxB | | CCAP2L# | Module 2 Capture Low | ECH | | | | | | | | | xxxxxxxxB | | CCAP3L# | Module 3 Capture Low | EDH | | | | | | | | | xxxxxxxxB | | CCAP4L# | Module 4 Capture Low | EEH | | | | | | | | | xxxxxxxxB | | CCAPM0# | Module 0 Mode | DAH | _ | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM1# | Module 1 Mode | DBH | _ | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM2# | Module 2 Mode | DCH | _ | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM3# | Module 3 Mode | DDH | _ | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM4# | Module 4 Mode | DEH | _ | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | | | | DF | DE | DD | DC | DB | DA | D9 | D8 | | | CCON*# | PCA Counter Control | D8H | CF | CR | _ | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | 00x00000B | | CH# | PCA Counter High | F9H | | | | | | | | | 00H | | CL# | PCA Counter Low | E9H | 0.5. | l | 1 | 1 | | 0001 | 0000 | | 00H | | CMOD# | PCA Counter Mode | D9H | CIDL | WDTE | _ | _ | _ | CPS1 | CPS0 | ECF | 00xxx000B | | DPTR:<br>DPH<br>DPL | Data Pointer (2 bytes) Data Pointer High Data Pointer Low | 83H<br>82H | | | | | | | | | 00H<br>00H | | | | | AF | AE | AD | AC | AB | AA | A9 | A8 | | | IE* | Interrupt Enable | A8H | EA | EC | ET2 | ES | ET1 | EX1 | ET0 | EX0 | 00H | | | | | BF | BE | BD | ВС | BB | BA | B9 | B8 | | | IP* | Interrupt Priority | B8H | - | PPC | PT2 | PS | PT1 | PX1 | PT0 | PX0 | x0000000B | | | | | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | | | IPH# | Interrupt Priority High | B7H | - | PPCH | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | x0000000B | | | | | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | | | | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | 1 | | P1* | Port 1 | 90H | CEX4 | CEX3 | CEX2 | CEX1 | CEX0 | ECI | T2EX | T2 | FFH | | | | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | P2* | Port 2 | A0H | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH | | | | | B7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | | | P3* | Port 3 | вон | RD | WR | T1 | T0 | ĪNT1 | ĪNT0 | TxD | RxD | FFH | | DOON:"1 | Daniel Carl | 0711 | 014054 | CMCDO | | | 054 | 050 | | ID: | | | PCON# <sup>1</sup> | Power Control | 87H | SMOD1 | SMOD0 | _ | - | GF1 | GF0 | PD | IDL | 00xxx000B | SFRs are bit addressable. <sup>#</sup> SFRs are modified from or added to the 80C51 SFRs. Reserved bits. <sup>1.</sup> Reset value depends on reset source. <sup>2.</sup> The state of the ENBOOT bit depends on the status byte and PSEN when reset is exited. See the AUXR1 description on page 20. ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ Table 1. 89C51RC+/RD+ Special Function Registers (Continued) | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT A | ADDRESS | , SYMBO | L, OR AL | TERNATIV | E PORT | FUNCTIO | N<br>LSB | RESET<br>VALUE | |----------|----------------------|-------------------|--------|---------|---------|----------|----------|--------|---------|----------|----------------| | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | PSW* | Program Status Word | D0H | CY | AC | F0 | RS1 | RS0 | OV | _ | Р | 000000x0B | | RACAP2H# | Timer 2 Capture High | CBH | | | | | | | | | 00H | | RACAP2L# | Timer 2 Capture Low | CAH | | | | | | | | | 00H | | | | | | | | | | | | | | | SADDR# | Slave Address | A9H | | | | | | | | | 00H | | SADEN# | Slave Address Mask | В9Н | | | | | | | | | 00H | | SBUF | Serial Data Buffer | 99H | | | | | | | | | xxxxxxxxB | | | | | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | | SCON* | Serial Control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00H | | SP | Stack Pointer | 81H | | | | | | | | | 07H | | | | | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | TCON* | Timer Control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00H | | | | | | | | | | | | | | | | | | CF | CE | CD | CC | СВ | CA | C9 | C8 | | | T2CON* | Timer 2 Control | C8H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | 00H | | T2MOD# | Timer 2 Mode Control | C9H | - | _ | _ | _ | _ | - | T2OE | DCEN | xxxxxx00B | | TH0 | Timer High 0 | 8CH | | | | | | | | | 00H | | TH1 | Timer High 1 | 8DH | | | | | | | | | 00H | | TH2# | Timer High 2 | CDH | | | | | | | | | 00H | | TLO | Timer Low 0 | 8AH | | | | | | | | | 00H | | TL1 | Timer Low 1 | 8BH | | | | | | | | | 00H | | TL2# | Timer Low 2 | CCH | | | | | | | | | 00H | | THOD | Taran Mada | 0011 | CATE | 0/5 | | 140 | CATE | 0/= | L 144 | 1 110 | 0011 | | TMOD | Timer Mode | 89H | GATE | C/T | M1 | M0 | GATE | C/T | M1 | M0 | 00H | <sup>\*</sup> SFRs are bit addressable. #### **OSCILLATOR CHARACTERISTICS** XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator. To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed. #### **RESET** A reset is accomplished by holding the RST pin high for at least two machine cycles (24 oscillator periods), while the oscillator is running. To insure a good power-on reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-on, the voltage on $V_{CC}$ and RST must come up at the same time for a proper start-up. Ports 1, 2, and 3 will asynchronously be driven to their reset condition when a voltage above $V_{IH1}$ (min.) is applied to RESET. The value on the $\overline{\text{EA}}$ pin is latched when RST is deasserted and has no further effect. <sup>#</sup> SFRs are modified from or added to the 80C51 SFRs. Reserved bits. ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### LOW POWER MODES #### **Stop Clock Mode** The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and permits reduced system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power Down mode is suggested. #### Idle Mode In the idle mode (see Table 2), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. #### **Power-Down Mode** To save even more power, a Power Down mode (see Table 2) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2.0V and care must be taken to return $V_{CC}$ to the minimum specified operating voltages before the Power Down Mode is terminated. Either a hardware reset or external interrupt can be used to exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values. To properly terminate Power Down the reset or external interrupt should not be executed before $V_{\rm CC}$ is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10ms). With an external interrupt, INT0 and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down. #### POWER OFF FLAG The Power Off Flag (POF) is set by on-chip circuitry when the $V_{CC}$ level on the 89C51RX+ rises from 0 to 5V. The POF bit can be set or cleared by software allowing a user to determine if the reset is the result of a power-on or a warm start after powerdown. The $V_{CC}$ level must remain above 3V for the POF to remain unaffected by the $V_{CC}$ level. #### **Design Consideration** • When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory. #### ONCE™ Mode The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE Mode is invoked by: - 1. Pull ALE low while the device is in reset and PSEN is high; - 2. Hold ALE low as RST is deactivated. While the device is in ONCE Mode, the Port 0 pins go into a float state, and the other port pins and ALE and $\overline{\text{PSEN}}$ are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied. #### **Programmable Clock-Out** A 50% duty cycle clock can be programmed to come out on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed: - 1. to input the external clock for Timer/Counter 2, or - to output a 50% duty cycle clock ranging from 61Hz to 4MHz at a 16MHz operating frequency. To configure the Timer/Counter 2 as a clock generator, bit C/T2 (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer. The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation: $$\frac{\text{Oscillator Frequency}}{4\times (65536-\text{RCAP2H}, \text{RCAP2L})}$$ Where (RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer. In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same. Table 2. External Pin Status During Idle and Power-Down Mode | MODE | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 | |------------|----------------|-----|------|--------|--------|---------|--------| | Idle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power-down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-down | External | 0 | 0 | Float | Data | Data | Data | ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### **TIMER 2 OPERATION** #### Timer 2 Timer 2 is a 16-bit Timer/Counter which can operate as either an event timer or an event counter, as selected by $C/T2^*$ in the special function register T2CON (see Figure 1). Timer 2 has three operating modes: Capture, Auto-reload (up or down counting), and Baud Rate Generator, which are selected by bits in the T2CON as shown in Table 3. #### Capture Mode In the capture mode there are two options which are selected by bit EXEN2 in T2CON. If EXEN2=0, then timer 2 is a 16-bit timer or counter (as selected by C/T2\* in T2CON) which, upon overflowing sets bit TF2, the timer 2 overflow bit. This bit can be used to generate an interrupt (by enabling the Timer 2 interrupt bit in the IE register). If EXEN2= 1, Timer 2 operates as described above, but with the added feature that a 1- to -0 transition at external input T2EX causes the current value in the Timer 2 registers, TL2 and TH2, to be captured into registers RCAP2L and RCAP2H, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set, and EXF2 like TF2 can generate an interrupt (which vectors to the same location as Timer 2 overflow interrupt. The Timer 2 interrupt service routine can interrogate TF2 and EXF2 to determine which event caused the interrupt). The capture mode is illustrated in Figure 2 (There is no reload value for TL2 and TH2 in this mode. Even when a capture event occurs from T2EX, the counter keeps on counting T2EX pin transitions or osc/12 pulses.). #### Auto-Reload Mode (Up or Down Counter) In the 16-bit auto-reload mode, Timer 2 can be configured (as either a timer or counter $[C/\overline{T}2^*$ in T2CON]) then programmed to count up or down. The counting direction is determined by bit DCEN (Down Counter Enable) which is located in the T2MOD register (see Figure 3). When reset is applied the DCEN=0 which means Timer 2 will default to counting up. If DCEN bit is set, Timer 2 can count up or down depending on the value of the T2EX pin. Figure 4 shows Timer 2 which will count up automatically since DCEN=0. In this mode there are two options selected by bit EXEN2 in T2CON register. If EXEN2=0, then Timer 2 counts up to 0FFFFH and sets the TF2 (Overflow Flag) bit upon overflow. This causes the Timer 2 registers to be reloaded with the 16-bit value in RCAP2L and RCAP2H. The values in RCAP2L and RCAP2H are preset by software means. If EXEN2=1, then a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at input T2EX. This transition also sets the EXF2 bit. The Timer 2 interrupt, if enabled, can be generated when either TF2 or EXF2 are 1. In Figure 5 DCEN=1 which enables Timer 2 to count up or down. This mode allows pin T2EX to control the direction of count. When a logic 1 is applied at pin T2EX Timer 2 will count up. Timer 2 will overflow at 0FFFFH and set the TF2 flag, which can then generate an interrupt, if the interrupt is enabled. This timer overflow also causes the 16-bit value in RCAP2L and RCAP2H to be reloaded into the timer registers TL2 and TH2. When a logic 0 is applied at pin T2EX this causes Timer 2 to count down. The timer will underflow when TL2 and TH2 become equal to the value stored in RCAP2L and RCAP2H. Timer 2 underflow sets the TF2 flag and causes 0FFFFH to be reloaded into the timer registers TL2 and TH2. The external flag EXF2 toggles when Timer 2 underflows or overflows. This EXF2 bit can be used as a 17th bit of resolution if needed. The EXF2 flag does not generate an interrupt in this mode of operation. | a Timer 2 over<br>= 1.<br>en either a cap<br>hterrupt is enable be cleared by<br>tt, causes the s<br>causes Timer<br>et, causes timer<br>causes Timer | erflow and mu apture or reloa abled, EXF2 = by software. Ex e serial port to er 1 overflow to es serial port to | = 1 will cause the EXF2 does not consider EX | oy software. TF2 a negative tran he CPU to vecto cause an interru verflow pulses fo he receive clock verflow pulses f | nsition on T2EX and<br>or to the Timer 2<br>opt in up/down<br>or its receive clock<br>k.<br>for its transmit clock | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--| | = 1. en either a cap nterrupt is enals be cleared by et, causes the s causes Timer et, causes Timer causes Timer | apture or reloa<br>abled, EXF2 =<br>by software. Ex<br>e serial port to<br>er 1 overflow to<br>e serial port to | ad is caused by = 1 will cause the EXF2 does not control or use Timer 2 over to be used for the or use Timer 2 over the or use Timer 2 over the or th | a negative tran he CPU to vecto cause an interru verflow pulses fo he receive clock | nsition on T2EX and<br>or to the Timer 2<br>opt in up/down<br>or its receive clock<br>k.<br>for its transmit clock | | | | | = 1. en either a cap nterrupt is enals be cleared by et, causes the s causes Timer et, causes Timer causes Timer | apture or reloa<br>abled, EXF2 =<br>by software. Ex<br>e serial port to<br>er 1 overflow to<br>e serial port to | ad is caused by = 1 will cause the EXF2 does not control or use Timer 2 over to be used for the or use Timer 2 over the or use Timer 2 over the or th | a negative tran he CPU to vecto cause an interru verflow pulses fo he receive clock | nsition on T2EX and<br>or to the Timer 2<br>opt in up/down<br>or its receive clock<br>k.<br>for its transmit clock | | | | | nterrupt is enable be cleared by et, causes the second causes Timer et, causes Timer causes Timer | abled, EXF2 = by software. Exerial port to er 1 overflow to exerial port to | = 1 will cause the EXF2 does not consider EX | he CPU to vector<br>cause an interruiverflow pulses for<br>he receive clock<br>verflow pulses for | or to the Timer 2 upt in up/down or its receive clock k. for its transmit clock | | | | | causes Timer<br>et, causes the s<br>causes Timer | er 1 overflow to<br>e serial port to | to be used for the use Timer 2 or | he receive clocl<br>verflow pulses f | k.<br>for its transmit cloc | | | | | causes Timer | | | | | | | | | | | Transmit clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its transmit clock in modes 1 and 3. TCLK = 0 causes Timer 1 overflows to be used for the transmit clock. | | | | | | | Timer 2 external enable flag. When set, allows a capture or reload to occur as a result of a negative transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to ignore events at T2EX. | | | | | | | | | Start/stop control for Timer 2. A logic 1 starts the timer. | | | | | | | | | Timer or counter select. (Timer 2) 0 = Internal timer (OSC/12) 1 = External event counter (falling edge triggered). | | | | | | | | | , | | | | | | | | | ( t | ner 2)<br>(OSC/12)<br>t counter (fall<br>set, captures<br>cur either wit | ner 2) (OSC/12) t counter (falling edge trig<br>set, captures will occur or<br>cur either with Timer 2 ov | ner 2) (OSC/12) t counter (falling edge triggered). set, captures will occur on negative transi cur either with Timer 2 overflows or negat | ner 2) (OSC/12) t counter (falling edge triggered). set, captures will occur on negative transitions at T2EX if | | | | Figure 1. Timer/Counter 2 (T2CON) Control Register ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ Table 3. Timer 2 Operating Modes | RCLK + TCLK | CP/RL2 | TR2 | MODE | |-------------|--------|-----|---------------------| | 0 | 0 | 1 | 16-bit Auto-reload | | 0 | 1 | 1 | 16-bit Capture | | 1 | Х | 1 | Baud rate generator | | X | Х | 0 | (off) | Figure 2. Timer 2 in Capture Mode Figure 3. Timer 2 Mode (T2MOD) Control Register Figure 4. Timer 2 in Auto-Reload Mode (DCEN = 0) Figure 5. Timer 2 Auto Reload Mode (DCEN = 1) ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 6. Timer 2 in Baud Rate Generator Mode Table 4. Timer 2 Generated Commonly Used Baud Rates | Baud Rate | Oce From | Time | er 2 | |-----------|----------|--------|--------| | Baud Rate | Osc Freq | RCAP2H | RCAP2L | | 375K | 12MHz | FF | FF | | 9.6K | 12MHz | FF | D9 | | 2.8K | 12MHz | FF | B2 | | 2.4K | 12MHz | FF | 64 | | 1.2K | 12MHz | FE | C8 | | 300 | 12MHz | FB | 1E | | 110 | 12MHz | F2 | AF | | 300 | 6MHz | FD | 8F | | 110 | 6MHz | F9 | 57 | #### **Baud Rate Generator Mode** Bits TCLK and/or RCLK in T2CON (Table 4) allow the serial port transmit and receive baud rates to be derived from either Timer 1 or Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit baud rate generator. When TCLK= 1, Timer 2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port receive baud rate. With these two bits, the serial port can have different receive and transmit baud rates – one generated by Timer 1, the other by Timer 2. Figure 6 shows the Timer 2 in baud rate generation mode. The baud rate generation mode is like the auto-reload mode,in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software. The baud rates in modes 1 and 3 are determined by Timer 2's overflow rate given below: Modes 1 and 3 Baud Rates = $$\frac{\text{Timer 2 Overflow Rate}}{16}$$ The timer can be configured for either "timer" or "counter" operation. In many applications, it is configured for "timer" operation ( $C/\overline{T}2^*=0$ ). Timer operation is different for Timer 2 when it is being used as a baud rate generator. Usually, as a timer it would increment every machine cycle (i.e., 1/12 the oscillator frequency). As a baud rate generator, it increments every state time (i.e., 1/2 the oscillator frequency). Thus the baud rate formula is as follows: Modes 1 and 3 Baud Rates = $$\frac{\text{Oscillator Frequency}}{[32 \times [65536 - (\text{RCAP2H}, \text{RCAP2L})]]}$$ Where: (RCAP2H, RCAP2L)= The content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer. The Timer 2 as a baud rate generator mode shown in Figure 6, is valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a rollover in TH2 does not set TF2, and will not generate an interrupt. Thus, the Timer 2 interrupt does not have to be disabled when Timer 2 is in the baud rate generator mode. Also if the EXEN2 (T2 external enable flag) is set, a 1-to-0 transition in T2EX (Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2). Therefore when Timer 2 is in use as a baud rate generator, T2EX can be used as an additional external interrupt, if needed. ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ When Timer 2 is in the baud rate generator mode, one should not try to read or write TH2 and TL2. As a baud rate generator, Timer 2 is incremented every state time (osc/2) or asynchronously from pin T2; under these conditions, a read or write of TH2 or TL2 may not be accurate. The RCAP2 registers may be read, but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers. Table 4 shows commonly used baud rates and how they can be obtained from Timer 2. #### **Summary Of Baud Rate Equations** Timer 2 is in baud rate generating mode. If Timer 2 is being clocked through pin T2(P1.0) the baud rate is: Baud Rate = $$\frac{\text{Timer 2 Overflow Rate}}{16}$$ If Timer 2 is being clocked internally, the baud rate is: Baud Rate = $$\frac{f_{OSC}}{[32 \times [65536 - (RCAP2H, RCAP2L)]]}$$ Where f<sub>OSC</sub>= Oscillator Frequency To obtain the reload value for RCAP2H and RCAP2L, the above equation can be rewritten as: RCAP2H, RCAP2L = $$65536 - \left(\frac{f_{OSC}}{32 \times Baud \ Rate}\right)$$ #### **Timer/Counter 2 Set-up** Except for the baud rate generator mode, the values given for T2CON do not include the setting of the TR2 bit. Therefore, bit TR2 must be set, separately, to turn the timer on. see Table 5 for set-up of Timer 2 as a timer. Also see Table 6 for set-up of Timer 2 as a counter. Table 5. Timer 2 as a Timer | | T2CON | | | | | |---------------------------------------------------------|------------------------------|------------------------------|--|--|--| | MODE | INTERNAL CONTROL<br>(Note 1) | EXTERNAL CONTROL<br>(Note 2) | | | | | 16-bit Auto-Reload | 00H | 08H | | | | | 16-bit Capture | 01H | 09H | | | | | Baud rate generator receive and transmit same baud rate | 34H | 36H | | | | | Receive only | 24H | 26H | | | | | Transmit only | 14H | 16H | | | | #### Table 6. Timer 2 as a Counter | | TM | OD | |-------------|------------------------------|------------------------------| | MODE | INTERNAL CONTROL<br>(Note 1) | EXTERNAL CONTROL<br>(Note 2) | | 16-bit | 02H | 0AH | | Auto-Reload | 03H | 0BH | #### NOTES: - 1. Capture/reload occurs only on timer/counter overflow. - 2. Capture/reload occurs on timer/counter overflow and a 1-to-0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate generator mode. ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### **Enhanced UART** The UART operates in all of the usual modes that are described in the first section of *Data Handbook IC20, 80C51-Based 8-Bit Microcontrollers*. In addition the UART can perform framing error detect by looking for missing stop bits, and automatic address recognition. The UART also fully supports multiprocessor communication as does the standard 80C51 UART. When used for framing error detect the UART looks for missing stop bits in the communication. A missing bit will set the FE bit in the SCON register. The FE bit shares the SCON.7 bit with SM0 and the function of SCON.7 is determined by PCON.6 (SMOD0) (see Figure 7). If SMOD0 is set then SCON.7 functions as FE. SCON.7 functions as SM0 when SMOD0 is cleared. When used as FE SCON.7 can only be cleared by software. Refer to Figure 8. #### **Automatic Address Recognition** Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9 bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data. Automatic address recognition is shown in Figure 9. The 8 bit mode is called Mode 1. In this mode the RI flag will be set if SM2 is enabled and the information received has a valid stop bit following the 8 address bits and the information is either a Given or Broadcast address. Mode 0 is the Shift Register mode and SM2 is ignored. Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to b used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme: Slave 0 SADDR = 1100 0000 SADEN = 1111 1101 Given = 1100 00X0 Slave 1 SADDR = 1100 0000 SADEN = 1111 1110 Given = 1100 000X In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000. In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0: | Slave 0 | SADDR | = | 1100 0000 | |---------|-------|---|------------------| | | SADEN | = | 1111 1001 | | | Given | = | 1100 0XX0 | | Slave 1 | SADDR | = | 1110 0000 | | | SADEN | = | 1111 1010 | | | Given | = | 1110 0X0X | | Slave 2 | SADDR | = | 1110 0000 | | | SADEN | = | <u>1111 1100</u> | | | Given | = | 1110 00XX | In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2 = 1 to exclude slave 2. The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are trended as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal. Upon reset SADDR (SFR address 0A9H) and SADEN (SFR address 0B9H) are leaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard 80C51 type UART drivers which do not make use of this feature. ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 7. SCON: Serial Port Control Register ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 8. UART Framing Error Detection Figure 9. UART Multiprocessor Communication, Automatic Address Recognition ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### **Interrupt Priority Structure** The 89C51RC+/RD+ have a 7-source four-level interrupt structure (see Table 7). There are 3 SFRs associated with the four-level interrupt. They are the IE, IP, and IPH. (See Figures 10, 11, and 12.) The IPH (Interrupt Priority High) register makes the four-level interrupt structure possible. The IPH is located at SFR address B7H. The structure of the IPH register and a description of its bits is shown in Figure 12. The function of the IPH SFR is simple and when combined with the IP SFR determines the priority of each interrupt. The priority of each interrupt is determined as shown in the following table: | PRIORITY BITS | | INTERRUPT PRIORITY LEVEL | |---------------|------|----------------------------| | IPH.x | IP.x | INTERROPT PRIORITY LEVEL | | 0 | 0 | Level 0 (lowest priority) | | 0 | 1 | Level 1 | | 1 | 0 | Level 2 | | 1 | 1 | Level 3 (highest priority) | The priority scheme for servicing the interrupts is the same as that for the 80C51, except there are four interrupt levels rather than two as on the 80C51. An interrupt will be serviced as long as an interrupt of equal or higher priority is not already being serviced. If an interrupt of equal or higher level priority is being serviced, the new interrupt will wait until it is finished before being serviced. If a lower priority level interrupt is being serviced, it will be stopped and the new interrupt serviced. When the new interrupt is finished, the lower priority level interrupt that was stopped will be completed. Table 7. Interrupt Table | SOURCE | POLLING PRIORITY | REQUEST BITS | HARDWARE CLEAR? | VECTOR ADDRESS | |--------|------------------|---------------------|---------------------------------------|----------------| | X0 | 1 | IE0 | N (L) <sup>1</sup> Y (T) <sup>2</sup> | 03H | | T0 | 2 | TP0 | Υ | 0BH | | X1 | 3 | IE1 | N (L) Y (T) | 13H | | T1 | 4 | TF1 | Υ | 1BH | | PCA | 5 | CF, CCFn<br>n = 0-4 | N | 33H | | SP | 6 | RI, TI | N | 23H | | T2 | 7 | TF2, EXF2 | N | 2BH | #### NOTES: - 1. L = Level activated - 2. T = Transition activated | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----------|--------|--------------------------------|--------------------------|-----------|-----------------------|-----|-----|-----------| | | IE (0A8H) | EA | EC | ET2 | ES | ET1 | EX1 | ET0 | EX0 | | | | | Bit = 1 ena<br>Bit = 0 dis | ables the i<br>ables it. | nterrupt. | | | | | | BIT | SYMBOL | FUNC | TION | | | | | | | | IE.7 | EA | | | | | rrupts are earing its | | | each inte | | IE.6 | EC | PCA ii | CA interrupt enable bit | | | | | | | | IE.5 | ET2 | Timer | mer 2 interrupt enable bit. | | | | | | | | IE.4 | ES | Serial | Port inter | upt enabl | e bit. | | | | | | IE.3 | ET1 | Timer | mer 1 interrupt enable bit. | | | | | | | | IE.2 | EX1 | Extern | ternal interrupt 1 enable bit. | | | | | | | | IE.1 | ET0 | | | | | | | | | | IE.0 | EX0 | Extern | al interru | ot 0 enable | e bit. | | | | | Figure 10. IE Registers ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 11. IP Registers Figure 12. IPH Registers ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### **Reduced EMI Mode** The AO bit (AUXR.0) in the AUXR register when set disables the ALE output. #### **Reduced EMI Mode** #### AUXR (8EH) #### **Dual DPTR** The dual DPTR structure (see Figure 13) is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 that allows the program code to switch between them. New Register Name: AUXR1# SFR Address: A2HReset Value: xxxxxxx0B #### AUXR1 (A2H) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|--------|---|-----|---|---|-----| | ı | - | - | ENBOOT | - | GF2 | 0 | - | DPS | Where: DPS = AUXR1/bit0 = Switches between DPTR0 and DPTR1. | Select Reg | DPS | |------------|-----| | DPTR0 | 0 | | DPTR1 | 1 | The DPS bit status should be saved by software when switching between DPTR0 and DPTR1. The GF2 bit is a general purpose user-defined flag. Note that bit 2 is not writable and is always read as a zero. This allows the DPS bit to be quickly toggled simply by executing an INC AUXR1 instruction without affecting the GF2 bit. The ENBOOT bit determines whether the BOOTROM is enabled or disabled. This bit will automatically be set if the status byte is non zero during reset or $\overline{\text{PSEN}}$ is pulled low, ALE floats high, and EA > V $_{\text{IH}}$ on the falling edge of reset. Otherwise, this bit will be cleared during reset. Figure 13. #### **DPTR Instructions** The instructions that refer to DPTR refer to the data pointer that is currently selected using the AUXR1/bit 0 register. The six instructions that use the DPTR are as follows: | INC DPTR | Increments the data pointer by 1 | |-------------------|-------------------------------------------| | MOV DPTR, #data16 | Loads the DPTR with a 16-bit constant | | MOV A, @ A+DPTR | Move code byte relative to DPTR to ACC | | MOVX A, @ DPTR | Move external RAM (16-bit address) to ACC | | MOVX @ DPTR , A | Move ACC to external RAM (16-bit address) | | JMP @ A + DPTR | Jump indirect relative to DPTR | The data pointer can be accessed on a byte-by-byte basis by specifying the low or high byte in an instruction which accesses the SFRs. See application note AN458 for more details. ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### **Programmable Counter Array (PCA)** The Programmable Counter Array available on the and 89C51RX+ is a special 16-bit Timer that has five 16-bit capture/compare modules associated with it. Each of the modules can be programmed to operate in one of four modes: rising and/or falling edge capture, software timer, high-speed output, or pulse width modulator. Each module has a pin associated with it in port 1. Module 0 is connected to P1.3(CEX0), module 1 to P1.4(CEX1), etc. The basic PCA configuration is shown in Figure 14. The PCA timer is a common time base for all five modules and can be programmed to run at: 1/12 the oscillator frequency, 1/4 the oscillator frequency, the Timer 0 overflow, or the input on the ECI pin (P1.2). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD SFR as follows (see Figure 17): #### CPS1 CPS0 PCA Timer Count Source 0 0 1/12 oscillator frequency 1 1/4 oscillator frequency 1 0 Timer 0 overflow 0 1 1 External Input at ECI pin In the CMOD SFR are three additional bits associated with the PCA. They are CIDL which allows the PCA to stop during idle mode, WDTE which enables or disables the watchdog function on module 4, and ECF which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows. These functions are shown in Figure 15. The watchdog timer function is implemented in module 4 (see Figure 24). The CCON SFR contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (refer to Figure 18). To run the PCA the CR bit (CCON.6) must be set by software. The PCA is shut off by clearing this bit. The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set, The CF bit can only be cleared by software. Bits 0 through 4 of the CCON register are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software. The PCA interrupt system shown in Figure 16. Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (see Figure 19). The registers contain the bits that control the mode that each module will operate in. The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. PWM (CCAPMn.1) enables the pulse width modulation mode. The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register. The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register. The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition. The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function. Figure 20 shows the CCAPMn settings for the various PCA functions There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output. Figure 14. Programmable Counter Array (PCA) ## 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 15. PCA Timer/Counter Figure 16. PCA Interrupt System ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ Figure 17. CMOD: PCA Counter Mode Register Figure 18. CCON: PCA Counter Control Register ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 19. CCAPMn: PCA Modules Compare/Capture Registers | _ | ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMn | ECCFn | MODULE FUNCTION | |---|-------|-------|-------|------|------|------|-------|---------------------------------------------------| | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No operation | | Х | Х | 1 | 0 | 0 | 0 | 0 | Х | 16-bit capture by a positive-edge trigger on CEXn | | Х | Х | 0 | 1 | 0 | 0 | 0 | Х | 16-bit capture by a negative trigger on CEXn | | Х | Х | 1 | 1 | 0 | 0 | 0 | Х | 16-bit capture by a transition on CEXn | | Х | 1 | 0 | 0 | 1 | 0 | 0 | Х | 16-bit Software Timer | | Х | 1 | 0 | 0 | 1 | 1 | 0 | Х | 16-bit High Speed Output | | Х | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 8-bit PWM | | Х | 1 | 0 | 0 | 1 | Х | 0 | Х | Watchdog Timer | Figure 20. PCA Module Modes (CCAPMn Register) #### **PCA Capture Mode** To use one of the PCA modules in the capture mode either one or both of the CCAPM bits CAPN and CAPP for that module must be set. The external CEX input for the module (on port 1) is sampled for a transition. When a valid transition occurs the PCA hardware loads the value of the PCA counter registers (CH and CL) into the module's capture registers (CCAPnL and CCAPnH). If the CCFn bit for the module in the CCON SFR and the ECCFn bit in the CCAPMn SFR are set then an interrupt will be generated. Refer to Figure 21. #### 16-bit Software Timer Mode The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (see Figure 22). #### **High Speed Output Mode** In this mode the CEX output (on port 1) associated with the PCA module will toggle each time a match occurs between the PCA counter and the module's capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPMn SFR must be set (see Figure 23). #### **Pulse Width Modulator Mode** All of the PCA modules can be used as PWM outputs. Figure 24 shows the PWM function. The frequency of the output depends on the source for the PCA timer. All of the modules will have the same frequency of output because they all share the PCA timer. The duty cycle of each module is independently variable using the module's capture register CCAPLn. When the value of the PCA CL SFR is less than the value in the module's CCAPLn SFR the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPLn is reloaded with the value in CCAPHn. the allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPMn register must be set to enable the PWM mode. ## 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 21. PCA Capture Mode Figure 22. PCA Compare Mode Figure 23. PCA High Speed Output Mode Figure 24. PCA PWM Mode ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 25. PCA Watchdog Timer m(Module 4 only) #### **PCA Watchdog Timer** An on-board watchdog timer is available with the PCA to improve the reliability of the system without increasing chip count. Watchdog timers are useful for systems that are susceptible to noise, power glitches, or electrostatic discharge. Module 4 is the only PCA module that can be programmed as a watchdog. However, this module can still be used for other modes if the watchdog is not needed. Figure 25 shows a diagram of how the watchdog works. The user pre-loads a 16-bit value in the compare registers. Just like the other compare modes, this 16-bit value is compared to the PCA timer value. If a match is allowed to occur, an internal reset will be generated. This will not cause the RST pin to be driven high. In order to hold off the reset, the user has three options: - periodically change the compare value so it will never match the PCA timer, - 2. periodically change the PCA timer value so it will never match the compare values, or - disable the watchdog by clearing the WDTE bit before a match occurs and then re-enable it. The first two options are more reliable because the watchdog timer is never disabled as in option #3. If the program counter ever goes astray, a match will eventually occur and cause an internal reset. The second option is also not recommended if other PCA modules are being used. Remember, the PCA timer is the time base for all modules; changing the time base for other modules would not be a good idea. Thus, in most applications the first solution is the best option. Figure 26 shows the code for initializing the watchdog timer. Module 4 can be configured in either compare mode, and the WDTE bit in CMOD must also be set. The user's software then must periodically change (CCAP4H,CCAP4L) to keep a match from occurring with the PCA timer (CH,CL). This code is given in the WATCHDOG routine in Figure 26. This routine should not be part of an interrupt service routine, because if the program counter goes astray and gets stuck in an infinite loop, interrupts will still be serviced and the watchdog will keep getting reset. Thus, the purpose of the watchdog would be defeated. Instead, call this subroutine from the main program within $2^{16}$ count of the PCA timer. ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ ``` MOV CCAP4L, #4CH ; Module 4 in compare mode MOV CCAP4L, #0FFH ; Write to low byte first Before PCB + i--- INIT_WATCHDOG: ; Before PCA timer counts up to ; FFFF Hex, these compare values ; must be changed ORL CMOD, #40H ; Set the WDTE bit to enable the ; watchdog timer without changing ; the other bits in CMOD ; Main program goes here, but CALL WATCHDOG periodically. ; ************************************ WATCHDOG: ; Hold off interrupts CLR EA MOV CCAP4L, #00 ; Next compare value is within MOV CCAP4H, CH ; 255 countts of the current PC ; 255 countts of the current PCA SETB EA ; timer value RET ``` Figure 26. PCA Watchdog Timer Initialization Code ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### **Expanded Data RAM Addressing** The 89C51RX+ has internal data memory that is mapped into four separate segments: the lower 128 bytes of RAM, upper 128 bytes of RAM, 128 bytes Special Function Register (SFR), and 256 bytes (768 for RD+) expanded RAM (ERAM). The four segments are: - The Lower 128 bytes of RAM (addresses 00H to 7FH) are directly and indirectly addressable. - The Upper 128 bytes of RAM (addresses 80H to FFH) are indirectly addressable only. - The Special Function Registers, SFRs, (addresses 80H to FFH) are directly addressable only. - The 256-bytes (768 for RD+) expanded RAM (ERAM, 00H – FFH) are indirectly accessed by move external instruction, MOVX, and with the EXTRAM bit cleared, see Figure 27. The Lower 128 bytes can be accessed by either direct or indirect addressing. The Upper 128 bytes can be accessed by indirect addressing only. The Upper 128 bytes occupy the same address space as the SFR. That means they have the same address, but are physically separate from SFR space. When an instruction accesses an internal location above address 7FH, the CPU knows whether the access is to the upper 128 bytes of data RAM or to SFR space by the addressing mode used in the instruction. Instructions that use direct addressing access SFR space. For example: #### MOV 0A0H,#data accesses the SFR at location 0A0H (which is P2). Instructions that use indirect addressing access the Upper 128 bytes of data RAM. For example: MOV @R0,#data where R0 contains 0A0H, accesses the data byte at address 0A0H, rather than P2 (whose address is 0A0H). The ERAM can be accessed by indirect addressing, with EXTRAM bit cleared and MOVX instructions. This part of memory is physically located on-chip, logically occupies the first 256-bytes (768 for RD+) of external data memory. With EXTRAM = 0, the ERAM is indirectly addressed, using the MOVX instruction in combination with any of the registers R0, R1 of the selected bank or DPTR. An access to ERAM will not affect ports P0, P3.6 (WR#) and P3.7 (RD#). P2 SFR is output during external addressing. For example, with EXTRAM = 0, #### MOVX @R0,#data where R0 contains 0A0H, access the ERAM at address 0A0H rather than external memory. An access to external data memory locations higher than FFH (2FF for RD+) (i.e., 0100H to FFFFH) will be performed with the MOVX DPTR instructions in the same way as in the standard 80C51, so with P0 and P2 as data/address bus, and P3.6 and P3.7 as write and read timing signals. Refer to Figure 28. With EXTRAM = 1, MOVX @Ri and MOVX @DPTR will be similar to the standard 80C51. MOVX @ Ri will provide an 8-bit address multiplexed with data on Port 0 and any output port pins can be used to output higher order address bits. This is to provide the external paging capability. MOVX @DPTR will generate a 16-bit address. Port 2 outputs the high-order eight address bits (the contents of DPH) while Port 0 multiplexes the low-order eight address bits (DPL) with data. MOVX @Ri and MOVX @DPTR will generate either read or write signals on P3.6 (WR) and P3.7 (RD). The stack pointer (SP) may be located anywhere in the 256 bytes RAM (lower and upper RAM) internal data memory. The stack may not be located in the ERAM. Figure 27. AUXR: Auxiliary Register (RX+ only) #### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512-1K RAM 89C51RC+/RD+ Figure 28. Internal and External Data Memory Address Space with EXTRAM = 0 #### **ABSOLUTE MAXIMUM RATINGS**<sup>1, 2, 3</sup> | PARAMETER | RATING | UNIT | |----------------------------------------------------------------------------------------------|------------------------|------| | Operating temperature under bias | 0 to +70 or -40 to +85 | °C | | Storage temperature range | -65 to +150 | °C | | Voltage on EA/V <sub>PP</sub> pin to V <sub>SS</sub> | 0 to +13.0 | V | | Voltage on any other pin to V <sub>SS</sub> | -0.5 to +6.5 | V | | Maximum I <sub>OL</sub> per I/O pin | 15 | mA | | Power dissipation (based on package heat transfer limitations, not device power consumption) | 1.5 | W | - 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied. - This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise - Programming is guaranteed from 0°C to T<sub>max</sub> for all devices. #### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512-1K RAM 89C51RC+/RD+ #### DC ELECTRICAL CHARACTERISTICS $T_{amb} = 0^{\circ}C \text{ to } +70^{\circ}C \text{ or } -40^{\circ}C \text{ to } +85^{\circ}C; 5V \pm 10\%; V_{SS} = 0V$ | OVMDOL | DADAMETER | TEST | | LIMITS | | | |------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------|------------------|-------------------------|----------| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP <sup>1</sup> | MAX | UNIT | | V <sub>IL</sub> | Input low voltage | 4.5V < V <sub>CC</sub> < 5.5V | -0.5 | | 0.2V <sub>CC</sub> -0.1 | V | | V <sub>IH</sub> | Input high voltage (ports 0, 1, 2, 3, EA) | | 0.2V <sub>CC</sub> +0.9 | | V <sub>CC</sub> +0.5 | V | | V <sub>IH1</sub> | Input high voltage, XTAL1, RST | | 0.7V <sub>CC</sub> | | V <sub>CC</sub> +0.5 | V | | V <sub>OL</sub> | Output low voltage, ports 1, 2, 3 8 | $V_{CC} = 4.5V$ $I_{OL} = 1.6 \text{mA}^2$ | | | 0.4 | V | | V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN 8, 7 | $V_{CC} = 4.5V$ $I_{OL} = 3.2 \text{mA}^2$ | | | 0.4 | V | | V <sub>OH</sub> | Output high voltage, ports 1, 2, 3 <sup>3</sup> | V <sub>CC</sub> = 4.5V<br>I <sub>OH</sub> = -30μA | V <sub>CC</sub> - 0.7 | | | V | | V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup> | $V_{CC} = 4.5V$ $I_{OH} = -3.2$ mA | V <sub>CC</sub> - 0.7 | | | V | | I <sub>IL</sub> | Logical 0 input current, ports 1, 2, 3 | V <sub>IN</sub> = 0.4V | -1 | | -75 | μΑ | | I <sub>TL</sub> | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup> | V <sub>IN</sub> = 2.0V<br>See note 4 | | | -650 | μΑ | | ILI | Input leakage current, port 0 | $0.45 < V_{IN} < V_{CC} - 0.3$ | | | ±10 | μΑ | | I <sub>CC</sub> | Power supply current (see Figure 36): Active mode (see Note 5) Idle mode (see Note 5) | See note 5 | | | | | | | Power-down mode or clock stopped (see Figure 40 for conditions) | $T_{amb} = 0$ °C to $70$ °C<br>$T_{amb} = -40$ °C to $+85$ °C | | 20 | 100<br>125 | μA<br>μA | | R <sub>RST</sub> | Internal reset pull-down resistor | | 40 | | 225 | kΩ | | C <sub>IO</sub> | Pin capacitance <sup>10</sup> (except EA) | | | | 15 | pF | #### NOTES: - 1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V. - Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the VOLs of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no single output sinks more than 5mA and no more than two outputs exceed the test conditions. - 3. Capacitive loading on ports 0 and 2 may cause the $V_{OH}$ on ALE and PSEN to momentarily fall below the $V_{CC}$ -0.7 specification when the address bits are stabilizing. - Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when V<sub>IN</sub> is approximately 2V. - 5. See Figures 37 through 40 for I<sub>CC</sub> test conditions and Figure 36 for I<sub>CC</sub> vs Freq. Active mode: $I_{CC(MAX)} = (0.9 \times FREQ. + 20) \text{mA}$ for all devices. Idle mode: $I_{CC(MAX)} = (0.37 \times FREQ. + 1.0) \text{mA}$ 6. This value applies to $T_{amb} = 0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ . - Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF. - 8. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum IOL per port pin: 15mA (\*NOTE: This is 85°C specification.) Maximum I<sub>OL</sub> per 8-bit port: 26mA Maximum total I<sub>OL</sub> for all outputs: 71mA If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. - ALE is tested to $V_{OH1}$ , except when ALE is off then $V_{OH}$ is the voltage specification. - 10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF (except $\overline{EA}$ is 25pF). 11. Programming is guaranteed from 0°C to T<sub>max</sub> for all devices. ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512-1K RAM 89C51RC+/RD+ #### **AC ELECTRICAL CHARACTERISTICS** $T_{amb} = 0^{\circ}C$ to +70°C or -40°C to +85°C, $V_{CC} = 5V \pm 10\%$ , $V_{SS} = 0V^{1, 2, 3}$ | | | | VARIABL | E CLOCK <sup>4</sup> | 33MHz | 55 30 5 70 10 60 32 90 105 140 | | |---------------------|--------|----------------------------------------------------|--------------------------|--------------------------|-------|--------------------------------|------| | SYMBOL | FIGURE | PARAMETER | MIN | MAX | MIN | MAX | דואט | | 1/t <sub>CLCL</sub> | 29 | Oscillator frequency Speed versions: I;J;U (33MHz) | 3.5 | 33 | 3.5 | 33 | MHz | | t <sub>LHLL</sub> | 29 | ALE pulse width | 2t <sub>CLCL</sub> -40 | | 21 | | ns | | t <sub>AVLL</sub> | 29 | Address valid to ALE low | t <sub>CLCL</sub> -25 | | 5 | | ns | | t <sub>LLAX</sub> | 29 | Address hold after ALE low | t <sub>CLCL</sub> -25 | | 5 | | ns | | t <sub>LLIV</sub> | 29 | ALE low to valid instruction in | | 4t <sub>CLCL</sub> -65 | | 55 | ns | | t <sub>LLPL</sub> | 29 | ALE low to PSEN low | t <sub>CLCL</sub> -25 | | 5 | | ns | | t <sub>PLPH</sub> | 29 | PSEN pulse width | 3t <sub>CLCL</sub> -45 | | 45 | | ns | | t <sub>PLIV</sub> | 29 | PSEN low to valid instruction in | | 3t <sub>CLCL</sub> -60 | | 30 | ns | | t <sub>PXIX</sub> | 29 | Input instruction hold after PSEN | 0 | | 0 | | ns | | t <sub>PXIZ</sub> | 29 | Input instruction float after PSEN | | t <sub>CLCL</sub> -25 | | 5 | ns | | t <sub>AVIV</sub> | 29 | Address to valid instruction in | | 5t <sub>CLCL</sub> -80 | | 70 | ns | | t <sub>PLAZ</sub> | 29 | PSEN low to address float | | 10 | | 10 | ns | | Data Mem | ory | | • | | • | • | | | t <sub>RLRH</sub> | 30, 31 | RD pulse width | 6t <sub>CLCL</sub> -100 | | 82 | | ns | | t <sub>WLWH</sub> | 30, 31 | WR pulse width | 6t <sub>CLCL</sub> -100 | | 82 | | ns | | t <sub>RLDV</sub> | 30, 31 | RD low to valid data in | 1 | 5t <sub>CLCL</sub> -90 | | 60 | ns | | t <sub>RHDX</sub> | 30, 31 | Data hold after RD | 0 | | 0 | | ns | | t <sub>RHDZ</sub> | 30, 31 | Data float after RD | | 2t <sub>CLCL</sub> -28 | | 32 | ns | | t <sub>LLDV</sub> | 30, 31 | ALE low to valid data in | | 8t <sub>CLCL</sub> -150 | | 90 | ns | | t <sub>AVDV</sub> | 30, 31 | Address to valid data in | | 9t <sub>CLCL</sub> -165 | | 105 | ns | | t <sub>LLWL</sub> | 30, 31 | ALE low to RD or WR low | 3t <sub>CLCL</sub> -50 | 3t <sub>CLCL</sub> +50 | 40 | 140 | ns | | t <sub>AVWL</sub> | 30, 31 | Address valid to WR low or RD low | 4t <sub>CLCL</sub> -75 | | 45 | | ns | | t <sub>QVWX</sub> | 30, 31 | Data valid to WR transition | t <sub>CLCL</sub> -30 | | 0 | | ns | | t <sub>WHQX</sub> | 30, 31 | Data hold after WR | t <sub>CLCL</sub> -25 | | 5 | | ns | | t <sub>QVWH</sub> | 31 | Data valid to WR high | 7t <sub>CLCL</sub> -130 | | 80 | | ns | | t <sub>RLAZ</sub> | 30, 31 | RD low to address float | | 0 | | 0 | ns | | t <sub>WHLH</sub> | 30, 31 | RD or WR high to ALE high | t <sub>CLCL</sub> -25 | t <sub>CLCL</sub> +25 | 5 | 55 | ns | | External C | lock | | , | | | • | | | t <sub>CHCX</sub> | 33 | High time | 17 | tclcl-tclcx | | | ns | | t <sub>CLCX</sub> | 33 | Low time | 17 | tclcl-tchcx | | | ns | | t <sub>CLCH</sub> | 33 | Rise time | | 5 | | | ns | | t <sub>CHCL</sub> | 33 | Fall time | | 5 | | | ns | | Shift Regi | ster | 1 | | | | | | | t <sub>XLXL</sub> | 32 | Serial port clock cycle time | 12t <sub>CLCL</sub> | | 360 | | ns | | t <sub>QVXH</sub> | 32 | Output data setup to clock rising edge | 10t <sub>CLCL</sub> -133 | | 167 | | ns | | t <sub>XHQX</sub> | 32 | Output data hold after clock rising edge | 2t <sub>CLCL</sub> -80 | | 50 | | ns | | t <sub>XHDX</sub> | 32 | Input data hold after clock rising edge | 0 | | 0 | | ns | | t <sub>XHDV</sub> | 32 | Clock rising edge to input data valid | | 10t <sub>CLCL</sub> -133 | | 167 | ns | - Parameters are valid over operating temperature range unless otherwise specified. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF. - 3. Interfacing the microcontroller to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0 4. Parts are guaranteed to operate down to 0Hz. ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ #### **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are: A - Address C - Clock D - Input data H - Logic level high I – Instruction (program memory contents) L - Logic level low, or ALE P - PSEN Q - Output data $R - \overline{RD}$ signal t - Time V - Valid W- WR signal X - No longer a valid logic level Z - Float **Examples:** t<sub>AVLL</sub> = Time for address valid to ALE low. $t_{LLPL}$ =Time for ALE low to $\overline{PSEN}$ low. Figure 29. External Program Memory Read Cycle Figure 30. External Data Memory Read Cycle Figure 31. External Data Memory Write Cycle Figure 32. Shift Register Mode Timing Figure 33. External Clock Drive ### 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 34. AC Testing Input/Output Figure 35. Float Waveform $\mbox{Figure 36. I}_{\mbox{CC}} \mbox{ vs. FREQ} \\ \mbox{Valid only within frequency specifications of the device under test} \\$ ## 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM #### 89C51RC+/RD+ Figure 37. I<sub>CC</sub> Test Condition, Active Mode All other pins are disconnected Figure 38. I<sub>CC</sub> Test Condition, Idle Mode All other pins are disconnected Figure 39. Clock Signal Waveform for $I_{CC}$ Tests in Active and Idle Modes $t_{CLCH} = t_{CHCL} = 5 ns$ Figure 40. $I_{CC}$ Test Condition, Power Down Mode All other pins are disconnected. $V_{CC}$ = 2V to 5.5V # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ #### FLASH EPROM MEMORY ## **GENERAL DESCRIPTION** The 89C51RX+ FLASH memory augments EPROM functionality with in-circuit electrical erasure and programming. The FLASH can be read and written as bytes. The Chip Erase operation will erase the entire program memory. The Block Erase function can erase any FLASH byte block. In-system programming and standard parallel programming are both available. On-chip erase and write timing generation contribute to a user friendly programming interface. The 89C51RX+ FLASH reliably stores memory contents even after 1000 erase and program cycles. The cell is designed to optimize the erase and programming mechanisms. In addition, the combination of advanced tunnel oxide processing and low internal electric fields for erase and programming operations produces reliable cycling. The 89C51RX+ uses a 12.0V $\pm 0.5$ V VPP supply to perform the Program/Erase algorithms. ## **FEATURES** - FLASH EPROM internal program memory with Block Erase. - Internal 1k byte fixed boot ROM, containing low-level in-system programming routines and a default serial loader. The Boot ROM can be turned off to provide access to the full 64k byte FLASH memory. - Boot vector allows user provided FLASH loader code to reside anywhere in the FLASH memory space. This configuration provides flexibility to the user. - Default loader in Boot ROM allows programming via the serial port without the need for a user provided loader. - Up to 64k byte external program memory if the internal program memory is disabled (EA = 0). - Programming and erase voltage 12V ±0.5V. - Read/Programming/Erase: - Byte-wise read (100 ns access time). - Byte Programming (20 μs). - Typical erase times (including preprogramming time): Block Erase (8k bytes or 16k bytes) in 3 seconds. Full Erase (64k bytes) in 3 seconds. - Parallel programming with 87C51 compatible hardware interface to programmer. - In-circuit programming. - Programmable security for the code in the FLASH. - 1000 minimum erase/program cycles for each byte. - 10 year minimum data retention. # CAPABILITIES OF THE PHILIPS 89C51 FLASH-BASED MICROCONTROLLERS # FLASH organization (89C51RC+ and 89C51RD+) The 89C51RD+ contains 64k bytes of FLASH program memory. This memory is organized as 5 separate blocks. The first two blocks are 8k bytes in size, filling the program memory space from address 0 through 3FFF hex. The final three blocks are 16k bytes in size and occupy addresses from 4000 through FFFF hex. The 89C51RC+ contains 32k bytes of FLASH program memory, which is organized as two blocks of 8k bytes, followed by one block of 16k bytes. Figure 41 depicts the FLASH memory configurations. # **FLASH Programming and Erasure** There are three methods of erasing or programming of the FLASH memory that may be used. First, the FLASH may be programmed or erased in the end-user application by calling low-level routines through a common entry point in the Boot ROM. The end-user application, though, must be executing code from a different block than the block that is being erased or programmed. Second, the on-chip ISP boot loader may be invoked. This ISP boot loader will, in turn, call low-level routines through the same common entry point in the Boot ROM that can be used by the end-user application. Third, the FLASH may be programmed or erased using the parallel method by using a commercially available EPROM programmer. The parallel programming method used by these devices is similar to that used by EPROM 87C51, but it is not identical, and the commercially available programmer will need to have support for these devices. ## **Boot ROM** When the microcontroller programs its own FLASH memory, all of the low level details are handled by code that is permanently contained in a 1k byte "Boot ROM" that is separate from the FLASH memory. A user program simply calls the common entry point with appropriate parameters in the Boot ROM to accomplish the desired operation. Boot ROM operations include things like: erase block, program byte, verify byte, program security lock bit, etc. The Boot ROM overlays the program memory space at the top of the address space from FC00 to FFFF hex, when it is enabled. The Boot ROM may be turned off so that the upper 1k bytes of FLASH program memory are accessible for execution. # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ Figure 41. FLASH Memory Configurations ## **Power-On Reset Code Execution** The 89C51RX+ contains two special FLASH registers: the BOOT VECTOR and the STATUS BYTE. At the falling edge of reset, the 89C51RX+ examines the contents of the Status Byte. If the Status Byte is set to zero, power-up execution starts at location 0000H, which is the normal start address of the user's application code. When the Status Byte is set to a value other than zero, the contents of the Boot Vector is used as the high byte of the execution address and the low byte is set to 00H. The factory default setting is 0FCH, corresponds to the address 0FC00H for the factory masked-ROM ISP boot loader. A custom boot loader can be written with the Boot Vector set to the custom boot loader. **NOTE:** When erasing the Status Byte or Boot Vector, both bytes are erased at the same time. It is necessary to reprogram the Boot Vector after erasing and updating the Status Byte. ### Hardware Activation of the Boot Loader The boot loader can also be executed by holding PSEN LOW, $\overline{\text{EA}}$ greater than $V_{\text{IH}}$ (such as +12V), and ALE HIGH (or not connected) at the falling edge of RESET. This is the same effect as having a non-zero status byte. This allows an application to be built that will normally execute the end user's code but can be manually forced into ISP operation. If the factory default setting for the Boot Vector (0FCH) is changed, it will no longer point to the ISP masked-ROM boot loader code. If this happens, the only way it is possible to change the contents of the Boot Vector is through the parallel programming method, provided that the end user application does not contain a customized loader that provides for erasing and reprogramming of the Boot Vector and Status Byte. After programming the FLASH, the status byte should be programmed to zero in order to allow execution of the user's application code beginning at address 0000H. # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM # 89C51RC+/RD+ Figure 42. In-System Programming with a Minimum of Pins # In-System Programming (ISP) The In-System Programming (ISP) is performed without removing the microcontroller from the system. The In-System Programming (ISP) facility consists of a series of internal hardware resources coupled with internal firmware to facilitate remote programming of the 89C51RX+ through the serial port. This firmware is provided by Philips and embedded within each 89C51RX+ device. The Philips In-System Programming (ISP) facility has made in-circuit programming in an embedded application possible with a minimum of additional expense in components and circuit board area. The ISP function uses five pins: TxD, RxD, $V_{SS}$ , $V_{CC}$ , and $V_{PP}$ (see Figure 42). Only a small connector needs to be available to interface your application to an external circuit in order to use this feature. The $V_{PP}$ supply should be adequately decoupled and $V_{PP}$ not allowed to exceed datasheet limits. # Using the In-System Programming (ISP) The ISP feature allows for a wide range of baud rates to be used in your application, independent of the oscillator frequency. It is also adaptable to a wide range of oscillator frequencies. This is accomplished by measuring the bit-time of a single bit in a received character. This information is then used to program the baud rate in terms of timer counts based on the oscillator frequency. The ISP feature requires that an initial character (an uppercase U) be sent to the 89C51RX+ to establish the baud rate. The ISP firmware provides auto-echo of received characters. Once baud rate initialization has been performed, the ISP firmware will only accept Intel Hex-type records. Intel Hex records consist of ASCII characters used to represent hexadecimal values and are summarized below: ## :NNAAAARRDD..DDCC<crlf> In the Intel Hex record, the "NN" represents the number of data bytes in the record. The 89C51RX+ will accept up to 16 (10H) data bytes. The "AAAA" string represents the address of the first byte in the record. If there are zero bytes in the record, this field is often set to 0000. The "RR" string indicates the record type. A record type of "00" is a data record. A record type of "01" indicates the end-of-file mark. In this application, additional record types will be added to indicate either commands or data for the ISP facility. The maximum number of data bytes in a record is limited to 16 (decimal). ISP commands are summarized in Table 8. As a record is received by the 89C51RX+, the information in the record is stored internally and a checksum calculation is performed. The operation indicated by the record type is not performed until the entire record has been received. Should an error occur in the checksum, the 89C51RX+ will send an "X" out the serial port indicating a checksum error. If the checksum calculation is found to match the checksum in the record, then the command will be executed. In most cases, successful reception of the record will be indicated by transmitting a "." character out the serial port (displaying the contents of the internal program memory is an exception). In the case of a Data Record (record type 00), an additional check is made. A "." character will NOT be sent unless the record checksum matched the calculated checksum and all of the bytes in the record were successfully programmed. For a data record, an "X" indicates that the checksum failed to match, and an "R" character indicates that one of the bytes did not properly program. It is necessary to send a type 02 record (specify oscillator frequency) to the 89C51RX+ before programming data. The ISP facility was designed to that specific crystal frequencies were not required in order to generate baud rates or time the programming pulses. The user thus needs to provide the 89C51RX+ with information required to generate the proper timing. Record type 02 is provided for this purpose. Win!SP, a software utility to implement ISP programming with a PC, is available from Philips. # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ Table 8. Intel-Hex Records Used by In-System Programming ``` RECORD TYPE COMMAND/DATA FUNCTION 00 Data Record :nnaaaa00dd....ddcc Where: = number of bytes (hex) in record = memory address of first byte in record dd....dd = data bytes = checksum CC Example: :10008000AF5F67F0602703E0322CFA92007780C361 End of File (EOF), no operation :xxxxxx01cc Where: xxxxxx = required field, but value is a "don't care" = checksum CC Example: :0000001FF 02 Specify Oscillator Frequency :01xxxx02ddcc = required field, but value is a "don't care" xxxx dd = integer oscillator frequency rounded down to nearest MHz CC = checksum Example: :0100000210ED (dd = 10h = 16, used for 16.0-16.9 MHz) 03 Miscellaneous Write Functions :nnxxxx03ffssddcc Where: = number of bytes (hex) in record = required field, but value is a "don't care" = Write Function ff = subfunction code = selection code = data input (as needed) = checksum Subfunction Code = 01 (Erase Blocks) ff = 01 ss = block number in bits 7:5, Bits 4:0 = zeros Example: :0200000301A05A erase block 5 Subfunction Code = 04 (Erase Boot Vector and Status Byte) ff = 04 ss = don't care dd = don't care :020000050000FA erase boot vector and status byte Subfunction Code = 05 (Program Security Bits) 02 program security bit 3 (disable eternal memory) :0100000501F9 program security bit 2 Subfunction Code = 06 (Program Status Byte or Boot Vector) ff = 06 ss = 00 program status byte 01 program boot vector Example: :0100000601F8 program boot vector ``` # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM # 89C51RC+/RD+ | RECORD TYPE | COMMAND/DATA FUNCTION | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 04 | Display Device Data or Blank Check – Record type 04 causes the contents of the entire FLASH array to be sent out the serial port in a formatted display. This display consists of an address and the contents of 16 bytes starting with that address. No display of the device contents will occur if security bit 2 has been programmed. The dumping of the device data to the serial port is terminated by the reception of any character. | | | General Format of Function 04 :05xxxx04sssseeeeffcc Where: 05 = number of bytes (hex) in record xxxx = required field, but value is a "don't care" 04 = "Display Device Data or Blank Check" function code ssss = starting address eeee = ending address ff = subfunction 00 = display data 01 = blank check CC = checksum | | | Example:<br>:0500000440004FFF0069 display 4000-4FFF | | 05 | Miscellaneous Read Functions | | | General Format of Function 05 :02xxxx05ffsscc Where: 02 = number of bytes (hex) in record xxxx = required field, but value is a "don't care" 05 = "Miscellaneous Read" function code ffss = subfunction and selection code 0000 = read signature byte - manufacturer id (15H) 0001 = read signature byte - device id # 1 (C2H) 0002 = read signature byte - device id # 2 (89C51RC+ = 89H) | | | 0700 = read security bits 0701 = read status byte 0702 = read boot vector cc = checksum Example: :020000050001F0 read signature byte - device id # 1 | # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM # 89C51RC+/RD+ # **In-Application Programming Method** Several Application Program Interface (API) calls are available for use by an application program to permit selective erasing and programming of FLASH sectors. All calls are made through a common interface, PGM\_MTP. The programming functions are selected by setting up the microcontroller's registers before making a call to PGM\_MTP at FFF0H. The oscillator frequency is an integer number rounded down to the nearest megahertz. For example, set R0 to 22 for 22.1184 MHz. Results are returned in the registers. The API calls are shown in Table 9. Table 9. API calls | Table 9. API calls | DADAMETED | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | API CALL | PARAMETER | | PROGRAM DATA BYTE | Input Parameters: R0 = osc freq (integer) R1 = 02h DPTR = address of byte to program ACC = byte to program Return Parameter ACC = 00 if pass, !00 if fail | | ERASE BLOCK | <pre>Input Parameters: R0 = osc freq (integer) R1 = 01h DPH = block number in bits 7:5, bits 4:0 = '0' DPL = 00h Return Parameter none</pre> | | ERASE BOOT VECTOR | <pre>Input Parameters: R0 = osc freq (integer) R1 = 04h DPH = 00h DPL = don't care Return Parameter none</pre> | | PROGRAM SECURITY BIT | <pre>Input Parameters: R0 = osc freq (integer) R1 = 05h DPH = 00h DPL = 00h - security bit # 1 (inhibit writing to FLASH) 01h - security bit # 2 (inhibit FLASH verify) 02h - security bit # 3 (disable external memory) Return Parameter none</pre> | | PROGRAM STATUS BYTE | Input Parameters: R0 = osc freq (integer) R1 = 06h DPH = 00h DPL = 00h - program status byte ACC = status byte Return Parameter ACC = status byte | | PROGRAM BOOT VECTOR | <pre>Input Parameters: R0 = osc freq (interger) R1 = 06h DPH = 00h DPL = 01h - program boot vector ACC = boot vector Return Parameter ACC = boot vector</pre> | | READ DEVICE DATA | Input Parameters: R1 = 03h DPTR = address of byte to read Return Parameter ACC = value of byte read | # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM # 89C51RC+/RD+ | API CALL | PARAMETER | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | READ MANUFACTURER ID | Input Parameters: R0 = osc freq (integer) R1 = 00h DPH = 00h DPL = 00h (manufacturer ID) Return Parameter ACC = value of byte read | | READ DEVICE ID # 1 | <pre>Input Parameters: R0 = osc freq (integer) R1 = 00h DPH = 00h DPL = 01h (device ID # 1) Return Parameter ACC = value of byte read</pre> | | READ DEVICE ID # 2 | Input Parameters: R0 = osc freq (integer) R1 = 00h DPH = 00h DPL = 02h (device ID # 2) Return Parameter ACC = value of byte read | | READ SECURITY BITS | <pre>Input Parameters: R0 = osc freq (integer) R1 = 07h DPH = 00h DPL = 00h (security bits) Return Parameter ACC = value of byte read</pre> | | READ STATUS BYTE | Input Parameters: R0 = osc freq (integer) R1 = 07h DPH = 00h DPL = 01h (status byte) Return Parameter ACC = value of byte read | | READ BOOT VECTOR | Input Parameters: R0 = osc freq (integer) R1 = 07h DPH = 00h DPL = 02h (boot vector) Return Parameter ACC = value of byte read | # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512-1K RAM 89C51RC+/RD+ # **Security** The security feature protects against software piracy and prevents the contents of the FLASH from being read. The Security Lock bits are located in FLASH. The 89C51RX+ has 3 programmable security lock bits that will provide different levels of protection for the on-chip code and data (see Table 10). Table 10. | | SECURITY L | OCK BITS <sup>1</sup> | | PROTECTION DESCRIPTION | |-------|------------|-----------------------|-----|---------------------------------------------------------------------------------------------------------------------| | Level | LB1 | LB2 | LB3 | | | 1 | 0 | 0 | 0 | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory. | | 2 | 1 | 0 | 0 | Same as level 1 | | 3 | 1 | 1 | 0 | Same as level 1, plus program verification is disabled | | 4 | 1 | 1 | 1 | Same as level 3, plus external execution is disabled. | ## NOTE: <sup>1.</sup> Any other combination of the Lock bits is not defined. # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ # DIP40: plastic dual in-line package; 40 leads (600 mil) SOT129-1 # State DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E (1) | е | e <sub>1</sub> | L | ME | M <sub>H</sub> | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|--------------|------|----------------|--------------|----------------|----------------|-------|--------------------------| | mm | 4.7 | 0.51 | 4.0 | 1.70<br>1.14 | 0.53<br>0.38 | 0.36<br>0.23 | 52.50<br>51.50 | 14.1<br>13.7 | 2.54 | 15.24 | 3.60<br>3.05 | 15.80<br>15.24 | 17.42<br>15.90 | 0.254 | 2.25 | | inches | 0.19 | 0.020 | 0.16 | 0.067<br>0.045 | 0.021<br>0.015 | 0.014<br>0.009 | 2.067<br>2.028 | 0.56<br>0.54 | 0.10 | 0.60 | 0.14<br>0.12 | 0.62<br>0.60 | 0.69<br>0.63 | 0.01 | 0.089 | ### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | |----------|--------|----------|--------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT129-1 | 051G08 | MO-015AJ | | | <del>92-11-17</del><br>95-01-14 | # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512-1K RAM 89C51RC+/RD+ PLCC44: plastic leaded chip carrier; 44 leads SOT187-2 ## DIMENSIONS (millimetre dimensions are derived from the original inch dimensions) | UNIT | A | A <sub>1</sub><br>min. | A <sub>3</sub> | A <sub>4</sub><br>max. | bp | b <sub>1</sub> | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>D</sub> | еE | H <sub>D</sub> | HE | k | k <sub>1</sub><br>max. | Lp | ٧ | w | у | Z <sub>D</sub> <sup>(1)</sup><br>max. | Z <sub>E</sub> <sup>(1)</sup><br>max. | β | |--------|----------------|------------------------|----------------|------------------------|--------------|----------------|------------------|------------------|------|----------------|----------------|----------------|----|---|------------------------|----------------|-------|-------|-------|---------------------------------------|---------------------------------------|-----| | mm | 4.57<br>4.19 | 0.51 | 0.25 | 3.05 | 0.53<br>0.33 | 0.81<br>0.66 | 16.66<br>16.51 | 16.66<br>16.51 | 1.27 | ı | 16.00<br>14.99 | | 1 | | 0.51 | 1.44<br>1.02 | 0.18 | 0.18 | 0.10 | 2.16 | 2.16 | 45° | | inches | 0.180<br>0.165 | 0.020 | 0.01 | 0.12 | | | 0.656<br>0.650 | | 0.05 | ı | 0.630<br>0.590 | | 1 | | | 0.057<br>0.040 | 0.007 | 0.007 | 0.004 | 0.085 | 0.085 | 45 | # Note 1. Plastic or metal protrusions of 0.01 inches maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|--------|----------|-------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT187-2 | 112E10 | MO-047AC | | | <del>95-02-25</del><br>97-12-16 | QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm SOT307-2 | UNIT | A<br>max. | Α1 | A <sub>2</sub> | A <sub>3</sub> | Ьp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | H <sub>D</sub> | HE | L | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|------|------|-----|-------------------------------|-------------------------------|-----------| | mm | 2.10 | 0.25<br>0.05 | 1.85<br>1.65 | 0.25 | 0.40<br>0.20 | 0.25<br>0.14 | 10.1<br>9.9 | 10.1<br>9.9 | 0.8 | 12.9<br>12.3 | 12.9<br>12.3 | 1.3 | 0.95<br>0.55 | 0.15 | 0.15 | 0.1 | 1.2<br>0.8 | 1.2<br>0.8 | 10°<br>0° | # Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|-----|-------|-------|------------|----------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT307-2 | | | | | <del>-95-02-04</del><br>97-08-01 | # 80C51 8-bit Flash microcontroller family 32K/64K ISP FLASH with 512–1K RAM 89C51RC+/RD+ ### Data sheet status | Data sheet status | Product<br>status | Definition [1] | |---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | <sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design. ### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. ### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A. Date of release: 10-98 Document order number: 9397 750 04675 Let's make things better. Philips Semiconductors