# 82C862/82C863 Dual Controller PCI-USB Host Bridge **Data Book** 912-2000-030 Revision 1.1 15 May 2001 #### Copyright Copyright © 2001 OPTi Inc. All rights reserved. No part of this publication may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, manual, or otherwise, without the prior written permission of OPTi Inc., 660 Alder Dr., Milpitas, CA 95035. #### **Disclaimer** OPTi Inc. makes no representations or warranties with respect to the design and documentation herein described and especially disclaims any implied warranties of merchantability or fitness for any particular purpose. Furthermore, OPTi Inc. reserves the right to revise the design and associated documentation and to make changes from time to time in the content without obligation of OPTi Inc. to notify any person of such revisions or changes. #### **Trademarks** OPTi and OPTi Inc. are registered trademarks of OPTi Inc. All other trademarks and copyrights are the property of their respective holders. **OPTi Inc.** 660 Alder Dr. Milpitas, CA 95035 Tel: (408) 382-2600 Fax: (408) 382-2601 WWW: http://www.opti.com ## **TABLE OF CONTENTS** | 1.0 | FEATURES | 1 | |-----|-------------------------------------------------------------|----| | 1.1 | Overview | 1 | | 2.0 | SIGNAL DEFINITIONS | 3 | | 2.1 | Terminology/Nomenclature Conventions | | | 2.2 | NUMERICAL PIN CROSS-REFERENCE LIST | | | 2.3 | SIGNAL DESCRIPTIONS | | | 2. | .3.1 Clock and Reset Interface Signals | | | 2. | .3.2 PCI Bus Interface Signals | | | 2. | .3.3 USB Interface Signals | | | | .3.4 Host Controller shared signals: PME#, SMI#, REQ#, GNT# | | | | .3.5 Legacy and Interrupt Interface Signals | | | | .3.6 Power and Ground Pins | | | 2. | .3.7 Strap Options | 11 | | 3.0 | FUNCTIONAL DESCRIPTION | 13 | | 3.1 | Universal Serial Bus (USB) | | | 3.2 | PCI CONTROLLER | | | 3.3 | CLOCK GENERATION | 15 | | 3.4 | POWER MANAGEMENT FEATURES | | | | 1.4.1 Putting FireLink into USBSuspend State | | | | 1.4.2 Powering Down the USB I/O Cells | | | | 1.4.3 Stopping the 48MHz USB Clock | | | | 1.4.4 Using CLKRUN# | | | _ | 1.4.5 Stopping the Internal USB Clocks | | | | 2.4.6 Power Control Modes | | | | HOST CONTROLLER | | | _ | 1.5.1 Legacy Support | | | | 1.5.2 Intercept Port 60h and 64h Accesses | | | 3.6 | GENERAL PURPOSE PINS | 21 | | 4.0 | REGISTER DESCRIPTIONS | 23 | | 4.1 | PCICFG REGISTER SPACE | | | 4. | 1.1.1 Programming Differences from 82C861 Component | 23 | | | 1.1.2 PCICFG 00h-FFh | | | 4.2 | Host Controller Register Space | | | | .2.1 MEMOFST 00h-5Ch | | | | .2.2 Legacy Support Registers | | | 4. | .2.3 MEMOFST 100h-1Fh (Legacy Support Registers) | 39 | | 5.0 | ELECTRICAL RATINGS | 41 | | 5.1 | ABSOLUTE MAXIMUM RATINGS | | | | DC Characteristics: | | | | AC CHARACTERISTICS (PRELIMINARY) | | | 5. | i.3.1 PCI Bus AC Timings | 42 | | 5. | i.3.2 USB AC Timings: Full Speed Source | 43 | | 5. | i.3.3 USB AC Timings: Low Speed Source | 44 | | 6.0 | MARKING AND ORDER INFORMATION | 46 | | 6.1 | Package Marking | | | 6.2 | Order Number and Shipping Box Information | | | 6.3 | Package Specifications | | | | | | | 7.0 | MECHANICAL PACKAGE OUTLINES | 48 | | 8 N | NAND TREE TEST MODE | 40 | #### 1.0 Features The OPTi 82C862 and 82C863 FireLink USB devices are high performance USB host controllers. Both products share the same dual transfer engine design, the only difference being that the 82C862 product implements four USB ports, while the 82C863 product implements two ports. Their shared feature set is as follows. - Compliant with USB rev. 1.1 specification - · Compliant with PCI rev 2.2 specification - Implements complete USB Open Host Controller Interface (OHCI) specification - Two independent host controllers (implemented as a multi-function PCI device) - Two USB ports (82C862) or one USB port (82C863) per controller - Second host controller can be disabled if not used to save power - Clock input can be derived from either a 12MHz crystal or a 48MHz oscillator - · Clocks can be turned off when not in use to save power - Core operates at 3.3V; PCI inputs are 5V-tolerant - Incorporates PCI Power Management, supporting very low power standby modes - Implements CLKRUN# pin to support hardwareenforced power-down - Packaged as 100-pin LQFP (Low-profile Quad Flat Pack) - Supported by Windows 98, Windows Me, Windows 2000, Windows XP, Windows CE, Apple Mac OS, Linux #### 1.1 Overview This document describes the OPTi FireLink USB 82C862/82C863 controller. This PCI-to-USB bridge is unique in that it consists of two independent dual-port controllers, each sharing only the common PCI bus connection. This arrangement allows for a total Universal Serial Bus bandwidth of 24Mbps, divided into 12Mbps for each pair of ports (or 12Mbps per port in the case of the 82C863). Figure 1 provides a block diagram of the overall functionality of the chip. Figure 1. FireLink USB Block Diagram 912-2000-030 Revision: 1.1 #### 2.0 Signal Definitions #### 2.1 Terminology/Nomenclature Conventions The "#" symbol at the end of a signal name indicates that the active, or asserted state occurs when the signal is at a low voltage level. When "#" is not present after the signal name, the signal is asserted when at the high voltage level. The terms assertion and negation are used extensively. This is done to avoid confusion when working with a mixture of active low and active high signals. The term assert, or assertion indicates that a signal is active, independent of whether that level is represented by a high or low voltage. The term negate, or negation indicates that a signal is inactive. The tables in this section use several common abbreviations. Table 1 lists the mnemonics and their meanings. Note that TTL/CMOS/Schmitt-trigger levels pertain to inputs only. Outputs are driven at CMOS levels. Table 1. Signal Definitions Legend | Mnemonic | Description | |----------|--------------------------| | Analog | Analog-level compatible | | CMOS | CMOS-level compatible | | Dcdr | Decoder | | Diff | Differential signal pair | | Ext | External | | G | Ground | | I | Input | | Int | Internal | | I/O | Input/Output | | Mux | Multiplexer | | NIC | No Internal Connection | | 0 | Output | | OD | Open drain | | Р | Power | | PD | Pull-down resistor | | PU | Pull-up resistor | | S | Schmitt-trigger | | S/T/S | Sustain Tristate | | TTL | TTL-level compatible | Figure 2. LQFP Pin Diagram (Note) **Note:** Figure 2 shows a pin diagram of the 82C862/3 packaged in an LQFP (Low-profile Quad Flat Pack, square). Refer to the "Mechanical Package Outlines" section for details regarding packaging. NOTE: NIC = No Internal Connection #### 2.2 Numerical Pin Cross-Reference List | Pin<br>No. | Signal Name | Power Plane | |------------|----------------------------|-------------| | 1 | INTA# | VCC | | 2 | AD2 | | | 3 | AD1 | | | 4 | AD0 | | | 5 | GND | | | 6 | X1/CLK48 | | | 7 | VCC | | | 8 | X2 | | | 9 | AGND_PLL | AVCC_PLL | | 10 | AVCC_PLL | | | 11 | DGND_USB | DVCC_USB | | 12 | AGND_USB | AVCC_USB | | 13 | 82C862: D1+<br>82C863: NIC | | | 14 | 82C862: D1-<br>82C863: NIC | | | 15 | D2+ | | | 16 | D2- | | | 17 | AVCC_USB | | | 18 | DVCC_USB | DVCC_USB | | 19 | RESET# | VCC | | 20 | GND | | | 21 | TEST0 | | | 22 | VCC | | | 23 | PWRFLT2 | | | 24 | PWRON2 | | | 25 | TEST1 | | | 26 | DVCC_USB | DVCC_USB | | 27 | AVCC_USB | AVCC_USB | | 28 | D4- | | | 29 | D4+ | | | 30 | 82C862: D3-<br>82C863: NIC | | | 31 | 82C862: D3+<br>82C863: NIC | | | 32 | AGND_USB | | | Pin<br>No. | Signal Name | Power Plane | |------------|-------------|-------------| | 33 | DGND_USB | DVCC_USB | | 34 | PCICLK | VCC | | 35 | GNT# | | | 36 | REQ# | | | 37 | AD31 | | | 38 | AD30 | | | 39 | AD29 | | | 40 | GND | | | 41 | VCC | | | 42 | AD28 | | | 43 | AD27 | | | 44 | AD26 | | | 45 | AD25 | | | 46 | CLKRUN# | | | 47 | GND | | | 48 | AD24 | | | 49 | C/BE3# | | | 50 | IDSEL | | | 51 | AD23 | | | 52 | AD22 | | | 53 | PWRON1# | | | 54 | PWRFLT1# | | | 55 | AD21 | | | 56 | AD20 | | | 57 | AD19 | | | 58 | AD18 | | | 59 | GND | | | 60 | VCC | | | 61 | AD17 | | | 62 | AD16 | | | 63 | C/BE2# | | | 64 | FRAME# | | | 65 | VCC | | | 66 | GND | | | Pin<br>No. | Signal Name | Power Plane | |------------|-------------|-------------| | 67 | IRDY# | VCC | | 68 | TRDY# | | | 69 | DEVSEL# | = | | 70 | STOP# | - | | 71 | PERR# | | | 72 | PME# | = | | 73 | PWRON3# | | | 74 | PWRFLT3# | | | 75 | SERR# | - | | 76 | PAR | | | 77 | C/BE1# | | | 78 | AD15 | | | 79 | AD14 | | | 80 | GND | | | 81 | VCC | | | 82 | AD13 | | | 83 | AD12 | | | 84 | AD11 | | | 85 | GND | | | 86 | AD10 | | | 87 | AD9 | | | 88 | AD8 | | | 89 | C/BE0# | | | 90 | PWRON4# | | | 91 | PWRFLT4# | | | 92 | VCC | | | 93 | AD7 | | | 94 | AD6 | | | 95 | AD5 | | | 96 | GND | | | 97 | SMI# | | | 98 | INTB# | | | 99 | AD4 | | | 100 | AD3 | | ## 2.3 Signal Descriptions ## 2.3.1 Clock and Reset Interface Signals | Signal Name | Pin<br>No. | Pin<br>Type | Signal Description | |----------------|------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCICLK | 34 | I | <b>PCI Clock:</b> This input provides timing for all cycles on the host PCI bus; normally 33MHz. All other PCI signals are sampled on the rising edge of PCLK (timing parameters refer to this edge). | | X1/CLK48<br>X2 | 6<br>8 | 0 | <b>USB Clock:</b> The CLK48 input provides timing for USB data signals; this clock must be 48MHz for proper USB operation. As an option, a 12MHz crystal can be connected across X1 and X2, in which case an internal PLL will develop the 48MHz signal. Refer to the TEST0-TEST1 strap options for selecting the mode of operation. | | RESET# | 19 | I | Reset: If RESET# is asserted for a minimum of 1µs while PCICLK is stable at 33MHz, it causes the logic to enter its default state (all registers are set to their default values). | | | | | AD[31:0], C/BE[3:0]#, and PAR are always driven low by the logic synchronously from the leading edge of RESET# and are always tristated from the trailing edge of RESET#. FRAME#, IRDY#, TRDY#, STOP#, and DEVSEL# are tristated from the leading edge of RESET# and remain so until driven as either a master or slave. RESET# may be asynchronous to PCICLK when asserted or negated, however, negation must occur with a clean, bounce-free edge. | ## 2.3.2 PCI Bus Interface Signals | Signal Name | Pin<br>No. | Pin<br>Type | Signal Description | |-------------|-----------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD[31:0] | 37:39,<br>42:45,<br>49, 51,<br>55:58,<br>61:62,<br>78:79,<br>82:84,<br>86:88,<br>93:95,<br>99:100,<br>2:1 | I/O | Address and Data Lines 31 through 0: This bus carries the address and/or data during a PCI bus cycle. A PCI bus cycle has two phases - an address phase which is followed by one or more data phases. During the initial clock of the bus cycle, the AD bus contains a 32-bit physical byte address. AD[7:0] is the least significant byte (LSB) and AD[31:24] is the most significant byte (MBS). After the first clock of the cycle, the AD bus contains data. When the chip is the target, AD[31:0] are inputs during the address phase. For the data phase(s) that follow, the chip may supply data on AD[31:0] in the case of a read or accept data in the case of a write. When the chip is the master, it drives a valid address on AD[31:2] during the address phase, and drives write or accepts read data on AD[31:0] during the data phase. As a master, the chip always drives AD[1:0] low. | | C/BE[3:0]# | 49, 63,<br>77, 89 | I/O | Bus Command and Byte Enables 3 through 0: These signals provide the command type information during the address phase and carry the byte enable information during the data phase. C/BE0# corresponds to byte 0, C/BE1# to byte 1, C/BE2# to byte 2, and C/BE3# to byte 3. If the chip is the initiator of a PCI bus cycle, it drives C/BE[3:0]#. When it is the target, it samples C/BE[3:0]#. | | Signal Name | Pin<br>No. | Pin<br>Type | Signal Description | |-------------|------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PAR | 76 | 0 | Even Parity: The logic calculates PAR for both the address and data phases of PCI cycles. PAR is valid one PCI clock after the associated address or data phase, but may or may not be valid for subsequent clocks. It is calculated based on 36 bits - AD[31:0] plus C/BE[3:0]#. "Even" parity means that the sum of the 36 bit values plus PAR is always an even number, even if one or more bits of C/BE[3:0]# indicate invalid data. | | FRAME# | 64 | I/O<br>(s/t/s) | <b>Cycle Frame:</b> This signal is driven by the current PCI bus master to indicate the beginning and duration of an access. The master asserts FRAME# at the beginning of a bus cycle, sustains the assertion during data transfers, and then negates FRAME# in the final data phase. | | | | | FRAME# is an input when the chip is the target and an output when it is the initiator. FRAME# is tristated from the leading edge of RESET# and remains tristated until driven as either a master or slave. | | IRDY# | 67 | I/O<br>(s/t/s) | Initiator Ready: IRDY#, along with TRDY#, indicates whether the chip is able to complete the current data phase of the cycle. IRDY# and TRDY# are both asserted when a data phase is completed. | | | | | During a write, the chip asserts IRDY# to indicate that it has valid data on AD[31:0]. During a read, the chip asserts IRDY# to indicate that it is prepared to accept data. | | | | | IRDY# is an input when the chip is a target and an output when it is the initiator. IRDY# is tristated from the leading edge of RESET# and remains tristated until driven as either a master or a slave by the chip. | | TRDY# | 68 | I/O<br>(s/t/s) | <b>Target Ready:</b> TRDY#, along with IRDY#, indicates whether the chip is able to complete the current data phase of the cycle. TRDY# and IRDY# are both asserted when a data phase is completed. | | | | | When the chip is acting as the target during read and write cycles, it performs in the following manner: | | | | | 1. During a read, the chip asserts TRDY# to indicate that it has placed valid data on AD[31:0]. | | | | | 2. During a write, the chip asserts TRDY# to indicate that is prepared to accept data. | | | | | TRDY# is an input when the chip is the initiator and an output when it is the target. TRDY# is tristated from the leading edge of RESET# and remains so until driven as either a master or a slave by the chip. | | STOP# | 70 | I/O<br>(s/t/s) | <b>Stop:</b> STOP# is an output when the chip is the target and an input when it is the initiator. As the target, the chip asserts STOP# to request that the master stop the current cycle. As the master, the assertion of STOP# by a target forces the chip to stop the current cycle. | | | | | STOP# is tristated from the leading edge of RESET# and remains so until driven by the chip acting as a slave. | | Signal Name | Pin<br>No. | Pin<br>Type | Signal Description | |-------------|------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DEVSEL# | 69 | I/O<br>(s/t/s) | Device Select: The chip claims a PCI cycle via positive decoding by asserting DEVSEL#. As an output, the chip drives DEVSEL# for two different reasons: 1. If the chip samples IDSEL active in configuration cycles, DEVSEL# is asserted. | | | | | 2. When the chip decodes an internal address or when it subtractively decodes a cycle, DEVSEL# is asserted | | | | | When DEVSEL# is an input, it indicates the target response to an chip master-initiated cycle. DEVSEL# is tristated from the leading edge of RESET# and remains so until driven by the chip acting as a slave. | | IDSEL | 50 | I | Initialization Device Select: This signal is the "chip select" during configuration read and write cycles. IDSEL is sampled by the chip during the address phase of a cycle. If IDSEL is found to be active and the bus command is a configuration read or write, the chip claims the cycle with DEVSEL#. | | PERR# | 71 | I/O | Parity Error: The chip uses this line to report data parity errors during any PCI cycle except a Special Cycle. | | SERR# | 75 | I | <b>System Error:</b> The chip uses this line to report address parity errors and data parity errors on the Special Cycle command, or any other system error where the result will be catastrophic. | | REQ# | 36 | 0 | <b>Bus Request:</b> REQ# is asserted by the chip to request ownership of the PCI bus. | | GNT# | 35 | I | <b>Bus Grant:</b> GNT# is sampled by the chip for an active low assertion, which indicates that it has been granted use of the PCI bus. | | CLKRUN# | 46 | I/O | Clock Run: The CLKRUN# function is available on this pin and can be used to reduce chip power consumption during idle periods. It is an I/O sustained tristate signal and follows the PCI 2.1 defined protocol. | | GPIO2 | | | General Purpose I/O pin 2: These pins can be written or read by specific application software. Refer to PCICFG 53-55h for information. | | INTB# | 98 | 0 | PCI Interrupt B: This signal can be connected to a PCI Interrupt line. | #### 2.3.3 USB Interface Signals | Signal Name | Pin<br>No. | Pin<br>Type | Signal Description | |----------------------------------------------|----------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D1+<br>D1- | 13<br>14 | diff | USB Port 1 Differential Data Pair: This pair comes from the first controller. These pins have no internal connection on the 82C863 part. | | D2+<br>D2- | 15<br>16 | diff | USB Port 2 Differential Data Pair: This pair comes from the first controller. | | D3+<br>D3- | 28<br>29 | diff | USB Port 3 Differential Data Pair: This pair comes from the second controller. These pins have no internal connection on the 82C863 part. | | D4+<br>D4- | 30<br>31 | diff | USB Port 4 Differential Data Pair: This pair comes from the second controller. | | PWRON1#<br>PWRON2#<br>PWRON3#<br>PWRON4# | 53<br>24<br>73<br>90 | 0 | Power On Lines 1, 2, 3 and 4: These outputs are used to switch port VCC for the respective USB port. The controlled VCC is used only by the device connected to the port, and is not used by the chip. PWRON1# and PWRON3# are not used for the 82C863 part and can be left unconnected. | | PWRFLT1#<br>PWRFLT2#<br>PWRFLT3#<br>PWRFLT4# | 54<br>23<br>74<br>91 | I | <b>Power Fault Lines 1, 2, 3 and 4:</b> These inputs indicate that an over-current fault has occurred on the respective USB port. Their polarity can be both strap- and software-controlled: Refer to the Strap Options section for details. PWRFLT1# and PWRFLT3# should be tied to GND for the 82C863 part. | ## 2.3.4 Host Controller shared signals: PME#, SMI#, REQ#, GNT# Several other signals are shared by both host controllers in addition to the bused PCI signals. The shared signals are all active low. The diagram below best explains the internal connections of the chip. ## 2.3.5 Legacy and Interrupt Interface Signals | Signal Name | Pin<br>No. | Pin<br>Type | Signal Description | |-------------|------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SMI# | 97 | 0 | System Management Interrupt: This signal is used to request a System Management Mode (SMM) interrupt. It can be connected to a spare EPMI pin on the host chipset. | | GPIO4 | | | <b>General Purpose I/O pin 4:</b> These pins can be written or read by specific application software. Refer to PCICFG 53-55h for information. | | PME# | 72 | special | <b>Power Management Event:</b> This signal is used to wake up the system from a PCI Power Management (PCI/PM) power saving mode. This pin is normally tristated and is driven low when active. | | | | | <b>Note:</b> When unpowered, the PME# driver output circuit will not be damaged if PME# is powered from another source. Moreover, once power is removed from the chip, this pin does not present a current path to ground. | | GPIO3 | | | <b>General Purpose I/O pin 3:</b> These pins can be written or read by specific application software. Refer to PCICFG 53-55h for information. | | INTA# | 1 | 0 | PCI Interrupt A: This signal can be connected to a PCI interrupt line. | | TEST0 | 21 | I/O | <b>TEST Pin 0:</b> This pin is sampled by the chip at reset time to put the logic into a test mode if needed. See the STRAP OPTIONS section for details. | | GPIO0 | | | <b>General Purpose I/O pin 0:</b> These pins can be written or read by specific application software. Refer to PCICFG 53-55h for information. | | TEST1 | 25 | I/O | <b>TEST Pin 1:</b> This pin is sampled by the chip at reset time to put the logic into a test mode if needed. See the STRAP OPTIONS section for details. | | GPIO1 | | | <b>General Purpose I/O pin 1:</b> These pins can be written or read by specific application software. Refer to PCICFG 53-55h for information. | ## 2.3.6 Power and Ground Pins | Signal Name | Pin<br>No. | Pin<br>Type | Signal Description | |-------------|----------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------| | VCC | 7, 22, 41,<br>60, 65,<br>81, 92, | Р | <b>3.3V Power Connection:</b> Core voltage is always 3.3V. However, the PCI interface can be 5V as the PCI inputs are 5V-tolerant. | | AVCC_PLL | 10 | Р | PLL Analog Power: Connect to low-noise 3.3V. | | AVCC_USB | 17, 27 | Р | USB I/O Analog Power: Connect to low-noise 3.3V. | | DVCC_USB | 18, 26 | Р | USB I/O Digital Power: Connect to 3.3V. | | GND | 20,40,47,<br>59,66,80,<br>85,96 | G | Core Digital Ground: Connect to board ground. | | AGND_PLL | 9 | G | PLL Analog Ground: Connect to same board ground as GND. | | AGND_USB | 12, 32 | G | USB I/O Analog Ground: Connect to same board ground as GND. | | DGND_USB | 11, 33 | G | USB I/O Digital Ground: Connect to same board ground as GND. | ## 2.3.7 Strap Options The 82C862/3 component offers several operating mode choices at power-up time. These choices are selected through a strap resistor that pulls the related pin either up or down to the required level. A 4.7k ohm resistor is recommended. **Table 2. Strap Selected Options** | Pin | | Mode | | | | |---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PWRON3# | | Enable/Disable Second Host | | | | | | 1 | Enable Second USB Host Controller (Function 1) [DEFAULT] | | | | | | ) | Disable Second USB Host Controller. All clocks going to the logic for the second host are stopped to reduce power consumption. | | | | | TEST0 | TEST1 | Mode Operation | | | | | 0 | 0 | PLL Operational Mode using 12 MHz crystal on X1 and X2 [DEFAULT] | | | | | 0 | 1 | 48 MHz clock Operation Mode. X1 connects to 48 MHz clock, X2 no-connect. | | | | | 1 | 1 | NAND Tree test mode | | | | | 1 | 0 | Tristate test mode | | | | | SI | /I# | PCI Power Management PME# function / Reference USB clock | | | | | | ) | PME# becomes 48 MHz reference clock output from PLL. Used for testing PLL. Also disables PCI power management, PCICFG 06h[4] = 0. | | | | | | 1 | Enables PME# function and PCI power management, PCICFG 06h[4]=1. [DEFAULT] | | | | | PWR | ON2# | Global/Individual Power Control | | | | | 1 | | 1 Individual PWRON# and PWRFLT# for each port: [DEFAULT] HcRhDescA NoPowerSwitching=0 (MEMOFST 49h[1]) HcRhDescA PowerSwitchingMode=1 (MEMOFST 49h[0]) HcRhDescB PortPowerControlMask bit1,bit2=1,1 (MEMOFST4Eh[1,2]) HcRhDescA NoOvercurrentProtection=0 (MEMOFST 49h[4]) HcRhDescA OvercurrentProtectionMode=1 (MEMOFST 49h[3]]) | | | | | 0 | | Global PWRON# and PWRFLT# for each port: HcRhDescA NoPowerSwitching=0 (MEMOFST 49h[1]) HcRhDescA PowerSwitchingMode=0 (MEMOFST 49h[0]) HcRhDescB PortPowerControlMask bit1,bit2=0,0 (MEMOFST4Eh[1,2]) HcRhDescA NoOvercurrentProtection=0 (MEMOFST 49h[4]) HcRhDescA OvercurrentProtectionMode=0 (MEMOFST 49h[3]]) | | | | #### 3.0 Functional Description #### 3.1 Universal Serial Bus (USB) The 82C862/3 controller supports a PCI-based implementation of Universal Serial Bus utilizing the OpenHCI core developed by Compaq. The logic core consists of two USB host controller modules (making the part a multi-function PCI device), and a PCI interface controller. Each USB host controller module contains an integrated root hub that supports one (82C863) or two (82C862) downstream USB hubs or devices. Keyboard and mouse legacy support are also included for DOS compatibility with USB devices. This legacy support operates in conjunction with the primary host controller module as described later in this document. This document must be used along with the following public domain reference documents to get the complete functional description of the USB core implementation. - USB Specification, Revision 1.1 - OpenHCI Specification, Revision 1.0a - PCI Specification, Version 2.2 A functional block diagram of one of the two USB controller modules is given in Figure 3. The other is identical. Figure 3. USB Functional Block Diagram 912-2000-030 Revision: 1.1 ## 82C862/863 #### 3.2 PCI Controller The PCI controller interfaces the host controller to the PCI bus. As a master, the PCI controller is responsible for running cycles on the PCI bus on behalf of the host controller. As a target, the PCI controller monitors the cycles on the PCI bus and determines when to respond to these cycles. A USB host controller module is a PCI target when it decodes cycles to its internal PCI configuration registers or to its internal PCI memory mapped I/O registers. The PCI controller asserts DEVSEL# in medium decode timing to claim a PCI transaction. Since two PCI-interfaced USB controller modules reside on-chip, the logic includes an internal arbiter to select between the two modules when one or both make a bus mastering request. The PCI configuration space of the primary USB host controller module is accessed as Device #X, Function #0, where Device #X depends on which AD line is connected to the IDSEL input. For the secondary USB host controller module, PCI configuration register space is accessed as Function #1 instead. PCI configuration space is hereafter referred to as PCICFG. Table 3 gives a register map of the PCICFG register space (duplicated for each of the two functions). Refer to the "PCICFG Register Space" section for detailed bit information. Table 3. PCI Controller Register Map | PCICFG R/W | | Register Name | | | |------------|-----|-------------------------|--|--| | 00h-01h | RO | Vendor ID | | | | 02h-03h | RO | Device ID | | | | 04h-05h | R/W | Command | | | | 06h-07h | R/W | Status | | | | 08h | RO | Revision ID | | | | 09h-0Bh | RO | Class Code | | | | 0Ch | R/W | Cache Line Size | | | | 0Dh | R/W | Master Latency Timer | | | | 0Eh | RO | Header Type | | | | 0Fh | | Reserved | | | | 10h-13h | R/W | Base Address Register 0 | | | | 14h-2Bh | | Reserved | | | | 2Ch-2Dh | RO | Subsystem Vendor | | | | 2Eh-2Fh | RO | Subsystem ID | | | | 30h-3Bh | | Reserved | | | | 3Ch | R/W | Interrupt Line | | | | 3Dh | R/W | Interrupt Pin | | | | 3Eh | R/W | Minimum Grant | | | | PCICFG | R/W | Register Name | | | |---------|-----|---------------------------|--|--| | 3Fh | R/W | Maximum Latency | | | | 40h-45h | | Reserved for factory test | | | | 46h-4Bh | | Reserved | | | | 4Ch | R/W | Interrupt Pin Selection | | | | 4Dh | R/W | Miscellaneous Control | | | | 4Eh-4Fh | | Reserved | | | | 50h | R/W | PCI Host Feature Control | | | | 51h | | Reserved | | | | 52h | R/W | Strap Option Override | | | | 53h | R/W | GPIO Select | | | | 54h | R/W | GPIO Output Enable | | | | 55h | R/W | GPIO Data | | | | 56h-7Bh | | Reserved | | | | 7Ch-7Fh | R/W | Subsystem ID Restore | | | | 80h-EFh | | Reserved | | | | F0h-F5h | R/W | PCI Power Management | | | | F6h-FFh | | Reserved | | | #### 3.3 Clock Generation The USB core requires an accurate 48MHz internal clock for proper operation. This clock can be obtained either by connecting an external 48MHz oscillator, or by connecting a 12MHz crystal. To use the external 48MHz clock, connect the clock source to the X1 pin and strap TEST1 high. The X2 pin is not used in this configuration and must be left floating. This clock must be accurate to +/- 0.2%, or 2000ppm. Jitter must be less than +/- 1ns. To use a 12MHz crystal, connect it to the X1 and X2 pins and strap TEST1 low. An internal PLL develops the required 48MHz clock. This PLL can be powered down when not in use through the PCI Power Management registers. Since the 12MHz clock generated is used to develop 48MHz internally, the crystal accuracy must be within +/- 0.05%, or 500ppm. #### 3.4 Power Management Features FireLink USB implements new power management features which can reduce the overall power consumed in mobile USB applications. Key features are as follows. The OS can put each USB controller module individually into USBSuspend state. Once in USBSuspend state, the BIOS can turn off the USB I/O cells on each port for further power savings. The external PCI clock can be stopped if system hardware is designed to use the CLKRUN# pin from the chip, which can also be used to awaken the system. The external 48MHz USB clock can also be stopped along with the PCICLK when the system will be put into a Standby mode. USB clocks to each of the internal modules can be stopped independently through the PCI power management registers. Each of these features is described in the sections below. #### 3.4.1 Putting FireLink into USBSuspend State Before a host system goes into a suspend state, the operating system should put the OHCI USB controller into USBSuspend mode by writing to register MEMOFST 04h[7:6] = 11. #### 3.4.2 Powering Down the USB I/O Cells Once in USBSuspend state, the USB I/O cells can be disabled to reduce power by setting PCICFG 50h[1:0] = 11. If this feature is used, the I/O cells should be disabled by the BIOS before going into system-level Suspend, and re-enabled by the BIOS before giving control back to the operating system. #### 3.4.3 Stopping the 48MHz USB Clock After the controller is put into USBSuspend state, still another step can be taken to further reduce power consumption: stop the 48MHz USB clock. If this route is taken, the USB clock must be stopped and started in a glitch free manner. The usual means of effecting this control would be through software control of the system clock generator circuit. Once the USB clock is stopped, the system can be awakened by using PME#, which will be asserted on a USB wake up event (resume signalling, connect, disconnect). This system event should be designed to restart the 48MHz clock to the USB controller. #### 3.4.4 Using CLKRUN# The CLKRUN# pin is always operational in the part; no enabling is required. The PCI Mobile Design Guide, available from the PCISIG, describes the operation of CLKRUN# in detail. Briefly, connected devices monitor this pin to see if it goes high, indicating that the host wants to stop the system PCICLKs. If the line goes high, connected devices are allowed to momentarily drive the pin low. The host will then take over driving this pin low until it wants to try again to stop the clocks. The host system uses CLKRUN# to determine whether or not the USB controller requires a PCI clock by releasing CLKRUN#, which is always pulled high with a resistor. The USB controller power management logic will drive this pin low again as ## 82C862/863 required by the CLKRUN# specification if the controller is using the clock, i.e. whenever a USB device is attached. If the controller does not drive the clock low, the system is free to slow or stop the PCI clock. #### 3.4.5 Stopping the Internal USB Clocks The chip is equipped with PCI Power Management registers. When either function is set to D3hot mode, its internal USB clock is switched off to effect a significant reduction in power consumption. Returning the system to D0 will restart the internal USB clock. #### 3.4.6 Power Control Modes The chip pinout includes the following signals for controlling and monitoring USB power for the respective USB port: - PWRON1-4# are active-low outputs to turn USB power on. - PWRFLT1-4# are active-low inputs to detect over current. At design time, it must be decided whether these control and monitoring signals will be used independently on a per-port basis (ideal situation), or paired together (for lower component cost). Consequently, the chip can strap into one of two power control modes: - Individual PWRON# and PWRFLT# entered when PWRON2# is sensed high at reset - Global PWRON# and PWRFLT# entered when PWRON2# is sensed low at reset. The part supports two modes for turning on power to the respective USB ports: Global and Individual (per-port). This logic is contained in the Root Hub partition of each USB controller module, and consists of a portion for the Root Hub itself as well as portions for each individual port. The operation of Global and Individual power switching is explained below. **Global Power Switching** is the mode that is supported in the original 82C861 design. In this mode either PWRON1# or PWRON2# can be used to turn on power for both ports on USB Host 1, and either PWRON3# or PWRON4# can be used to turn on power for both ports USB Host 2. When supporting this mode the following registers are of significance: | Register | Field | Value or Function | | | |---------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--| | HcRhDescriptorA | NoPowerSwitching<br>MEMOFST 49h[1] | 0: Ports are power switched | | | | HcRhDescriptorA PowerSwitchingMode MEMOFST 49h[0] | | 0: All ports are powered at the same time | | | | HcRhDescriptorB | PortPowerControlMask<br>MEMOFST 4Eh[2:1] | Not Used | | | | HcRhStatus | ClearGlobalPower (write)<br>MEMOFST 50h[0] | This bit is written to '1' to turn OFF power to all ports. | | | | HcRhStatus | SetGlobalPower (write)<br>MEMOFST 52h[0] | This bit is written to '1' to turn ON power to all ports. | | | | HcRhPort1Status<br>HcRhPort2Status | PortPowerStatus (read)<br>MEMOFST 55h[0] port 1<br>MEMOFST 59h[0] port 2 | 0=port power is off 1=port power is on Only Set/ClearGlobalPower controls this bit | | | # FireLink USB 82C862/863 **Individual Power Switching** is the mode in which the power to the USB ports can be controlled individually by using the Port Status registers for each port, or can also be controlled globally depending on the value in the PowerControlMask register. When strapping into this mode, the PowerControlMask registers will be set. All four signals, PWRON1#, PWRON2#, PWRON3#, and PWRON4# will be used to turn on the respective USB ports power and will be independently controlled. When supporting this mode the following registers are of significance: | Register | Field | Value or Function | | | |---------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | HcRhDescriptorA | NoPowerSwitching<br>MEMOFST 49h[1] | 0: Ports are power switched | | | | HcRhDescriptorA PowerSwitchingMode MEMOFST 49h[0] | | Each port is powered individually. This mode allows the port to be either global or individual controlled depending on value in PortPowerControlMask. | | | | HcRhDescriptorB | PortPowerControlMask<br>MEMOFST 4Eh[2:1] | This register determines if the ports power is controlled individually by the Port Status register, or globally by the Root Hub Status register. 0=port uses global Set/ClearGlobalPower 1=port uses per-port Set/ClearPortPower | | | | HcRhStatus | ClearGlobalPower (write)<br>MEMOFST 50h[0] | This bit is written to '1' to turn off power to ports whose PortPowerControlMask=0. | | | | HcRhStatus | SetGlobalPower (write)<br>MEMOFST 52h[0] | This bit is written to '1' to turn on power to ports whose PortPowerControlMask=0. | | | | HcRhPort1Status<br>HcRhPort2Status | PortPowerStatus (read)<br>MEMOFST 55h[0] port 1<br>MEMOFST 59h[0] port 2 | 0=port power is off 1=port power is on If per-port switching is enabled for this port, then only Set/ClearPortPower affect this bit. If global mode is enabled, then Set/ClearGlobalPower control this bit. | | | | HcRhPort1Status<br>HcRhPort2Status | SetPortPower (write) MEMOFST 55h[0] port 1 MEMOFST 59h[0] port 2 | 1: sets PortPowerStatus Only valid if port is enabled for per-port switching. | | | | HcRhPort1Status<br>HcRhPort2Status | ClearPortPower (write)<br>MEMOFST 55h[1] port 1<br>MEMOFST 59h[1] port 2 | clear PortPowerStatus Only valid if port is enabled for per-port switching. | | | ## 82C862/863 The logic also supports both Global and per-port overcurrent detection as follows. **Global overcurrent mode** – either PWRFLT1# or PWRFLT2# can be used to detect an overcurrent condition on any port on USB Host 1, and either PWRFLT3# or PWRFLT4# can be used to detect an overcurrent condition on any port on USB Host 2. For example, if PWRFLT1# is asserted, it means an overcurrent condition exists on USB Host 1, resulting in power shutoff for both ports on USB Host 1, and setting of the appropriate global overcurrent indicator bits. | Register | Field | Value or Function | | |------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--| | HcRhDescriptorA | NoOvercurrentProtection<br>MEMOFST 49h[4] | 0: Over-current status is reported | | | HcRhDescriptorA | OverCurrentProtectionMode<br>MEMOFST 49h[3] | 0: Global - Over-current reported collectively for all ports | | | HcRhStatus | OverCurrentIndicator<br>MEMOFST 50h[1] | Global over-current exists power operations normal | | | HcRhStatus | OverCurrentIndicatorChange<br>MEMOFST 52h[1] | Set by hardware when<br>OverCurrentIndicator bit changes.<br>Write a '1' to clear this bit. | | | HcRhPort1Status<br>HcRhPort2Status | PortOverCurrentIndicator<br>MEMOFST 54h[3] port 1<br>MEMOFST 58h[3] port 2 | Not used, set to '0' for global over-<br>current. | | | HcRhPort1Status<br>HcRhPort2Status | PortOverCurrentIndicatorChange<br>MEMOFST 56h[3] port 1<br>MEMOFST 5Ah[3] port 2 | Not used, set to '0' for global over-<br>current. | | **Per-Port overcurrent mode** – PWRFLT1 #, PWRFLT2#, PWRFLT3#, and PWRFLT4# are all used to monitor each port individually. If an overcurrent condition exists on one port, power is only shut off to that port. | Register | Field | Value or Function | | |------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--| | HcRhDescriptorA | NoOvercurrentProtection<br>MEMOFST 49h[4] | 0: Over-current status is reported | | | HcRhDescriptorA | OverCurrentProtectionMode 1: Over-current is reported port basis | | | | HcRhStatus | OverCurrentIndicator<br>MEMOFST 50h[1] | Not used, always '0' for per-port over-current mode. | | | HcRhStatus | OverCurrentIndicatorChange<br>MEMOFST 52h[1] | Not used, always '0' for per-port over-current mode. | | | HcRhPort1Status<br>HcRhPort2Status | PortOverCurrentIndicator<br>MEMOFST 54h[3] port 1<br>MEMOFST 58h[3] port 2 | 0: no over-current condition 1: over-current condition exists | | | HcRhPort1Status<br>HcRhPort2Status | PortOverCurrentIndicatorChange MEMOFST 56h[3] port 1 MEMOFST 5Ah[3] port 2 Set by hardware when PortOverCurrentIndicator changes. Write a '1' to cle | | | #### 3.5 Host Controller This block is the operational control block in the USB core. It is responsible for the host controller operational states (Suspend, Disabled, Enabled), special USB signaling (Reset, Resume), status, interrupt control, and host controller configuration information. The host controller (HC) interface registers are PCI memory mapped I/O, hereafter referred to as MEMOFST. Table 4 gives a register map for the MEMOFST register space. Refer to the "Host Controller Register Space" section for detailed bit information. Table 4. Host Controller Register Map | MEMOFST | R/W | Register Name | |---------|-----|---------------------| | 00h-03h | RO | HcRevision | | 04h-07h | R/W | HcControl | | 08h-0Bh | R/W | HcCommandStatus | | 0Ch-0Fh | R/W | HcInterruptStatus | | 10h-13h | R/W | HcInterrupt Enable | | 14h-17h | R/W | HcInterrupt Disable | | 18h-1Bh | R/W | HcHCCA | | 1Ch-1Fh | R/W | HcPeriodCurrentED | | 20h-23h | R/W | HcControlHeadED | | 24h-27h | R/W | HcControlCurrentED | | 28h-2Bh | R/W | HcBulkHeadED | | 2Ch-2Fh | R/W | HcBulkCurrentED | | 30h-33h | R/W | HcDoneHead | | 34h-37h | R/W | HcFmInterval | | 38h-3Bh | R/W | HcFrameRemaining | | 3Ch-3Fh | R/W | HcFmNumber | | 40h-43h | R/W | HcPeriodicStart | | 44h-47h | R/W | HcLSThreshold | | 48h-4Bh | R/W | HcRhDescriptorA | | 4Ch-4Fh | R/W | HcRhDescriptorB | | 50h-53h | R/W | HcRhStatus | | 54h-57h | R/W | HcRhPort1Status | | 58h-5Bh | R/W | HcRhPort2Status | ## 82C862/863 #### 3.5.1 Legacy Support Four registers are provided for legacy support: - 1. HceControl - -- Used to enable and control the emulation hardware and report various status information. - 2. HceInput - -- Emulation side of the legacy Input Buffer register. - HceOutput - -- Emulation side of the legacy Output Buffer register where keyboard and mouse data is to be written by software. - 4. HceStatus - -- Emulation side of the legacy Status register. These registers are located in the Host Controller Register Space; from MEMOFST 100h through 10Fh. Table 5 shows a register map of these registers. Refer to the "Legacy Support Registers" section for detailed bit information. Table 5. Legacy Support Register Map | MEMOFST | R/W | Register Name | |-----------|-----|---------------| | 100h-103h | R/W | HceControl | | 104h-107h | R/W | HceInput | | 108h-10Bh | R/W | HceOutput | | 10Ch-10Fh | R/W | HceStatus | #### 3.5.2 Intercept Port 60h and 64h Accesses The HceStatus, HceInput, and HceOutput registers are accessible at I/O Ports 60h and 64h when emulation is enabled. Reads and writes to these registers using the I/O Ports do have some side effects as shown in Table 6. However, accessing these registers directly through their memory address produces no side effects. When emulation is enabled, I/O accesses of Ports 60h and 64h must be handled by the Host Controller (HC). The HC must be positioned in the system so that it can do a positive decode of accesses to Ports 60h and 64h on the PCI bus. If a keyboard controller is present in the system, it must either use subtractive decode or have provisions to disable its decode of Ports 60h and 64h. If the legacy keyboard controller uses positive decode and is turned off during emulation, it must be possible for the emulation code to quickly re-enable and disable the legacy keyboard controller Port 60h and 64h decode. This is necessary to support a mixed operating environment. Table 6. Emulated Registers and Side Effects | Register Contents<br>Accessed/Modified | Side Effect | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------| | HceOutput | A read from Port 60h will set the Output Full bit (MEMOFST 10Ch[0]) to 0. | | HceInput | A write to Port 60h will set the Input Full bit (MEMOFST 10Ch[1]) to 1 and the Cmd Data bit (MEMOFST 10Ch[3]) to 0. | | | • A write to Port 64h will set the: Input Full bit (MEMOFST 10Ch[1]) to 0 and the Cmd Data bit (MEMOFST 10Ch[3]) to 1. | | HceStatus | A read from Port 64h returns the current value of the HceStatus register. | #### 3.6 General Purpose Pins The strap pins TEST0, TEST1, CLKRUN#, PME#, and SMI# are multifunction pins that offer general purpose I/O (GPIO) functionality. At reset time these pins are always input pins. After being sampled at reset to determine strap selections for the chip logic, these pins can be programmatically selected to be GPIO signals. TEST0 and TEST1 are automatically available as GPIO pins after reset is de-asserted, since they have no other assigned functions. The other pins must be specifically enabled for GPIO if their primary function assignment is not needed. The PIO mapping is as follows. | Signal | PIO signal mapped to | | | |---------|----------------------|--|--| | TEST0 | PIO0 | | | | TEST1 | PIO1 | | | | CLKRUN# | PIO2 | | | | PME# | PIO3 | | | | SMI# | PIO4 | | | Refer to PCICFG 53h, 54h, and 55h for information on selection and direction of PIO pins. Note that PIO pins can be used along with host CPU software to generate I2C interface signaling; contact OPTi for details or sample code. #### 4.0 Register Descriptions The chip has three types of register spaces: - PCI Configuration Register Space - 2. Host Controller Register Space - 3. I/O Register Space The subsections that follow detail the locations and access mechanisms for the registers located within these register spaces. Notes: 1. All bits/registers are read/write and their default value is 0 unless otherwise specified. 2. All reserved bits/registers MUST be written to 0 unless otherwise specified. #### 4.1 PCICFG Register Space FireLink USB implements a multi-function PCI device. Function 0: Primary USB host controller module Function 1: Secondary USB host controller module. The two USB controller modules each have their own PCI configuration space. The configuration space of both USB controllers are similar except for the value in the Interrupt Pin register (PCICFG 3Dh) and the Interrupt Pin Selection register (PCICFG 4Ch), because the controllers are assigned different interrupt pins by default. The configuration space of each PCI USB controller module is referred to as PCICFG. The bit formats for these registers are described in the following section. #### 4.1.1 Programming Differences from 82C861 Component While the physical device part number of this chip is 82C862 or 82C863, the USB controller modules identify themselves as 82C861 to maintain backward software compatibility with the previous OPTi chip. Software can differentiate between the chips by reading the Revision ID of 20h in PCICFG 08h (previous revisions read back 10h or lower). Additional revision 20h changes that relate to the programming interface are as follows. - The 82C862/3 component adds PCI power management, reflected in changes in PCICFG 06h and the addition of PCICFG 34h, 4Dh, and F0-F5h. - The 82C862/3 part provides a way to restore the Subsystem Vendor ID and Subsystem ID values in a single-step process, necessary for proper context restoration after the chip is powered down during OS Suspend operations. This new approach is reflected in the deletion of PCICFG 50h[3] and the addition of PCICFG 7C-7Fh. - The limited-functionality "I2C" general purpose I/O pins of the 82C861 part have been replaced by true GPIO pins, resulting in the deletion of PCICFG 4Eh. - The IRQ Driveback feature is no longer supported, resulting in the deletion of PCICFG 51h and 54-57h. - Changes to the chip pinout result in major changes to the PCICFG 52h bit definitions. - PCICFG 4Ch has been added to allow both USB controller modules to share a single PCI interrupt. - All bits of MEMOFST 4Bh are now read/writeable (previous chip versions allowed only bits [1:0] to be written). #### 4.1.2 PCICFG 00h-FFh | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------| | Vendor Identification Register (RO) | | | | | | Default = 45h<br>Default = 10h | | Device Identification Register (RO) | | | | | Default = 61h<br>Default = C8h | | | | | Command R | egister - Byte 0 | | | Default = 00h | | PERR# (response) detection enable bit: 0 = PERR# not asserted 1 = USB core can assert PERR# if it is the receiving data agent and detects a data parity error. | VGA palette<br>snooping:<br>This bit is<br>always 0. | Postable<br>memory write<br>command:<br>Not used when<br>USB core is a<br>master. This bit<br>is always 0. | Special Cycles:<br>USB core does<br>not run Special<br>Cycles on PCI.<br>This bit is<br>always 0. | USB core<br>can run<br>PCI master<br>cycles:<br>0 = Disable<br>1 = Enable | USB core<br>responds as<br>a target to<br>memory<br>cycles.<br>0 = Disable<br>1 = Enable | USB core<br>responds as<br>a target to I/O<br>cycles:<br>0 = Disable<br>1 = Enable | | | | Command R | egister - Byte 1 | | | Default = 00h | | Reserved: These bits are always 0. Back-to-back enable: USB core only acts as a master to a single device, so this functionality is not needed. This bit is always 0. | | | | | | | | | | Status Reg | ister - Byte 0 | | | Default = 90h | | Reserved Capabilities bit (RO): 0=No PCI Power Management 1=PCI Power Management Available See note. | | | | | | | | | PERR# (response) detection enable bit: 0 = PERR# not asserted 1 = USB core can assert PERR# if it is the receiving data agent and detects a data parity error. | PERR# (response) detection enable bit: 0 = PERR# not asserted 1 = USB core can assert PERR# if it is the receiving data agent and detects a data parity error. PERR# Reserved: These | PERR# (response) detection enable bit: 0 = PERR# not asserted 1 = USB core can assert PERR# if it is the receiving data agent and detects a data parity error. Command Received Postable memory write command: Not used when USB core is a master. This bit is always 0. Command Received Reserved: These bits are always 0. Status Reg Reserved Capabilities bit (RO): 0=No PCI Power Management 1=PCI Power Management | PERR# (response) detection enable bit: 0 = PERR# not asserted 1 = USB core can assert PERR# if it is the receiving data agent and detects a data parity error. Reserved Capabilities bit (RO): 0 = No PCI Power Management 1 = PCI Power PCI Power PCI POWer PCI POWER 1 = PCI PCI POWER 1 = PCI PCI PCI PCI PCI P | Vendor Identification Register (RO) PERR# (response) detection enable bit: always 0. PERR# if it is the receiving data agent and detects a data parity error. Command Register - Byte 1 Reserved Capabilities bit (RO): | Vendor Identification Register (RO) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PCICFG 07h | Status Register - Byte 1 | | | | | | | | | | Detected parity error: This bit is set to 1 whenever the USB core detects a parity error, even if PCICFG 04h[6] is disabled. Write 1 to clear. | SERR# status: This bit is set to 1 whenever the USB core detects a PCI address parity error. Write 1 to clear. | Received master abort status: Set to 1 when the USB core, acting as a PCI master, aborts a PCI bus memory cycle. Write 1 to clear. | Received target abort status: This bit is set to 1 when a USB core generated PCI cycle (USB core is the PCI master) is aborted by a PCI target. Write 1 to clear. | Signaled target abort status: This bit is set to 1 when the USB core signals target abort. Write 1 to clear. | DEVSEL ti<br>Indicates DEVSE<br>performing a pos<br>Since DEVSEL#<br>meet the mediun<br>bits are encoded | itive decode. is asserted to n timing, these | Data parity reported: Set to 1 if PCICFG 04h[6] is set and the USB core detects PERR# asserted while acting as PCI master (whether PERR# was driven by USB core or not.) | | | | PCICFG 08h | Revision Identification Register (RO) | | | | | | | | | | PCICFG 09h<br>PCICFG 0Ah<br>PCICFG 0Bh | | | Class Code | Register (RO) | | | Default = 10h<br>Default = 03h<br>Default = 0Ch | | | | PCICFG 0Ch | | | Cache Line | Size Register | | | Default = 00h | | | | PCICFG 0Dh | | | Master Latenc | y Timer Register | | | Default = 00h | | | | PCICFG 0Eh | Header Type Register (RO) | | | | | | Default = 80h | | | | Multi-function<br>device:<br>1=Yes (always) | Layout type = 00h (no special layout) | | | | | | | | | | PCICFG 0Fh | | | Res | erved | | | Default = 00h | | | | | | | | | | | | | | PCICFG 10h-13h Base Address Register 0 Default = 00h This register identifies the base address of a contiguous memory space in main memory. POST will write all 1s to this register, then read back the value to determine how big of a memory space is requested. After allocating the requested memory, POST will write the upper bytes with the base address. Bits [31:0] correspond to: 10h = [7:0], 11h = [15:8], 12h = [23:16], 13h = [31:24]. - Bit [0] Indicates that the operational registers are mapped into memory space. Always = 0. - Bits [2:1] Indicates that the base register is 32 bits wide and can be placed anywhere in 32-bit memory space. Always = 0. - Bit [3] Indicates no support for prefetchable memory. Always = 0. - Bits [11:4] Indicates a 4K byte address range is requested, Always = 0. - Bits [31:12] Base Address: Post writes the value of the memory base address to this register. | PCICFG 14h-2Bh | Reserved | Default = 00h | | | | | | | |----------------------------------|---------------------------------------------------------------------------------------------|---------------|--|--|--|--|--|--| | PCICFG 2Ch | Subsystem Vendor ID Register (RO) - Byte 0 | Default = 45h | | | | | | | | The Subsystem Vendor ID registe | er is read-only but its value can be changed through PCICFG 7Dh:7Ch. | | | | | | | | | PCICFG 2Dh | Subsystem Vendor ID Register (RO) - Byte 1 | Default = 10h | | | | | | | | PCICFG 2Eh | Subsystem ID Register (RO) Byte 0 | Default = 61h | | | | | | | | The Subsystem ID register is rea | The Subsystem ID register is read-only but its value can be changed through PCICFG 7Fh:7Eh. | | | | | | | | | PCICFG 2Fh | Subsystem ID Register (RO) Byte 1 | Default = C8h | | | | | | | | PCICFG 30h-33h | Reserved | Default = 00h | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------|----------------------------|-----------------------|-----------------------------------------------------------------------------|-----------------------------------------|--|--|--|--| | PCICFG 34h Capabilities Pointer Register (RO) Default = F0h | | | | | | | | | | | | | | vides the offset into<br>his location is PCIO | | ration Space of th | e USB controller f | or the location of t | he PCI Power Ma | anagement | | | | | | PCICFG 35h-3B | h | | Res | erved | | | Default = 00h | | | | | | PCICFG 3Ch Interrupt Line Register Default = 00h This register identifies the system interrupt controller line to which the interrupt pin of this USB controller module is connected. The value of | | | | | | | | | | | | | | ntifies the system i<br>sed by device drive | | | | S USB controller m | nodule is connecte | ed. The value of | | | | | | PCICFG 3Dh | | | Interrupt I | Pin Register | | • | y Default = 01h | | | | | | Secondary Default = 02h This register identifies the interrupt pin a device uses. The primary USB controller module uses INTA#, so this value reads 01h by default; the secondary USB controller module uses INTB#, so this value reads 02h by default. The interrupt pin used by each USB controller module can be changed via the respective PCICFG 4Ch[1:0]. | | | | | | | | | | | | | PCICFG 3Eh | | | | nt Register (RO) | | | Default = 00h | | | | | | D01050.051 | | | | erved | | | D ( ) ( 00) | | | | | | PCICFG 3Fh | | Maximum Latency Register (RO) Reserved Default = 00 | | | | | | | | | | | PCICFG 40h-44 | G 40h-44h Reserved | | | | | | | | | | | | | Thes | se registers are fo | r internal testing p | ourposes. Do not v | vrite to these regis | sters. | | | | | | | PCICFG 45h | | This register is for | | erved<br>urposes. Do not w | rite to this register | | Default = 00h | | | | | | | | | erved | arposes. Do not w | THE TO THIS TEGISTES | Reserved | SIE Pipelining<br>0=Enable<br>1=Disable | | | | | | PCICFG 46h-4B | h | | Res | erved | | | Default = 00h | | | | | | PCICFG 4Ch | | | Interrupt Pin S | election Register | | | 0 Default = 00h<br>1 Default = 01h | | | | | | | Reserved USB controller 00 = PCIR 01 = PCIR 10 = PCIR 11 = PCIR 11 = PCIR The interrupt pi | | | | | | | | | | | | PCICFG 4Dh Miscellaneous Control Register Default = 00h | | | | | | | | | | | | | Reserved State of | | | | | | | | | | | | | | | | | | | Capabilities bit: 0 = Force PCICFG 06h[4] = 0 1 = Force PCICFG 06h[4] = 1 | | | | | | | PCICFG 4E-4Fh | ı | | Res | erved | | <u> </u> | Default = 00h | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------|----------------------------------------|--|--|--|--| | PCICFG 50h | PCICFG 50h PCI Host Feature Control Register Default = 00 | | | | | | | | | | | | | Reserved | | Reserved, | Reserved, | Reserved, | Port 2 output: | Port 1 output: | | | | | | | | | formerly<br>CLKRUN#<br>mode control | formerly<br>Subsystem<br>Vendor ID write | formerly<br>CLKRUN#<br>enable control | 0 = Enable<br>1 = Disable | 0 = Enable<br>1 = Disable | | | | | | | | | | enable control | Chable control | (Controls USB<br>I/O cells to save<br>power) | (Controls USB I/O cells to save power) | | | | | | PCICFG 51h | G 51h Reserved | | | | | | | | | | | | PCICFG 52h | | | Strap Opti | on Override | | | Default = 03h | | | | | | Reserved | Read/write<br>factory test<br>mode<br>0=Disable<br>1=Enable | TEST0 Strap<br>Value<br>0 = Low<br>(Operational)<br>1 = High | TEST1 Strap<br>Value<br>0 = Low - use<br>12MHz crystal<br>and PLL | PWRON3#<br>Strap Value –<br>Secondary<br>Controller<br>Mode | SMI# Strap<br>Selection<br>0 = PME# used<br>as 48MHz<br>output | PWRFLT<br>Polarity:<br>0 = High<br>1 = Low | PWRON polarity: 0 = High 1 = Low | | | | | | | | (Test Mode) | 1 = High - use<br>external 48MHz | 0 = Disable<br>1 = Enable | 1 = PME# pin<br>functional | | | | | | | | PCICFG 53h | | | GPIO Sele | ect Register | | | Default = 00h | | | | | | PIO4 Direction | PIO3 Direction | PIO2 Direction | PIO1 Direction | PIO0 Direction | SMI# / PIO4<br>Select | PME# / PIO3<br>Select | CLKRUN# /<br>PIO2 Select | | | | | | 0=Input<br>1=Output | 0=Input<br>1=Output | 0=Input<br>1=Output | 0=Input<br>1=Output | 0=Input<br>1=Output | 0=SMI#<br>(default)<br>1=PIO4 | 0=PME#<br>(default)<br>1=PIO3 | 0=CLKRUN#<br>(default)<br>1=PIO2 | | | | | | PCICFG 54h | | | GPIO Output I | Enable Register | | | Default = 00h | | | | | | | Reserved | | PIO4 Buffer | PIO3 Buffer | PIO2 Buffer | PIO1 Buffer | PIO0 Buffer | | | | | | | | | 0=Disable<br>1=Enable | 0=Disable<br>1=Enable | 0=Disable<br>1=Enable | 0=Disable<br>1=Enable | 0=Disable<br>1=Enable | | | | | | These bits contro | ol buffer driving for | those GPIO pins | selected to be out | puts. | | | | | | | | | PCICFG 55h | | | GPIO Da | ta Register | | | Default = 00h | | | | | | | Reserved | | PIO4 Data | PIO3 Data | PIO2 Data | PIO1 Data | PIO0 Data | | | | | | | | | 0=Low<br>1=High | 0=Low<br>1=High | 0=Low<br>1=High | 0=Low<br>1=High | 0=Low<br>1=High | | | | | | For input pins the | ese bits return the | value presently be | eing driven onto th | e pins; for output | pins these bits se | lect the level that | will be driven. | | | | | | PCICFG 56h-7Bh Reserved Default = 0 | | | | | | | | | | | | | PCICFG 7Ch Subsystem Vendor ID Restore Register - Byte 0 The register is used to program the value of the Subsystem Vendor ID register at PCICFG 2Dh:2Ch. | | | | | | | | | | | | | PCICFG 7Dh Subsystem Vendor ID Restore Register - Byte 1 | | | | | | | | | | | | | PCICFG 7Eh Subsystem ID Restore Register - Byte 0 | | | | | | | | | | | | | PCICFG 7Eh Subsystem ID Restore Register - Byte 0 Default = 61h The register is used to program the value of the Subsystem ID register at PCICFG 2Fh:2Eh. | | | | | | | | | | | | | PCICFG 7Fh | PCICFG 7Fh Subsystem ID Restore Register - Byte 1 Default = C8 | | | | | | | | | | | | PCICFG 80h - EFh Reserved | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------|----------------------------------|-------------------|-----------------------------------------------------|-------------------| | PCICFG F0h This register retu | ırns a value of 01h | ı to identify the Ca | _ | egister (RO)<br>as being the PCI | Power Manageme | nt Register Block | Default = 01h | | PCICFG F1h This register retu | ırns a value of 00h | n to indicate that th | | r Register (RO) | apabilities list. | | Default = 00h | | PCICFG F2h | | | PMC Registe | er (RO) - Byte 0 | | | Default = 01h | | Reso | Reserved Device Specific Initialization (DSI): 0 = DSI is not required PME Clock: 0 = PME# clock not required to generate PME# Version: 001 = This function complies wing the PCI PowerManagement Interpretation of PowerManagemen | | | | | | | | PCICFG F3h | | | PMC Registe | er (RO) - Byte 1 | | | Default = 40h | | PME Support: 01000 = The PCI USB controller supports PME# generation from D3hot. D2 device state support: 0 = No D1 device state support: 0 = No | | | | | | | Reserved | | PCICFG F4h | | | PMCSR Reg | gister - Byte 0 | | | Default = 00h | | | | Rese | erved | | | PowerState (R/V | V): | | | | | | | | 00 = D0 | | | | | | | | | 01 = D1 (No | ot Supported) | | | | | | | | 10 = D2 (No | ot Supported) | | | | | | | | 11 = D3hot | | | | | | | | | This field is used determine the cuand to set a new | rrent power state | | | | | | | | Unsupported sta ignored when wr | | | PCICFG F5h | | | PMCSR Reg | gister - Byte 1 | | | Default = 00h | | PME Status (R/W): This bit is set when a PME event is generated. Write 1 to clear. | Data_Scale (RO<br>00 = Data registe<br>supported | • | Data_Select (RO): 0000 = Data register is not supported | | | | | | PCICFG F6h - F | | | Res | erved | | | Default = 00h | #### 4.2 Host Controller Register Space This register space is the operational control block in the USB core. It is responsible for the host controller operational states (Suspend, Disabled, Enabled), special USB signaling (Reset, Resume), status, interrupt control, and host controller configuration information. The host controller (HC) interface registers are PCI memory mapped I/O, hereafter referred to as MEMOFST. The bit formats for these registers are described below. #### 4.2.1 MEMOFST 00h-5Ch | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 03h | = [7:0] 01h = [15 | | Defa | Default = 10h<br>ault = 000001h | | | | Revision - Indica | tes the Open HCI | Specification revis | | emented by hardw | are (X.Y = XYh). | | | | | HcControl Re | egister - Byte 0 | | | Default = 00h | | | e ort. | | | | Control Bulk Service Ratio: Specifies the number of control endpoints serviced for every bul endpoint. Encoding is NĐ1 whe N is the number of control endpoints (i.e., 00 = 1 control endpoint; 11 = 4 control endpoints). | | | ot, the Fie will one | ok bit o whom it in | | | 7.01. | | Default = 00h | | | Reserved | | | Remote Wakeup Connected Enable: If a remote wakeup signal is supported, this bit is used to enable that operation. Since there is no remote wakeup signal supported, this bit is ignored. | Remote Wakeup Connected (RO): Indicates whether the HC supports a remote wakeup signal. This implementation does not support any such signal. The bit is hardcoded to 0. | Interrupt Routing: 0 = Interrupts routed to normal interrupt mechanism (INTA#) 1 = Interrupts routed to SMI | | | o3h orrespond to: 00h Revision - Indica FireLink support Reserved onal State: ne tional nd se a state change nd to USB tecting resume downstream port. | orrespond to: 00h = [7:0], 01h = [15] Revision - Indicates the Open HCI FireLink support Specification 1.0. Reserved onal State: Processing of Bulk List: 0 = Disable 1 = Enable te a state change and to USB tecting resume downstream port. Isochronous List when the Periodic st, the HC will check bit 3 when it fire | HcRevision O3h orrespond to: 00h = [7:0], 01h = [15:8], 02h = [23:16], Revision - Indicates the Open HCI Specification revision fireLink support Specification 1.0. Reserved HcControl Reconstrol Sulk List: O = Disable 1 = Enable 1 = Enable O = Disable 1 = Enable 1 = Enable Isochronous List when the Periodic List is enabled all st, the HC will check bit 3 when it finds an isochronous HcControl Reconstrol Reconstruction Reconstr | HcRevision Register (RO) O3h Orrespond to: 00h = [7:0], 01h = [15:8], 02h = [23:16], 03h = [31:24] Revision - Indicates the Open HCI Specification revision number imples FireLink support Specification 1.0. Reserved HcControl Register - Byte 0 Onal State: Processing of Bulk List: 0 = Disable 1 = Enable 1 = Enable O = Disable 1 = Enable 1 = Enable Periodic List is enabled:(1) 0 = Yes 1 = No Isochronous List when the Periodic List is enabled allows interrupt endst, the HC will check bit 3 when it finds an isochronous endpoint description. | HcRevision Register (RO) Other (Rote) (Rother (Rote) Other (Rote) Other (Rote) Other (Rote) Other (Rot | HcRevision Register (RO) Defa orrespond to: 00h = [7:0], 01h = [15:8], 02h = [23:16], 03h = [31:24] Revision - Indicates the Open HCI Specification revision number implemented by hardware (X.Y = XYh). FireLink support Specification 1.0. Reserved HcControl Register - Byte 0 onal State: Processing of Bulk List: 1 = Enable 0 = Disable 1 = Enable 1 = Enable 1 = Enable 1 = Enable 1 = No Defa orrespond to: 00h = [7:0], 01h = [15:8], 02h = [23:16], 03h = [31:24] Revision - Indicates the Open HCI Specification revision number implemented by hardware (X.Y = XYh). FireLink support Specification 1.0. Reserved HcControl Register - Byte 0 Onal State: Processing of Specification 1.0. Specifies the num endpoint disochronous (Interrupt and isochronous) Interrupt and isochronous (Interrupt and isochronous) I = Enable 1 = No 1 = Enable | Reserved | Reserved Root Hub Status Change: This bit is set when the content of HcRh Status (50h-53h) or the content of Gany HcRhPort Status Register (54h-5Bh) has changed. Resume Detected: This bit is set when the Status (50h-53h) has changed. Resume Detected: This bit is set when the Error: This bit is set when the Error: This bit is set when the HC detects resume signaling on a downstream port. Resume Detected: This bit is set when the Frame Management block signals a downstream port. Start of Frame: This bit is set when the Frame Management block signals a downstream port. Start of Frame: This bit is set when the Frame Management block signals a downstream port. Start of Frame: This bit is set when the Frame detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------|--|--|--| | Change Request Writing a 1 Initiates a software endpoint descriptor?(1) 0 = No 1 = Yes New | MEMOFST 08h | | | | | | | | | | | | MEMOFST 09h HcCommandStatus Register - Byte 1 Reserved | Change Request: When set by software, this bit sets the Ownership Change bit (MEMOFST 0Fh[6]). Cleared by an active endpoint descriptor?(1) 0 = No 1 = Yes has an active endpoint descriptor?(1) 0 = No 1 = Yes | | | | | | | | | | | | MEMOFST 0Ah | | • | ftware or the HC. | It is cleared by the | e HC each time it l | begins processing | the head of the lis | st (Bulk List for | | | | | Reserved CommandStatus Register - Byte 3 Reserved Scheduling Overrun bit (MEMOFST 0Ch[0] is set. The count wraps from 11 to 00. MEMOFST 0Ch | MEMOFST 09h | | | | | | | | | | | | This field increments every time the Scheduling Overrun bit (MEMOFST OCh[0] is set. The count wraps from 11 to 00. MEMOFST 0Ch | MEMOFST 0Ah | | | | | | | | | | | | Reserved Resure Detected: This bit is set when the content of HcRh Status (50h-53h) or the content of any HcRhPort Status Register (54h-5Bh) has changed. Reserved Reserved Resure Detected: This bit is set when the Control implemented and is not implemented and is not content of any HcRhPort Status Register (54h-5Bh) has changed. Reserved Resure Detected: This bit is set when the Frame Management block signals a downstream port. Resident Prame Number Status Register - Byte 0* Resure Detected: This bit is set when the Frame after the Host Controller has written written event. Reserved Resure Detected: This bit is set when the Frame after the Host Controller has written event. Reserved Nortical Scheduling Overrun occurred? All writes are ignored. | | This field increm the Scheduling (MEMOFST 0CI | | | | | | | | | | | Reserved Root Hub Status Change: This bit is set when the content of HcRh Status (50h-53h) or the content of Gany HcRhPort Status Register (54h-5Bh) has changed. Resume Detected: This bit is set when Detected: This bit is set when the Error: This bit is set when MEMOFST and is not implemented and is hardcoded to 0. All writes are ignored. Resume Detected: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the Frame Mumber This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the Frame Munder This bit is set when the Signaling on a downstream port. Start of Frame: This bit is set when the Frame Munder This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. Start of Frame: This bit is set when the HC detects resume signaling on a downstream port. | MEMOFST 0Bh | | ŀ | | , | e 3 | | Default = 00h | | | | | Status Change: This bit is set when the when the content of HcRh Status (50h-53h) or the content of any HcRhPort Status Register (54h-5Bh) has changed. Status Overflow: This bit is set when the ment when the when the content of any HcRhPort Status Register (54h-5Bh) has changed. Status Overflow: This bit is set when the HC when the HC detects resume signaling on a downstream port. This bit is set when the HC detects resume signaling on a downstream port. This bit is set when the HC detects resume signaling on a downstream port. This bit is set when the HC detects resume signaling on a downstream port. This bit is set when the HC detects resume signaling on a downstream port. This bit is set when the HC detects resume signaling on a downstream port. Status Register (54h-5Bh) has changed. | MEMOFST 0Ch | | ŀ | IcInterrupt Statu | s Register - Byte | 0* | | Default = 00h | | | | | | Reserved | Status Change: This bit is set when the content of HcRh Status (50h- 53h) or the content of any HcRhPort Status Register (54h-5Bh) has | Overflow: This bit is set when MEMOFST 3Ch[15] (Frame Number Register) changes from 0-to-1 or from | Error: This event is not implemented and is hardcoded to 0. All writes are | Detected: This bit is set when the HC detects resume signaling on a downstream | This bit is set<br>when the<br>Frame<br>Management<br>block signals a<br>"Start of Frame" | Done Head:<br>This bit is set<br>after the Host<br>Controller has<br>written<br>HcDoneHead to | occurred?<br>0 = No | | | | | MEMOFST 0Dh-0Eh HcInterruptStatus Register - Bytes 1 & 2 Default = 00h | MEMOFST 0Dh- | -0Eh | Но | InterruptStatus I | Register - Bytes 1 | 8 2 | | Default = 00h | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--| | MEMOFST 0Fh | | ! | HcInterruptStatus | Register - Byte | 3* | | Default = 00h | | | * Writing a 1 to a | Ownership<br>Change:<br>This bit is set<br>when the<br>Ownership<br>Change<br>Request bit<br>(MEMOFST<br>08h[3]) is set.<br>bit in this register | <u> </u> | oonding bit, while v | writing a 0 leaves | | | Default = 00h | | | | | Г | T | | T | | | | | Reserved | Allow interrupt<br>generation due<br>to Root Hub<br>Status<br>Change:<br>0 = Ignore<br>1 = Enable | Allow interrupt<br>generation due<br>to Frame<br>Number<br>Overflow:<br>0 = Ignore<br>1 = Enable | Reserved All writes to this bit are ignored. | Allow interrupt<br>generation due<br>to Resume<br>Detected:<br>0 = Ignore<br>1 = Enable | Allow interrupt<br>generation due<br>to Start of<br>Frame:<br>0 = Ignore<br>1 = Enable | Allow interrupt<br>generation due<br>to Writeback<br>Done Head:<br>0 = Ignore<br>1 = Enable | Allow interrupt generation due to Scheduling Overrun: 0 = Ignore 1 = Enable | | | MEMOFST 11h-12h HcInterruptEnable Register - Bytes 1 & 2 | | | | | | | | | | | | | Rese | erved | | | | | | MEMOFST 13h | | ŀ | HcInterruptEnable | e Register - Byte | 3* | | Default = 00h | | | Master interrupt generation: 0 = Ignore 1 = Allows all interrupts to be enabled in 10h-13h. * Writing a 1 to a | Allow interrupt<br>generation due<br>to Ownership<br>Change:<br>0 = Ignore<br>1 = Enable<br>bit in this register | sets the correspo | nding bit, while wr | | erved e bit unchanged. | | | | | MEMOFST 14h | | ŀ | | e Register - Byte | 0* | | Default = 00h | | | Reserved | Allow interrupt<br>generation due<br>to Root Hub<br>Status<br>Change:<br>0 = Ignore | Allow interrupt<br>generation due<br>to Frame<br>Number<br>Overflow:<br>0 = Ignore | Reserved All writes to this bit are ignored. | Allow interrupt<br>generation due<br>to Resume<br>Detected:<br>0 = Ignore<br>1 = Disable | Allow interrupt<br>generation due<br>to Start of<br>Frame:<br>0 = Ignore<br>1 = Disable | Allow interrupt<br>generation due<br>to Writeback<br>Done Head:<br>0 = Ignore<br>1 = Disable | Allow interrupt<br>generation due<br>to Scheduling<br>Overrun:<br>0 = Ignore<br>1 = Disable | | | MEMOFST 15h- | 1 = Disable | 1 = Disable | InterruptDisable | Register - Bytes | 1 & 2 | | Default = 00h | | | MEMOPSI 1311- | 1011 | пс | • | erved | 1 04 2 | | Delault = VVII | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------|-------------------|------------------|---------------------|---|---------------|--|--| | MEMOFST 17h | | Default = 00h | | | | | | | | | Master interrupt generation: 0 = Ignore 1 = Allows all interrupts to be disabled in 10h-13h. | Allow interrupt<br>generation due<br>to Ownership<br>Change:<br>0 = Ignore<br>1 = Disable | clears the correct | ponding hit while | Rese | | | | | | | | <del>-</del> | cicars the corresp | | | The bit unertainged | | Default = 00h | | | | MEMOFST 18h-1Bh HcHCCA Register Bits [31:0] correspond to: 18h = [7:0], 19h = [15:8], 1Ah = [23:16], 1Bh = [31:24]. - Bits [7:0] Reserved - Bits [31:8] Pointer to HCCA base address | | | | | | | | | | | MEMOFST 1Ch-<br>Bits [31:0] c<br>- Bits [3:0]<br>- Bits [31:4] | | Default = 00h | | | | | | | | | MEMOFST 20h- | | Default = 00h | | | | | | | | | - Bits [3:0] | orrespond to: 20h<br>Reserved<br>Pointer to curren | | | , 23h = [31:24]. | | | | | | | MEMOFST 24h- | 27h | | HcContro | Current ED | | | Default = 00h | | | | - Bits [3:0] | orrespond to: 24h<br>Reserved<br>Pointer to curren | | | , 27h = [31:24]. | | | | | | | MEMOFST 28h- | 2Bh | | HcBulkHea | dED Register | | | Default = 00h | | | | - Bits [3:0] | Bits [31:0] correspond to: 28h = [7:0], 29h = [15:8], 2Ah = [23:16], 2Bh = [31:24]. - Bits [3:0] Reserved | | | | | | | | | | MEMOFST 2Ch-2Fh Bits [31:0] correspond to: 2Ch = [7:0], 2Dh = [15:8], 2Eh = [23:16], 2Fh = [31:24]. Bits [3:0] Reserved Bits [31:4] Pointer to current Bulk List End Descriptor | | | | | | | | | | | MEMOFST 30h-<br>Bits [31:0] c<br>- Bits [3:0] | Default = 00h | | | | | | | | | | - Bits [31:4] | Pointer to curren | t Done List Head | End Descriptor | | | | | | | # FireLink USB 82C862/863 | _ | |---| | | | | 7 6 5 4 3 2 1 0 MEMOFST 34h-37h HcFmInterval Register Default = xxxx2EDFh Bits [31:0] correspond to: 34h = [7:0], 35h = [15:8], 36h = [23:16], 37h = [31:24]. - Bits [13:0] Frame Interval These bits specify the length of a frame as (bit times 1). For 12,000 bit times in a frame, a value of 11.999 is stored here. - Bits [15:14] Reserved - Bits [30:16] FS Largest Data Packet: These bits specify a value which is loaded into the Largest Data Packet Counter at the beginning of each frame. - Bit 31 Frame Interval Toggle This bit is toggled by HCD whenever it loads a new value into the Frame Interval bits (bits [13:0]). #### MEMOFST 38h-3Bh #### **HcFrameRemaining Register** Default = 00h Bits [31:0] correspond to: 38h = [7:0], 39h = [15:8], 3Ah = [23:16], 3Bh = [31:24]. - Bits [13:0] Frame Remaining (RO) This 14-bit decrementing counter is used to time a frame. When the HC is in the USB Operational state, the counter decrements each 12MHz clock period. When the count reaches 0, the end of a frame has been reached. The counter reloads with Frame Interval (MEMOFST 34h[13:0]) at that time. In addition, the counter loads when the HC transitions into the USB Operational state. - Bits [30:14] Reserved - Bit 31 Frame Remaining Toggle (RO) This bit is loaded with Frame Interval Toggle (MEMOFST 34h[31]) when Frame Remaining (bits [13:0]) is loaded. MEMOFST 3Ch-3Fh HcFmNumber Register Default = 00h Bits [31:0] correspond to: 3Ch = [7:0], 3Dh = [15:8], 3Eh = [23:16], 3Fh = [31:24]. - Bits [15:0] Frame Number (RO) This 16-bit incrementing counter is incremented coincident with the load of Frame Remaining (MEMOFST 38h[13:0]). The count will roll over from FFFh to 0h. - Bits [31:16] Reserved #### MEMOFST 40h-43h **HcPeriodicStart Register** Default = 00h - Bits [31:0] correspond to: 40h = [7:0], 41h = [15:8], 42h = [23:16], 43h = [31:24]. - Bits [13:0] Periodic Start These bits are used by the List Processor to determine where in a frame the Periodic List processing must begin. - Bits [31:14] Reserved MEMOFST 44h-47h HcLSThreshold Register Default = 00h - Bits [31:0] correspond to: 44h = [7:0], 45h = [15:8], 46h = [23:16], 47h = [31:24]. - Bits [11:0] LS Threshold These bits contain a value used by the Frame Management Block to determine whether or not a low speed transaction can be started in the current frame. - Bits [31:12] Reserved **MEMOFST 48h** HcRhDescriptorA Register - Byte 0 (RO) Default = 02h Number Downstream Ports - The USB core supports two downstream ports. ## 82C862/863 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------------|-----------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MEMOFST 49h | MEMOFST 49h HcRhDescriptorA Register - Byte 1 | | | | | | | | | | Reserved | | No Over- current Protection:(1) 0 = Over- current status is reported 1 = Over- current status is not reported | Over-current Protection Mode: 0 = Global over- current 1 = Individual Over- Current This bit is only valid when bit 4 is cleared. This bit should be written to 0. | Device Type<br>(RO):<br>The USB core<br>is not a<br>compound<br>device. | No Power<br>Switching:(1)<br>0 = Ports are<br>powered<br>switched<br>1 = Ports are<br>always<br>powered on | Power Switching Mode: 0 = Global switching 1 = Individual switching This bit is only valid when bit 1 is cleared. This bit should be written to 0. | | | (1) Bits 4 and 1 s | should be written to | support the exte | rnal system port o | ver-current and sv | witching implemen | tations. | | | MEMOFST 4Ah HcRhDescriptorA Register - Byte 2 Default = 00h Reserved **MEMOFST 4Bh** #### HcRhDescriptorA Register - Byte 3 Default = 01h Power-On to Power-Good Time - The USB core power switching is effective within 2ms. The field value is represented as the number of 2ms intervals. This field should be written to support the system implementation. This field should always be written to a non-zero value. #### **MEMOFST 4Ch-4Dh** #### HcRhDescriptorB Register - Bytes 0 & 1 Default = 00h Bits [15:0] correspond to: 4Ch = [7:0], 4Dh = [15:8]. - Bit 0 Reserved - Bits [15:1] Device Removable - USB core ports default to removable devices: 0 = Device not removable 1 = Device removable Bit 15 corresponds to Port 15, Bit 14 corresponds to Port 14, the remaining bits follow suit. Unimplemented ports are #### MEMOFST 4Eh-4Fh #### HcRhDescriptorB Register- Bytes 2 & 3 Default = 00h Bits [15:0] correspond to: 4Eh = [7:0], 4Fh = [15:8]. Bit 0 Reserved - Bits [15:1] Port Power Control Mask: Bit 15 corresponds to Port 15, Bit 14 corresponds to Port 14, the remaining bits follow suit. Unimplemented ports are reserved. 0 = Device not removable 1 = Global power mask This field is only valid if No Power Switching bit (MEMOFST 49h[1]) is cleared and Power Switching Mode Bit (MEMOFST 49h[0]) is set (individual port switching). When set, the port only responds to individual port power switching commands (Set/ClearPortPower, MEMOFST 54h[1:0] and 58h[1:0]). When cleared, the port only responds to global power switching commands (Set/ClearGlobalPower, MEMOFST 52h[0] and 50h[0]). ## 82C862/863 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|--------------------|-------------------|--------------------|------------------------------------------|-----------------------------------------------------------|--|--| | MEMOFST 50h | | | HcRhStatus F | Register - Byte 0 | | | Default = 00h | | | | | | Rese | erved | | | Over-current<br>Indicator<br>(RO):(1) | Read: Local Power Status Not supported. | | | | | | | | | | Reflects state of OVCR pin. 0 = No over- | Always read 0. Write: Clear Global Power | | | | | | | | | | current | 0 = No effect | | | | | | | | | | condition 1 = Over- current condition | 1 = Issue Clear<br>Global<br>Power<br>command<br>to ports | | | | (1) Bit 1 is only valid if the No Over-current Protection (MEMOFST 49h[4]) and Over-current Protection Mode (MEMOFST 49h[3]) bits are cleared. | | | | | | | | | | | MEMOFST 51h | | | HcRhStatus F | Register - Byte 1 | | | Default = 00h | | | | up Enable(1) 0 = Disabled 1 = Enabled Write: Set Remote Wake- up Enable 0 = No effect 1 = Sets Device Remote Wakeup Enable (1) Allows port C | onnect Status Cha | ange Bit (MEMOF | "ST 56h[0] for Por | t 1 and MEMOFST | 「59h[0] for Port 2 | ) as a remote wak | eup event. | | | | MEMOFST 52h | | | HcRhStatus F | Register - Byte 2 | | | Default = 00h | | | | | | Rese | erved | | | Over-current<br>Indicator<br>Change | Read: Local<br>Power Status<br>Change | | | | | | | | | | This bit is set when the Over- | Not supported.<br>Always read 0 | | | | | | | | | | current<br>Indicator bit<br>(MEMOFST | Write: Set<br>Global Power | | | | | | | | | | 50h[1])<br>changes.<br>Write 1 to clear | 0 = No effect 1 = Issue Set Global Power command to ports | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------------------------------------------------------------------------------------------|--------------------|-----------------|----------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | MEMOFST 53h | | | HcRhStatus F | Register - Byte 3 | | | Default = 00h | | Clear Remote Wakeup Enable (WO) 0 = No effect 1 = Clear Device Remote Wakeup Enable bit (MEMOFST 51h[7]) | | | | Reserved | | | | | MEMOFST 54h | | | HcRhPort1Statu | ıs Register - Byte | e O | | Default = 00h | | valid if the No | | tection (MEMOFS | ST 49h[4]) bit is cl | eared and Over-c | Read: Port Suspend Status 0 = Port is not suspended 1 = Port is selectively suspended Write: Set Port Suspend 0 = No effect 1 = Sets Port Suspend Status e OVRCUR pin de current Protection Medical Status | | | | MEMOFST 55h | Tremovable bits (F | WEWOI 31 40III | | · · · · · · · · · · · · · · · · · · · | | | Default = 00h | | WEWOF31 33N | | Res | erved | ıs Register - Byte | ; 1 | Read: Low Speed Device Attached(1) 0 = Full speed device 1 = Low speed device Write: Clear Port Power 0 = No effect 1 = Clears Port Power Status (bit | Read: Port Power Status(2) 0 = Port power is off 1 = Port power is on Write: Set Port Power 0 = No effect 1 = Sets Port Power Status | <sup>(1)</sup> Bit 1 defines the speed (and bus idle) of the attached device. It is only valid when Current Connect Status (MEMOFST 54h[0]) bit is set. <sup>(2)</sup> Bit 0 reflects the power state of the port regardless of the power switching mode. If the No Power Switching (MEMOFST 49h[1]) bit is set, bit 0 is always read as 1. ## 82C862/863 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|--------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MEMOFST 56h | | | HcRhPort1Statu | s Register - Byte | 2 | | Default = 00h | | | Reserved | | Port Reset Status Change 0 = Port reset is not complete 1 = Port reset is complete | Port Over-<br>current<br>Indicator<br>Change<br>This bit is set<br>when the Over-<br>current<br>Indicator<br>(MEMOFST<br>50h[1]) bit<br>changes.<br>Write 1 to clear | Port Suspend<br>Status Change<br>Indicates the<br>completion of<br>the selective<br>resume<br>sequence for<br>the port.<br>0 = Port is not<br>resumed<br>1 = Port resume<br>is complete | Port Enable Status Change Indicates that the port has been disabled due to a hardware event (cleared Port Enable Status, MEMOFST 54h[1]). 0 = Port has not been disabled 1 = Port Enable Status has been cleared | Connect Status Change Indicates a connect or disconnect event has been detected. 0 = No connect/dis connect event 1 = Hardware detection of connect/dis connect event(1) Write 1 to clear | | (1) If the Device | e Removable Bits ( | MEMOFST 4Ch[ | 15:1]) are set, bit 0 | resets to 1. | | ologiog | | | MEMOFST 57h | | | | s Register - Byte<br>erved | 3 | | Default = 00h | | MEMOFST 58h | | | HcRhPort2Statu | s Register - Byte | 0 | | Default = 00h | | | Reserved | | Read: Port Reset Status 0 = Port reset status signal not active 1 = Port reset signal active Write: Set Port Reset 0 = No effect 1 = Sets Port Reset Status | Read: Port Over-current Indicator(1) 0 = No over- current condition 1 = Over- current condition Write: Clear Port Suspend 0 = No effect 1 = Initiates selective resume sequence for the port | Read: Port Suspend Status 0 = Port is not suspended 1 = Port is selectively suspended Write: Set Port Suspend 0 = No effect 1 = Sets Port Suspend Status | Read: Port Enable Status 0 = Port disabled 1 = Port enabled Write: Set Port Enable 0 = No effect 1 = Sets Port Enable Status | Read: Current Connect Status 0 = No device connected 1 = Device connected.( 2) Write: Clear Port Enable 0 = No effect 1 = Clears Port Enable Status bit (bit 1) | (2) If the Device Removable bits (MEMOFST 4Ch[15:0]) are set (not removable), bit 0 is always 1. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MEMOFST 59h | | | HcRhPort2Statu | s Register - Byte | 1 | | Default = 00h | | | | Reserved Read: Low Speed Device Attached(1) 0 = Full speed device 1 = Low speed device Write: Clear Port Power 0 = No effect 1 = Clears Port Power Status (bit 0) | | | | | | | | | (1) Bit 1 defines | the speed (and bu | s idle) of the attac | ched device. It is o | only valid when Cu | urrent Connect Sta | itus (MEMOFST 5 | 4h[0]) bit is set. | | | (2) Bit 0 reflects to bit 0 is always | | the port regardles | ss of the power sw | vitching mode. If the | he No Power Swite | ching (MEMOFST | 49h[1]) bit is set, | | | MEMOFST 5Ah | | | HcRhPort2Status | s Register - Byte | 2 | | Default = 00h | | | | Reserved | | Port Reset<br>Status Change<br>0 = Port reset is<br>not<br>complete<br>1 = Port reset is<br>complete | Port Over-<br>current<br>Indicator<br>Change<br>This bit is set<br>when the Over-<br>current<br>Indicator<br>(MEMOFST<br>50h[1]) bit<br>changes.<br>Write 1 to clear | Port Suspend Status Change Indicates the completion of the selective resume sequence for the port. 0 = Port is not resumed 1 = Port resume is complete | Port Enable Status Change Indicates that the port has been disabled due to a hardware event (cleared Port Enable Status, MEMOFST 54h[1]). 0 = Port has not been disabled 1 = Port Enable Status has been cleared | Connect Status Change Indicates a connect or disconnect event has been detected. 0 = No connect/dis connect event 1 = Hardware detection of connect/dis connect event(1) Write 1 to clear | | HcRhPort2 Status Register - Byte 3 Reserved **MEMOFST 5Bh** Default = 00h ### 4.2.2 Legacy Support Registers Four registers are provided for legacy support: - 1. HceControl - -- Used to enable and control the emulation hardware and report various status information. - HceInput - -- Emulation side of the legacy Input Buffer register. - 3. HceOutput - -- Emulation side of the legacy Output Buffer register where keyboard and mouse data is to be written by software. - 4. HceStatus - -- Emulation side of the legacy Status register. These registers are located in the Host Controller Register Space; from MEMOFST 100h through 10Fh. The bit formats for these registers are described below. Refer to "Legacy Support" section for information when accessing these registers when emulation is enabled. ### 4.2.3 MEMOFST 100h-1Fh (Legacy Support Registers) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------| | MEMOFST 100h HceControl Register - Byte 0 | | | | | | | | | IRQ12 Active Indicates that a positive transition of IRQ12 from kybrd controller has occurred. Writing a 1 clears this bit, while writing a 0 leaves it unchanged. | IRQ1 Active Indicates that a positive transition of IRQ1 from kybrd controller has occurred. Writing a 1 clears this bit, while writing a 0 leaves it unchanged. | GateA20<br>Sequence<br>Set by HC<br>when a data<br>value of D1h is<br>written to Port<br>64h.<br>Cleared by HC<br>on write to Port<br>64h of any<br>value other than<br>D1h. | External IRQEn IRQ1 and IRQ12 from kybrd controller causes emulation interrupt: 0 = Disable 1 = Enable This bit is independent of the Emulation Enable bit (bit 0) setting. | IRQEn If the Output Full bit (MEMOFST 10Ch[0]) = 1, HC generates IRQ1 or IRQ12. If the Aux Output Full bit (MEMOFST 10Ch[5]) = 0, HC generates IRQ1; if = 1, HC generates IRQ12. 0 = Disable 1 = Enable | Character<br>Pending<br>HC generates<br>emulation<br>interrupt when<br>the Output Full<br>bit (MEMOFST<br>10Ch[0]) = 0.<br>0 = Disable<br>1 = Enable | Emulation<br>Interrupt (RO)<br>A static decode<br>of the emulation<br>interrupt<br>condition. | Emulation<br>Enable HC is enabled<br>for legacy<br>emulation? 0 = No<br>1 = Yes(1) | (1) The HC decodes accesses to Ports 60h/64h and generates IRQ1 and/or IRQ12 when appropriate. Additionally, the HC generates an emulation interrupt at appropriate times to invoke the emulation software. | MEMOFST 101h | HceControl Register - Byte 1 | Default = 00h | |--------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | | Reserved | A20 State: | | | | Indicates current state of Gate A20 on kybrd controller. Used to compare against value written to Port 60h when GateA20 Sequence is active. | ## 82C862/863 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MEMOFST 102h-103h HceControl Register - Bytes 2 & 3 Reserved | | | | | | | | | | MEMOFST 104h Input Data: - I/O data that is written to Ports 60h and 64h is captured in this register. | | | | | | | | | | | Emulated Register | | | | | | | | | MEMOFST 105h | n-107h | | | ister - Bytes 1-3<br>erved | | | Default = 00h | | | MEMOFST 108h<br>Output Data | 1: | | · | egister - Bytes 0 | h | | Default = 00h | | | • | r nosts data that is<br>Emulated Registe | | | · | by application soft | ware. | | | | MEMOFST 109h | -10Bh | | | gister - Bytes 1-3 | | | Default = 00h | | | MEMOFST 10CI | <u> </u> | | HceStatus Re | egister - Byte 0 | | | Default = 00h | | | Parity Indicates parity error on keyboard/mous e data. | Time-out Used to indicate a time-out | Aux Output Full Assert IRQ12 if Output Full bit (MEMOFST 10Ch[0]) = 1 and IRQEn bit (MEMOFST 100h[3]) = 1? 0 = No 1 = Yes | Inhibit Switch Reflects state of the keyboard inhibit switch: 0 = Inhibited 1 = Not inhibited | Cmd Data HC sets this bit on I/O writes to Ports 60h and 64h: 0 = Port 60h 1 = Port 64h | Flag Nominally used as a system flag by software to indicate a warm or cold boot. | Input Full HC sets this bit to 1 on an I/O write to Port 60h or 64h except for the case of a GateA20 Sequence. While set to 1 and emulation is enabled (MEMOFST 100h[0] = 1), an emulation interrupt condition exists. | Output Full HC sets this bit to 0 on a read of Port 60h. While this bit is 0 and the Character Pending bit (MEMOFST 100h[2]) = 1, an emulation interrupt condition exists. Setting this bit to 1 will generate either IRQ1 or IRQ12 under certain conditions(1). | | | If the IRQEn | • | 00h[3]) = 1 and Au | x Output Full bit (I | MEMOFST 10Ch[ | <br>5]) = 0: IRQ1 is ge<br>5]) = 1: IRQ12 is ç | | | | | MEMOFST 10DI | n-10Fh | | HceStatus Reg | jister - Bytes 1-3 | | | Default = 00h | | ### 5.0 Electrical Ratings Stresses above those listed in the following tables may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. ### 5.1 Absolute Maximum Ratings | Symbol | Parameter | 5.0 | Volt | 3.3 | Unit | | |------------------|-----------------------|-------------|-----------------------|------|-----------------------|-----------| | | | Min | Max | Min | Max | | | V <sub>CC</sub> | Supply Voltage | not allowed | not allowed | | +4.0 | V | | VI | Input Voltage | -0.5 | V <sub>CC</sub> + 0.5 | -0.5 | V <sub>CC</sub> + 0.5 | V | | Vo | Output Voltage | -0.5 | V <sub>CC</sub> + 0.5 | -0.5 | V <sub>CC</sub> + 0.5 | V | | T <sub>OP</sub> | Operating Temperature | 0 | +70 | 0 | +70 | degrees C | | T <sub>STG</sub> | Storage Temperature | -40 | +125 | -40 | +125 | degrees C | ### 5.2 DC Characteristics: $V_{CC} = 3.3V \pm 5\%$ , $T_A = 0C$ to +70C | Symbol | Parameter | Min | Max | Unit | Condition | |------------------|---------------------------------|---------------|--------------------------------------|------|-----------------------------------| | V <sub>IL</sub> | Input low Voltage | -0.5 | +0.8 | V | | | V <sub>IH</sub> | Input high Voltage | +2.0 | +5.5 | V | | | V <sub>OL</sub> | Output low Voltage | | +0.4 | V | I <sub>OL</sub> = 4.0mA | | V <sub>OH</sub> | Output high Voltage | +2.4 | | V | I <sub>OH</sub> = -1.6mA | | I <sub>IL</sub> | Input Leakage Current | | +10.0 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> | | l <sub>OZ</sub> | Tristate Leakage Current | | +10.0 | μA | | | C <sub>IN</sub> | Input Capacitance | | +10.0 | pF | | | C <sub>OUT</sub> | Output Capacitance | | +10.0 | pF | | | Icc | Power Supply Current: 3.3V Core | 50mA max duri | ring operation,<br>ng Standby (all c | | | ### 5.3 AC Characteristics (Preliminary) ### **5.3.1** PCI Bus AC Timings | Sym | Parameter | Min | Max | Unit | Figure | |------|---------------------------------------------------------------------------------------------------------------------|-----|-----|------|--------| | t100 | C/BE[3:0]#, AD[31:0], FRAME#, IRDY#, TRDY#, STOP#, DEVSEL#, LOCK#, PAR, SERR#, PERR# setup time to PCICLK rising | 7 | | ns | 4 | | t101 | C/BE[3:0]#, AD[31:0], FRAME#, IRDY#, TRDY#, STOP#, DEVSEL#, LOCK#, PAR, SERR#, PERR# hold time from PCICLK rising | 0 | | ns | 5 | | t102 | C/BE[3:0]#, AD[31:0], FRAME#, IRDY#, TRDY#, STOP#, DEVSEL#, LOCK#, PAR, SERR#, PERR# valid delay from PCICLK rising | 2 | 11 | ns | 6 | | t103 | REQ# setup time to PCICLK rising | 12 | | ns | 4 | | t104 | REQ# hold time from PCICLK rising | 0 | | ns | 5 | | t105 | GNT# valid delay from PCICLK rising | 2 | 12 | ns | 6 | Figure 4. Setup Timing Waveform Figure 5. Hold Timing Waveform Figure 6. Output Delay Timing Waveform ## 5.3.2 USB AC Timings: Full Speed Source | Sym | Parameter | Min | Max | Unit | Figure | Condition (Notes 1, 2, and 3) | | | |------------------------|-------------------------------------|--------|--------|------|--------|----------------------------------|--|--| | Driver Characteristics | | | | | | | | | | | Transition Time: | | | | | CL = 50pF, Notes 5 and 6 | | | | tR | Rise Time | 4 | 20 | ns | | | | | | tF | Fall Time | 4 | 20 | ns | | | | | | tRFM | Rise/Fall Time Matching | 90 | 110 | % | | (tR/tF) | | | | vCRS | Output Signal Crossover Voltage | 1.3 | 2.0 | V | | | | | | zDRV | Driver Output Resistance | 28 | 43 | ohm | | Steady state drive | | | | Data Source Timings | | | | | | | | | | tDRATE | Full Speed Data Rate | 11.97 | 12.03 | Mbps | | Average bit rate = 12Mbps ±0.25% | | | | tFRAME | Frame Interval | 0.9995 | 1.0005 | ms | | 1.0ms ±0.05% | | | | | Source Differential Driver Jitter: | | | | | Notes 7 and 8 | | | | tDJ1 | To Next Transition | -3.5 | 3.5 | ns | | | | | | tDJ2 | For Paired Transitions | -4.0 | 4.0 | ns | | | | | | tEOPT | Source EOP Width | 160 | 175 | ns | | Note 8 | | | | tDEOP | Differential to EOP Transition Skew | -2 | 5 | ns | | Note 8 | | | | | Receiver Data Jitter Tolerance: | | | | | Note 8 | | | | tJR1 | To Next Transition | -18.5 | 18.5 | ns | | | | | | tJR2 | For Paired Transitions | -9 | 9 | ns | | | | | | | EOP Width at Receiver: | | | | | Note 8 | | | | tEOPR1 | Must Reject at EOP | 40 | | ns | | | | | | tEOPR2 | Must Accept as EOP | 82 | | ns | | | | | ### 5.3.3 USB AC Timings: Low Speed Source | Sym | Parameter | Min | Max | Unit | Figure | Condition (Notes 1, 2, and 4) | | |------------------------|------------------------------------------------------------------------------------------------------|--------------|------------|----------|--------|----------------------------------------------------------------------------|--| | Driver Characteristics | | | | | | | | | tR<br>tF | Transition Time: Rise Time Fall Time | 75<br>75 | 300<br>300 | ns<br>ns | | Notes 5 and 6 Min# measured with: CL = 50pF Max# measured with: CL = 350pF | | | tRFM | Rise/Fall Time Matching | 80 | 120 | % | | (tR/tF) | | | vCRS | Output Signal Crossover Voltage | 1.3 | 2.0 | V | | | | | Data Source Timings | | | | | | | | | tDRATE | Low Speed Data Rate | 1.4775 | 1.5225 | Mbps | | Average bit rate = 1.5Mbps ±1.5% | | | tDDJ1 | Source Differential Driver Jitter,<br>At Host (Downstream):<br>To Next Transition | <b>-75</b> | 75 | ns | 7 | Notes 7 and 8 | | | tDDJ2 | For Paired Transitions | -45 | 45 | ns | | | | | tUDJ1<br>tUDJ2 | Source Differential Driver Jitter, At Function (Upstream): To Next Transition For Paired Transitions | -95<br>-150 | 95<br>150 | ns<br>ns | 7 | Notes 7 and 8 | | | tEOPT | Source EOP Width | 1.25 | 150 | μs | 8 | Note 8 | | | tDEOP | Differential to EOP Transition Skew | -40 | 100 | ns | 8 | Note 8 | | | tUJR1<br>tUJR2 | Receiver Data Jitter Tolerance, At Host (Upstream): To Next Transition For Paired Transitions | -152<br>-200 | 152<br>200 | ns<br>ns | 9 | | | | tDJR1<br>tDJR2 | Receiver Data Jitter Tolerance, At Function (Downstream): To Next Transition For Paired Transitions | -75<br>-45 | 75<br>45 | ns<br>ns | 9 | | | | tEOPR1 | EOP Width at Receiver: Must Reject at EOP Must Accept as EOP | 330<br>675 | | ns<br>ns | 9 | Note 8 | | Notes: 1. All voltages measured from the local ground potential, unless otherwise specified. - 2. All timings use a capacitive load (CL) to ground of 50pF, unless otherwise specified. - 3. Full speed timings have a 1.5 kohm pull-up to 2.8V on the D+ data line. - 4. Low speed timings have a 1.5 kohm pull-up to 2.8V on the D– line. - 5. Measured from 10% to 90% of the data signal. - 6. The rising and falling edges should be smoothly transitioning (monotonic). - 7. Timing difference between the differential data signals. - 8. Measured at crossover point of differential data signals. - 9. The maximum load specification is the maximum effective capacitive load allowed that meets the target hub Vbus droop of 330mV. Figure 7. Differential Data Jitter Figure 8. Differential to EOP Transition Skew and EOP Width Figure 9. Receiver Jitter Tolerance ### 6.0 Marking and Order Information #### 6.1 Package Marking 82C862. Specific marking for the production 82C862 silicon, LQFP package, is as follows (not to scale): ## OPTi FireLink usb 82C862 rryyww mmfp (generic) ## OPTi FireLink usb 82C862 02yyww 02ME (1<sup>st</sup> prod. rev.) ## OPTi *FireLink* usb 82C862 03yyww 11UE (2<sup>nd</sup> prod. rev.) 82C863. Specific marking for the production 82C863 silicon, LQFP package, is as follows (not to scale): ## OPTi FireLink usb 82C863 rryyww mmfp (generic) ## OPTi FireLink usb 82C863 02yyww 02ME (1<sup>st</sup> prod. rev.) ## OPTi FireLink usb 82C863 03yyww 11UE (2<sup>nd</sup> prod. rev.) #### For both products: - rr indicates OPTi netlist revision - yy indicates the year of production - ww indicates the week of production (1-52) - mm indicates foundry mask revision - f indicates the foundry (M identifies the foundry as WSMC, now part of TSMC; U identifies the foundry as UMC) - p indicates the packaging house (E identifies the assembly house as ASE). ### 6.2 Order Number and Shipping Box Information Specific marking for the box in which the 82C862/3 silicon is shipped is as follows: $QT0086202XME-002-ldentifies that the box contains ~\textbf{82C862} \ LQFP \ packaged \ parts. The ~002 \ marking indicates a normal production run; initial production parts meeting the same stringent requirements are marked ~999. 02XME indicates the same as the 02ME on the chip marking; the "X" indicates no particular speed grading.$ 2<sup>nd</sup> revision: QT0086203XUE-002 – same product, but re-engineered for UMC foundry. QT0086302XME-002 – Identifies that the box contains **82C863** LQFP packaged parts. The -002 marking indicates a normal production run; initial production parts meeting the same stringent requirements are marked -999. 02XME indicates the same as the 02ME on the chip marking; the "X" indicates no particular speed grading. $2^{nd}$ revision: QT0086303XUE-002 – same product, but re-engineered for UMC foundry. These are also the numbers used to order parts from OPTi. **Packing Options.** All packing is done in trays only (tape and reel are not available). Trays measure 13.5mm x 32.2mm for LQFP. Tray organization: 90 parts per tray (configured as shown below); 10 trays per box. Baking method: 125°C for 12 hours. ### 6.3 Package Specifications Package Thermal Specifications. For LQFP package, worst-case values are as follows: - $-\theta_{JA} = 40 \, ^{\circ}\text{C/W}$ at no air flow - $-\theta_{JC} = 5 \, ^{\circ}C/W$ - Max power output = 1.5W at 25 $^{\circ}$ C. #### Packaging Details. - LEAD FRAME: C7025 (Cu) - SOLDER: Sn/Pb = 85/15 - WIRE BOND: Gold Wire (99.99% Au) - Resistance to flow, spot, or IR reflow soldering heat: 255°C for 5s max. - EPOXY: ABLESTIK 8361H - MOLDING COMPOUND: Sumitomo EME-7320A(R) #### **Environmental Details.** - Electrostatic Discharge (ESD) Tolerance: 2000V ### 7.0 Mechanical Package Outlines Figure 10. 100-Pin Low-Profile Quad Flat Pack (LQFP) #### 8.0 NAND Tree Test Mode The NAND Tree test mode is a convenient method of testing all digital signal pins on the chip for connectivity. By sequentially inverting each input and observing the output, proper connections are assured. The logic structure is shown in Figure 11. Figure 11. NAND Tree Logic The NAND tree mode tests both input and bi-directional pins that are part of the NAND tree chain. The NAND tree chain starts at pin 21 (TEST0) while the output of the chain is at pin 4 (AD0). RESET# and PCICLK# are not included in the NAND tree chain. To enable the NAND tree test mode, strap FireLink USB by pulling up the following pins during the rising edge of RESET#: Pin 25 (TEST1) and Pin 21 (TEST0). For reliable strapping, toggle PCICLK at least two times after RESET# goes low, and at least two times after RESET# goes high. After that strapping sequence, set both RESET# and PCICLK high. Do not toggle RESET# and PCICLK during the NAND tree test. Testing involves the following steps. - 1. Drive all signal inputs initially high. - 2. Note the signal state on the AD0 pin (pin 4). - 3. Drive the first NAND tree signal input pin (pin 21) low. - 4. The signal state on the OUT pin will invert. - 5. Drive the next input pin in the sequence (pin 23) low. - 6. The signal state on the OUT pin will again invert. - 7. Continue this sequence until reaching the final pin (pin 3), ensuring that the AD0 pin toggles each time.