### Flexible 512-ch Digital Switch **Data Sheet** #### **Features** - 512 channel x 512 channel non-blocking switch at 2.048Mb/s, 4.096Mb/s or 8.192Mb/s operation - Rate conversion between the ST-BUS inputs and ST-BUS outputs - Per-stream ST-BUS input with data rate selection of 2.048Mb/s, 4.096Mb/s or 8.192Mb/s - Per-stream ST-BUS output with data rate selection of 2.048Mb/s, 4.096Mb/s or 8.192Mb/s; the output data rate can be different than the input data rate - Per-stream high impedance control output for every ST-BUS output with fractional bit advancement - Per-stream input channel and input bit delay programming with fractional bit delay - Per-stream output channel and output bit delay programming with fractional bit advancement - Multiple frame pulse outputs and reference clock outputs - Per-channel constant throughput delay - · Per-channel high impedance output control DS5722 Issue 1 December 2002 #### **Ordering Information** ZL50012/QCC 160 Pin LQFP ZL50012/GDC 144 Ball LBGA #### -40°C to +85°C - · Per-channel message mode - Per-channel pseudo random bit sequence (PRBS) pattern generation and bit error detection - Control interface compatible to Motorola nonmultiplexed CPUs - Connection memory block programming capability - IEEE-1149.1 (JTAG) test port - 3.3V I/O with 5V tolerant input Figure 1 - ZL50012 Functional Block Diagram #### **Applications** - Small and medium digital switching platforms - Access Servers - · Time Division Multiplexers - · Computer Telephony Integration - Digital Loop Carriers #### **Description** The device has sixteen ST-BUS inputs (STi0-15) and sixteen ST-BUS outputs (STo0-15). It is a non-blocking digital switch with 512 64kb/s channels and performs rate conversion between the ST-BUS inputs and ST-BUS outputs. The ST-BUS inputs accept serial input data streams with the data rate of 2.048Mb/s, 4.096Mb/s or 8.192Mb/s on a per-stream basis. The ST-BUS outputs deliver serial output data streams with the data rate of 2.048Mb/s, 4.096Mb/s or 8.192Mb/s on a per-stream basis. The device also provides sixteen high impedance control outputs (STOHZ 0-15) to support the use of external high impedance control buffers. The ZL50012 has features that are programmable on per-stream or per-channel basis including message mode, input bit delay, output bit advancement, constant throughput delay and high impedance output control. # **Table of Contents** | Features | . 1 | |-----------------------------------------------------------|-----| | Applications | . 2 | | Description | . 2 | | 1.0 Device Overview | 15 | | 2.0 Functional Description | 15 | | 2.1 ST-BUS Input Data Rate and Input Timing | 15 | | 2.1.1 ST-BUS Input Operation Mode | | | 2.1.2 Frame Pulse Input and Clock Input timing | 15 | | 2.1.3 ST-BUS Input Timing | | | 2.2 ST-Bus Output Data Rate and Output Timing | 18 | | 2.2.1 ST-Bus Output Operation Mode | | | 2.2.2 Frame Pulse Output and Clock Output Timing | 18 | | 2.2.3 ST-BUS Output Timing | | | 2.3 Serial Data Input Delay and Serial Data Output Offset | 22 | | 2.3.1 Input Channel Delay Programming | | | 2.3.2 Input Bit Delay Programming | | | 2.3.3 Fractional Input Bit Delay Programming | | | 2.3.4 Output Channel Delay Programming | | | 2.3.5 Output Bit Delay Programming | | | 2.3.6 Fractional Output Bit Advancement Programming | | | 2.3.7 External High Impedance Control, STOHZ 0 to 15 | | | 2.4 Data Delay Through The Switching Paths | | | 2.5.1 Connection Memory Block Programming | | | 2.6 Bit Error Rate (BER) Test | | | 2.7 Quadrant frame programming | | | 2.8 Microprocessor Port | | | 3.0 Device Reset and Initialization | 32 | | 4.0 JTAG Support | 33 | | 4.1 Test Access Port (TAP) | 33 | | 4.2 Instruction Register | 33 | | 4.3 Test Data Register | 33 | | 4.4 BSDL | 33 | | 5.0 Register Address Mapping | 34 | | 6.0 Detail Register Description | 36 | # **List of Figures** | Figure 1 - ZL50012 Functional Block Diagram | |-----------------------------------------------------------------------------------------------------------------------------------------------| | Figure 2 - 24mm x 24mm LQFP (JEDEC MS-026) Pinout Diagram | | Figure 3 - 13mm x 13mm 144 Ball LBGA Pinout Diagram | | Figure 4 - Input Timing when (CKIN2 to CKIN0 bits = 010) in the control register | | Figure 5 - Input Timing when (CKIN2 to CKIN0 bits = 001) in the control register | | Figure 6 - Input Timing when (CKIN2 to CKIN0 bits = 000) in the control register | | Figure 7 - ST-BUS Input Timing for Various Input Data Rates | | Figure 8 - FPo0 and CKo0 Output Timing when the CKFP0 bit = 0 | | Figure 9 - FPo0 and CKo0 Output Timing when the CKFP0 bit = 1 | | Figure 10 - FPo1 and CKo1 Output Timing when the CKFP1 bit = 0 | | Figure 11 - FPo1 and CKo1 Output Timing when the CKFP1 bit = 1 | | Figure 12 - FPo2 and CKo2 Output Timing when the CKFP2 bit = 0 | | Figure 13 - FPo2 and CKo2 Output Timing when the CKFP2 bit = 1 | | Figure 14 - ST-BUS Output Timing for Various Output Data Rates | | Figure 15 - Input Channel Delay Timing Diagram | | Figure 16 - Input Bit Delay Timing Diagram | | Figure 17 - Output Channel Delay Timing Diagram | | Figure 18 - Output Bit Delay Timing Diagram | | Figure 19 - Fractional Output Bit Advancement Timing Diagram | | Figure 20 - Example: External High Impedance Control Timing | | Figure 21 - Data Throughput Delay when input and output channel delay are disabled for Input Ch0 switched to | | Output Ch0 | | Figure 22 - Data Throughput Delay when input channel delay is enabled and output channel delay is disabled for | | Input Ch0 switched to Output Ch0 | | Figure 23 - Data Throughput Delay when input channel delay is disabled and output channel delay is enabled for Input Ch0 switch to Output Ch0 | | Figure 24 - Data Throughput Delay when input and output channel delay are enabled for Input Ch0 switched to | | Output Ch0 | | Figure 25 - Frame Pulse Input and Clock Input Timing Diagram | | Figure 26 - Frame Boundary Timing with Input Clock (cycle-to-cycle) Variation | | Figure 27 - Frame Boundary Timing with Input Frame Pulse (cycle-to-cycle) Variation | | Figure 28 - Input and Output Frame Boundary Offset | | Figure 29 - FPo0 and CKo0 Timing Diagram | | Figure 30 - FPo1 and CKo1 Timing Diagram | | Figure 31 - FPo2 and CKo2 Timing Diagram | | Figure 32 - ST-BUS Inputs (STi0 - 15) Timing Diagram | | Figure 33 - ST-BUS Outputs (STo0 - 15) Timing Diagram | | Figure 34 - Serial Output and External Control | | Figure 35 - Output Driver Enable (ODE) | | Figure 36 - Motorola Non-Multiplexed Bus Timing | | Figure 37 - JTAG Test Port Timing Diagram | | Figure 38 - Reset Pin Timing Diagram | ZL50012 # **List of Tables** Data Sheet | Table 1 - FPi and CKi input programming | . 15 | |------------------------------------------------------------------------------|------| | Table 2 - FPo0 and CKo0 output programming | . 18 | | Table 3 - FPo1 and CKo1 output programming | . 18 | | Table 4 - FPo2 and CKo2 output programming | . 18 | | Table 5 - Variable Range for Input Streams | . 26 | | Table 6 - Variable Range for Output Streams | . 26 | | Table 7 - Data Throughput Delay | . 26 | | Table 8 - Connection Memory in Block Programming Mode | . 29 | | Table 9 - Definition of the Four Quadrant Frames | . 31 | | Table 10 - Quadrant Frame 0 LSB Replacement | . 31 | | Table 11 - Quadrant Frame 1 LSB Replacement | . 31 | | Table 12 - Quadrant Frame 2 LSB Replacement | . 31 | | Table 13 - Quadrant Frame 3 LSB Replacement | . 31 | | Table 14 - Address Map for Device Specific Registers | . 34 | | Table 15 - Control Register (CR) Bits | . 36 | | Table 16 - Internal Mode Selection (IMS) Register Bits | . 38 | | Table 17 - BER Start Receiving Register (BSRR) Bits | . 39 | | Table 18 - BER Length Register (BLR) Bits | . 40 | | Table 19 - BER Count Register (BCR) Bits | . 40 | | Table 20 - Stream Input Control Register 0 to 7 (SICR0 to SICR7) | | | Table 21 - Stream Input Control Register 8 to 15 (SICR8 to SICR15) | . 43 | | Table 22 - Stream Input Delay Register 0 to 7 (SIDR0 to SIDR7) | 45 | | Table 23 - Stream Input Delay Register 8 to 15 (SIDR8 to SIDR15) | 46 | | Table 24 - Stream Output Control Register 0 to 7 (SOCR0 to SOCR7) | 47 | | Table 25 - Stream Output Control Register 8 to 15 (SOCR8 to SOCR15) | 48 | | Table 26 - Stream Output Offset Register 0 to 7 (SOOR0 to SOOR7) | 49 | | Table 27 - Stream Output Offset Register 8 to 15 (SOOR8 to SOOR15) | 50 | | Table 28 - Address Map for Memory Locations (512x512 DX, MSB of address = 1) | . 51 | | Table 29 - Connection Memory Bit Assignment when the CMM bit = 0 | . 52 | | Table 30 - Connection Memory Rits Assignment when the CMM hit = 1 | 52 | Figure 2 - 24mm x 24mm LQFP (JEDEC MS-026) Pinout Diagram ### PINOUT DIAGRAM: (as viewed through top of package) A1 corner identified by metallized marking, mould indent, ink dot or right-angled corner | \ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|-------------|-------------|-------------|-------------|-----|-----|-------------|--------------|------|------|-------|-------| | Α | ODE | FPo2 | FPo0 | ICONN<br>3 | IC1 | IC0 | ICONN<br>1 | NC3 | TM1 | CKi | TDi | TCK | | В | CKo2 | CKo1 | FPo1 | CKo0 | IC3 | IC2 | CLK<br>BYPS | VDD_<br>APLL | SG1 | FPi | TRST | TMS | | С | STo2 | STo1 | STOHZ<br>0 | ICONN<br>2 | NC | NC | IC4 | NC2 | NC1 | TM2 | TDo | STi15 | | D | STo3 | STo0 | STOHZ<br>1 | VSS | VDD | VDD | VDD | VSS_<br>APLL | VSS | STi8 | RESET | STi14 | | Е | STo5 | STo4 | STOHZ<br>3 | STOHZ<br>2 | VSS | VSS | VSS | VSS | VDD | STi9 | STi13 | STi12 | | F | STo6 | STo7 | STOHZ<br>4 | VDD | VSS | VSS | VSS | VSS | VDD | STi7 | STi10 | STi11 | | G | STOHZ<br>6 | STOHZ<br>7 | STOHZ<br>5 | VDD | VSS | VSS | VSS | VSS | STi1 | STi6 | STi5 | STi4 | | Н | STo9 | STo10 | STo8 | VDD | VSS | VSS | VSS | VSS | STi0 | DS | STi2 | STi3 | | J | STo11 | STOHZ<br>11 | STOHZ<br>8 | VSS | D2 | VDD | VDD | VDD | A10 | A9 | A8 | A11 | | K | STOHZ<br>9 | STOHZ<br>15 | STo15 | STOHZ<br>13 | D1 | D5 | CS | D10 | D11 | A5 | A4 | A7 | | L | STOHZ<br>10 | STo12 | STo13 | D3 | D15 | D4 | D7 | D12 | D14 | A2 | A3 | A6 | | М | STo14 | STOHZ<br>12 | STOHZ<br>14 | D0 | DTA | D6 | D8 | D9 | D13 | A0 | A1 | R/W | Figure 3 - 13mm x 13mm 144 Ball LBGA Pinout Diagram ### **Pin Description** | | | | Г | |---------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LQFP Pin<br>Number | LBGA Ball<br>Number | Name | Description | | 10, 23, 33,<br>43, 48, 58,<br>68, 78, 92,<br>102, 113,<br>127, 136,<br>146, 156 | D5, D6, D7<br>E9<br>F4, F9<br>G4<br>H4<br>J6, J7, J8 | V <sub>DD</sub> | Power Supply for the device: +3.3V | | 9, 18, 21,<br>32, 38, 47,<br>57, 67, 77,<br>91, 101,<br>112, 126,<br>135, 145,<br>155 | D4, D9 E5, E6, E7, E8 F5, F6, F7, F8 G5, G6, G7, G8 H5, H6, H7, H8 J4 | V <sub>ss</sub> (GND) | Ground. | | 3 | B12 | TMS | Test Mode Select (3.3V Tolerant Input with internal pull-up): JTAG signal that controls the state transitions of the TAP controller. This pin is pulled high by an internal pull-up resistor when it is not driven. | | 4 | A12 | TCK | <b>Test Clock (5V Tolerant Input):</b> Provides the clock to the JTAG test logic. | | 5 | B11 | TRST | Test Reset (3.3V Tolerant Input with internal pull-up): Asynchronously initializes the JTAG TAP controller by putting it in the Test-Logic-Reset state. This pin should be pulsed low during power-up to ensure that the device is in the normal functional mode. When JTAG is not being used, this pin should be pulled low during normal operation. | | 6 | A11 | TDi | <b>Test Serial Data In (3.3V Tolerant Input with internal pull-up):</b> JTAG serial test instructions and data are shifted in on this pin. This pin is pulled high by an internal pull-up resistor when it is not driven. | | 7 | B10 | FPi | ST-BUS Frame Pulse Input (5V Tolerant Input): This pin accepts the frame pulse which stays low for 61ns, 122ns or 244ns at the frame boundary. The frame pulse associating with the highest input data rate has to be applied to this pin. The frame pulse frequency is 8kHz. The device also accepts positive frame pulse if the FPINP bit is high in the Internal Mode Selection register. | | 8 | A10 | СКі | ST-BUS Clock Input (5V Tolerant Input): This pin accepts a 4.096MHz, 8.192MHz or 16.384MHz clock. The input clock frequency has to be equal to or greater than twice of the highest input data rate. The clock falling edge defines the input frame boundary. The device also allows the clock rising edge to define the frame boundary by programming the CKINP bit in the Internal Mode Selection register. | # **Pin Description (continued)** | LQFP Pin<br>Number | LBGA Ball<br>Number | Name | Description | |--------------------|-----------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | В9 | SG1 | APLL Test Control (3.3V Input with internal pull-down): For normal operation, this input MUST be low. | | 12 | A9 | TM1 | APLL Test Pin 1: For normal operation, this input MUST be low. | | 13 | C10 | TM2 | APLL Test Pin 2: For normal operation, this input MUST be low. | | 14, 15, 19 | C9, C8, A8 | NC1, NC2,<br>NC3 | No Connection: These pins MUST be left unconnected. | | 16 | D8 | V <sub>ss_APLL</sub> | Ground for the APLL Circuit. | | 17 | В8 | V <sub>DD_APLL</sub> | Power Supply for the on-chip Analog Phase Lock Loop (APLL) Circuit: +3.3V | | 20 | A7 | ICONN1 | Internal Connection: In normal mode, this pin must be low. | | 22 | В7 | CLKBYPS | <b>Test Clock Input:</b> For device testing only, in normal operation, this input MUST be low. | | 24 - 28 | A6, A5, B6,<br>B5, C7 | IC0 - 4 | Internal connection (3.3V Tolerant Inputs with internal pull-down): In normal mode, these pins must be low. | | 30, 31 | C4, A4 | ICONN2 - 3 | Internal Connection: In normal mode, these pins must be low. | | 34 | A3 | FPo0 | ST-BUS Frame Pulse Output 0 (5V Tolerance Three-state Output): ST-BUS frame pulse output which stays low for 244ns or 122ns at the output frame boundary. Its frequency is 8KHz. The polarity of this signal can be changed using the Internal Mode Selection register. | | 35 | В4 | CKo0 | ST-BUS Clock Output 0 (5V Tolerant Three-state Output): A 4.094MHz or 8.192MHz clock output. The clock falling edge defines the output frame boundary. The polarity of this signal can be changed using the Internal Mode Selection register. | | 36 | В3 | FPo1 | ST-BUS Frame Pulse Output 1 (5V Tolerant Three-state Output): ST-BUS frame pulse output which stays low for 61ns or 122ns at the output frame boundary. Its frequency is 8KHz. The polarity of this signal can be changed using the Internal Mode Selection register. | | 37 | B2 | CKo1 | ST-BUS Clock Output 1 (5V Tolerant Three-state Output): A 16.384MHz or 8.192MHz clock output. The clock falling edge defines the output frame boundary. The polarity of this signal can be changed using the Internal Mode Selection register. | # **Pin Description (continued)** | LQFP Pin<br>Number | LBGA Ball<br>Number | Name | Description | |-----------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 44 | A2 | FPo2 | ST-BUS Frame Pulse Output 2 (5V Tolerant High Speed Three-state Output): ST-BUS frame pulse output which stays low for 30ns or 61ns at the frame boundary. Its frequency is 8KHz. The polarity of this signal can be changed using the Internal Mode Selection register. | | 45 | B1 | CKo2 | ST-BUS Clock Output 2 (5V Tolerant High Speed Three-state Output): A 32.768MHz or 16.384MHz clock output. The clock falling edge defines the output frame boundary. The polarity of this signal can be changed using the Internal Mode Selection register. | | 46 | A1 | ODE | Output Drive Enable (5V Tolerant Input): This is the asynchronously output enable control for the STo0 - 15 and the output driven high control for the STOHZ 0 - 15 serial outputs. When it is high, the STo0 - 15 and STOHZ 0 - 15 are enabled. When it is low, the STo0 - 15 are in the high impedance state and the STOHZ 0 - 15 are driven high. | | 49 - 52<br>59 - 62<br>69 - 72<br>83 - 86 | D2, C2, C1, D1<br>E2, E1, F1, F2<br>H3, H1, H2, J1<br>L2, L3, M1, K3 | STo0 - 3<br>STo4 - 7<br>STo8 - 11<br>STo12 - 15 | Serial Output Streams 0 to 15 (5V Tolerant Three-state Outputs): The data rate of these output streams can be selected independently using the stream control output registers. In the 2.048Mb/s mode, these pins have serial TDM data streams at 2.048 Mb/s with 32 channels per stream. In the 4.096Mb/s mode, these pins have serial TDM data streams at 4.096 Mb/s with 64 channels per stream. In the 8.192Mb/s mode, these pins have serial TDM data streams at 8.192 Mb/s with 128 channels per stream. | | 53 - 56<br>63 - 66<br>73 - 76<br>87 - 90 | C3, D3, E4, E3<br>F3, G3, G1,<br>G2<br>J3, K1, L1, J2<br>M2, K4, M3,<br>K2 | STOHZ 0 - 3<br>STOHZ 4 - 7<br>STOHZ 8 -<br>11<br>STOHZ 12<br>-15 | Serial Output Streams High Impedance Control 0 to 15 (5V Tolerant Three-state Outputs): These pins are used to enable (or disable) external three-state buffers. When a output channel is in the high impedance state, the STOHZ drives high for the duration of the corresponding output channel. When the STO channel is active, the STOHZ drives low for the duration of the corresponding output channel. | | 93 - 96<br>97 - 100<br>103 - 106<br>107 - 110 | M4, K5, J5, L4<br>L6, K6, M6, L7<br>M7, M8, K8,<br>K9<br>L8, M9, L9, L5 | D0 - D3<br>D4 - D7<br>D8 - D11<br>D12 - D15 | Data Bus 0 - 15 (5V Tolerant I/Os): These pins form the 16-bit data bus of the microprocessor port. | | 111 | M5 | DTA | Data Transfer Acknowledgment (5V Tolerant Three-state Output): This active low output indicates that a data bus transfer is complete. A pull-up resistor is required to hold this pin at HIGH level. | | 114 | K7 | CS | Chip Select (5V Tolerant Input): Active low input used by the microprocessor to enable the microprocessor port access. | # **Pin Description (continued)** | LQFP Pin<br>Number | LBGA Ball<br>Number | Name | Description | |--------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 115 | M12 | R/W | Read/Write (5V Tolerant Input): This input controls the direction of the data bus lines (D0-D15) during a microprocessor access. | | 116 | H10 | DS | <b>Data Strobe (5V Tolerant Input):</b> This active low input works in conjunction with $\overline{CS}$ to enable the microprocessor port read and write operations. | | 117, 118<br>123 - 125<br>128 - 130<br>131 - 134 | M10, M11<br>L10, L11, K11<br>K10, L12, K12<br>J11, J10, J9,<br>J12 | A0 - A1<br>A2 - A4<br>A5 - A7<br>A8 - A11 | Address 0 - 11 (5V Tolerant Inputs): These pins form the 12-bit address bus to the internal memories and registers. | | 137 - 139<br>140 - 142<br>143, 144<br>147 - 149<br>150 - 152<br>153, 154 | H9, G9, H11<br>H12, G12, G11<br>G10, F10<br>D10, E10, F11<br>F12, E12, E11<br>D12, C12 | STi0 - 2<br>STi3 - 5<br>STi6 - 7<br>STi8 - 10<br>STi11- 13<br>STi14 - 15 | Serial Input Streams 0 to 15 (5V Tolerant Inputs): The data rate of these input streams can be selected independently using the stream input control registers. In the 2.048Mb/s mode, these pins accept serial TDM data streams at 2.048 Mb/s with 32 channels per stream. In the 4.096Mb/s mode, these pins accept serial TDM data streams at 4.096 Mb/s with 64 channels per stream. In the 8.192Mb/s mode, these pins accept serial TDM data streams at 8.192 Mb/s with 128 channels per stream. Unused serial input pins are required to connect to either Vdd or ground, through an external pull-up resistors or external pull-down resistor. | | 157 | D11 | RESET | Device Reset (5V Tolerant Input): This input (active LOW) puts the device in its reset state that disables the STo0 - 15 drivers and drives the STOHZ 0 - 15 outputs to high. It also clears the device registers and internal counters. To ensure proper reset action, the reset pin must be low for longer than 1ms. Upon releasing the reset signal to the device, the first microprocessor access can take place after 600μs due to the time required to stabilize the APLL block from the power down state. | | 158 | C11 | TDo | Test Serial Data Out (3V Tolerant Three-state Output): JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in high impedance state when JTAG is not enabled. | | 1, 2, 29,<br>39 - 42,<br>79 - 82,<br>119 - 122,<br>159, 160 | C5, C6 | NC | No Connection Pins. These pins are not connected to the device internally. | #### 1.0 Device Overview The device uses the ST-BUS input frame pulse and the ST-BUS input clock to define the input frame boundary and timing for the ST-BUS input streams with various data rates (2.048Mb/s, 4.096Mb/s and/or 8.192Mb/s). The output frame boundary is defined by the output frame pulses and the output clock timing for the ST-BUS output streams with various data rates (2.048Mb/s, 4.096Mb/s and/or 8.192Mb/s). By using Zarlink's message mode capability, microprocessor data can be broadcast to the data output streams on a per channel basis. This feature is useful for transferring control and status information for external circuits or other ST-BUS devices. A non-multiplexed microprocessor port allows users to program the device with various operating modes and switching configurations. Users can use the microprocessor port to perform register read/write, connection memory read/write and data memory read operations. The microprocessor port has a 12-bit address bus, a 16-bit data bus and four control signals. The device also supports the mandatory requirements of the IEEE-1149.1 (JTAG) standard via the test port. #### 2.0 Functional Description A functional block diagram of the ZL50012 is shown in Figure 1 on page 1. #### 2.1 ST-BUS Input Data Rate and Input Timing The device has sixteen ST-BUS serial data inputs. Any of the sixteen inputs can be programmed to accept different data rates, 2.048Mb/s, 4.096Mb/s or 8.192Mb/s. #### 2.1.1 ST-BUS Input Operation Mode Any ST-BUS input can be programmed to accept the 2.048Mb/s, 4.096Mb/s or 8.192Mb/s data using Bit 0 to 2 in the stream input control registers, SICR0 to SICR15 as shown in Table 20 on page 41 and Table 21 on page 43. The maximum number of input channels is 512 channels. External pull-up or pull-down resistors are required for any unused ST-BUS inputs. #### 2.1.2 Frame Pulse Input and Clock Input timing The frame pulse input FPi accepts the frame pulse used for the **highest** input data rate. The frame pulse is an 8kHz input signal which stays low for 244ns, 122ns or 61ns for the input data rate of 2.048Mb/s, 4.096Mb/s or 8.192Mb/s respectively. The frequency of CKi must be twice the highest data rate. For example, if users present the ZL50012 with 2.048Mb/s and 8.192Mb/s input data, the device should be programmed to accept the input clock of 16.384MHz and the frame pulse which stays low for 61ns. Users have to program the CKIN2 - 0 bits in the Control Register (CR), for the width of the frame pulse low cycle and the frequency of the input clock. See Table 1 for the programming of the CKIN0, CKIN1 and CKIN2 bits in the Control Register. | CKIN2 - 0 bits | FPi Low Cycle | CKi | Highest Input Data Rate | |----------------|---------------|-----------|-------------------------| | 000 | 61ns | 16.384MHz | 8.192Mb/s | | 001 | 122ns | 8.192MHz | 4.096Mb/s | | 010 | 244ns | 4.096MHz | 2.048Mb/s | | 011 - 111 | Reser | | | Table 1 - FPi and CKi input programming The device also accepts positive or negative input frame pulse and ST-BUS input clock formats via the programming of the FPINP and CKINP bits in the Internal Mode Selection (IMS) register. By default, the device accepts the negative input clock format. Figure 4, Figure 5 and Figure 6 describe the usage of CKIN2 - 0, FPINP and CKINP in the Internal Mode Selection (IMS) register: Figure 4 - Input Timing when (CKIN2 to CKIN0 bits = 010) in the control register Figure 5 - Input Timing when (CKIN2 to CKIN0 bits = 001) in the control register Figure 6 - Input Timing when (CKIN2 to CKIN0 bits = 000) in the control register #### 2.1.3 ST-BUS Input Timing When the negative input frame pulse and negative input clock formats are used, the input frame boundary is defined by the falling edge of the CKi input clock while the FPi is low. When the input data rate is 2.048Mb/s, 4.096Mb/s or 8.192Mb/s, there are 32, 64 or 128 channels per every ST-BUS frame respectively. Figure 7 shows the details: Figure 7 - ST-BUS Input Timing for Various Input Data Rates #### 2.2 ST-Bus Output Data Rate and Output Timing The device has sixteen ST-Bus serial data outputs. Any of the sixteen outputs can be programmed to deliver different data rates at 2.048Mb/s, 4.096Mb/s or 8.192Mb/s. #### 2.2.1 ST-Bus Output Operation Mode Any ST-Bus output can be programmed to deliver the data at 2.048Mb/s, 4.096Mb/s or 8.192Mb/s mode using Bit 0 to 2 in the Stream Output Control Register, SOCR0 to SOCR15 as shown in Table 24 on page 47 and Table 25 on page 48. #### 2.2.2 Frame Pulse Output and Clock Output Timing The device offers three frame pulse outputs, FPo1, FPo1 and FPo2. All output frame pulses are 8kHz output signals. By default, output frame boundary is defined by the falling edge of the CKo0, CKo1 or CKo2 output clocks while the FPo0, FPo1 or FPo2 output frame pulse goes low respectively. In addition to the default settings, users can also select different output frame pulse low cycles and output clock frequencies by programming the CKFP0, CKFP1 and CKFP2 bits in the Control Register. See Table 2, Table 3 and Table 4 for the bit usage in the Control Register: | CKFP0 | FPo0<br>Low Cycle | CKo0 | |-------|-------------------|----------| | 0 | 244ns | 4.096MHz | | 1 | 122ns | 8.192MHz | Table 2 - FPo0 and CKo0 output programming | CKFP1 | FPo1 | CKo1 | |-------|-------|-----------| | 0 | 61ns | 16.384MHz | | 1 | 122ns | 8.192MHz | Table 3 - FPo1 and CKo1 output programming | CKFP2 | FPo2 | CKo2 | |-------|------|-----------| | 0 | 30ns | 32.768MHz | | 1 | 61ns | 16.384MHz | Table 4 - FPo2 and CKo2 output programming The device also delivers positive or negative output frame pulse and ST-BUS output clock formats via the programming of the FP0P, FP1P, FP2P, CK0P, CK1P and CK2P bits in the Internal Mode Selection (IMS) register. By default, the device delivers the negative output frame pulse and negative output clock formats. Figure 8 to Figure 13 describe the usage of the CKFP0, CKFP1, CKFP2, FP0P, FP1P, FP2P, CK0P, CK1P and CK2P in the Control Register and Internal Mode Selection Register: Figure 8 - $\overline{PPO0}$ and $\overline{CKo0}$ Output Timing when the CKFP0 bit = 0 Figure 9 - $\overline{FPo0}$ and $\overline{CKo0}$ Output Timing when the CKFP0 bit = 1 Figure 10 - FPo1 and CKo1 Output Timing when the CKFP1 bit = 0 Figure 11 - FPo1 and CKo1 Output Timing when the CKFP1 bit = 1 Figure 12 - FPo2 and CKo2 Output Timing when the CKFP2 bit = 0 Figure 13 - $\overline{\text{FPo2}}$ and $\overline{\text{CKo2}}$ Output Timing when the CKFP2 bit = 1 #### 2.2.3 ST-BUS Output Timing By default, the output frame boundary is defined by the falling edge of the $\overline{\text{CKo0}}$ , $\overline{\text{CKo1}}$ or $\overline{\text{CKo2}}$ output clock while the $\overline{\text{FPo0}}$ , $\overline{\text{FPo1}}$ or $\overline{\text{FPo2}}$ output frame pulse goes low respectively. When the output data rates are 2.048Mb/s, 4.096Mb/s and 8.192Mb/s, there are 32, 64 or 128 output channels per every ST-BUS frame respectively. Figure 14 describes the details. Figure 14 - ST-BUS Output Timing for Various Output Data Rates #### 2.3 Serial Data Input Delay and Serial Data Output Offset Various registers are provided to adjust the input and output delays for every input and every output data stream. The input and output channel delay can vary from 0 to 31, 0 to 63 and 0 to 127 channel(s) for the 2.048Mb/s, 4.096Mb/s and 8.192Mb/s modes respectively. The input and output bit delay can vary from 0 to 7 bits. The fractional input bit delay can vary from 1/4, 1/2, 3/4 to 4/4 bit. The fractional output bit advancement can vary from 0, 1/4, 1/2 to 3/4 bit. #### 2.3.1 Input Channel Delay Programming This feature allows each input stream to have a different input frame boundary with respect to the input frame boundary defined by the FPi and CKi. By default, all input streams have channel delay of zero such that Ch0 is the first channel that appears after the input frame boundary (see Figure 15). The input channel delay programming is enabled by setting Bit 3 to 9 in the Stream Input Delay Register (SIDR). The input channel delay can vary from 0 to 31, 0 to 63 and 0 to 127 for the 2.048Mb/s, 4.096Mb/s and 8.192Mb/s modes respectively. Figure 15 - Input Channel Delay Timing Diagram #### 2.3.2 Input Bit Delay Programming In addition to the input channel delay programming, the input bit delay programming feature provides users with more flexibility when designing the switch matrices at high speed, in which the delay lines are easily created on PCM highways which are connected to the switch matrix cards. By default, all input streams have zero bit delay such that Bit 7 is the first bit that appears after the input frame boundary, see Figure 16. The input delay is enabled by Bit 0 to 2 in the Stream Input Delay Registers (SIDR). The input bit delay can vary from 0 to 7 bits. #### 2.3.3 Fractional Input Bit Delay Programming In addition to the input bit delay feature, the device allows users to change the sampling point of the input bit. By default, the sampling point is at 3/4 bit. Users can change the sampling point to 1/4, 1/2, 3/4 or 4/4 bit position by programming Bit 3 and 4 of the Stream Input Control Registers (SICR). Figure 16 - Input Bit Delay Timing Diagram #### 2.3.4 Output Channel Delay Programming This feature allows each output stream to have a different output frame boundary with respect to the output frame boundary defined by the output frame pulse (FPo0, FPo1 and FPo2) and the output clock (CKo0, CKo1 or CKo2). By default, all output streams have zero channel delay such that Ch 0 is the first channel that appears after the output frame boundary as shown in Figure 17. Different output channel delay can be set by programming Bit 5 to 11 in the Stream Output Offset Registers (SOOR). The output channel delay can vary from 0 to 31, 0 to 63 and 0 to 127 for the 2.048Mb/s, 4.096Mb/s and 8.192Mb/s modes respectively. Figure 17 - Output Channel Delay Timing Diagram #### 2.3.5 Output Bit Delay Programming This feature is used to delay the output data bit of individual output streams with respect to the output frame boundary. Each output stream can have its own bit delay value. By default, all output streams have zero bit delay such that Bit 7 is the first bit that appears after the output frame boundary (see Figure 18 on page 24). Different output bit delay can be set by programming Bit 2 to 4 in the Stream Output Offset Registers. The output bit delay can vary from 0 to 7 bits. Figure 18 - Output Bit Delay Timing Diagram #### 2.3.6 Fractional Output Bit Advancement Programming In addition to the output bit delay, the device is also capable of performing fractional output bit advancement. This feature offers a better resolution for the output bit delay adjustment. The fractional output bit advancement is useful in compensating for various parasitic loadings on the serial data output pins. By default, all output streams have zero fractional bit advancement such that Bit 7 is the first bit that appears after the output frame boundary as shown in Figure 19. The fractional output bit advancement is enabled by Bit 0 to 1 in the Stream Output Offset Registers. The fractional bit advancement can vary from 0, 1/4, 1/2 or 3/4 bit. Figure 19 - Fractional Output Bit Advancement Timing Diagram #### 2.3.7 External High Impedance Control, STOHZ 0 to 15 The STOHZ 0 to 15 outputs are provided to control the external tristate ST-BUS drivers for per-channel high impedance operations. The STOHZ outputs are sent out in 32, 64 or 128 timeslots corresponding to the output channels for 2.048Mb/s, 4.096Mb/s and 8.192Mb/s output streams respectively. Each control timeslot lasts for one channel time. When the ODE pin is high, the STOHZ 0 - 15 are enabled. When the ODE pin or the RESET pin is low, the STOHZ 0 - 15 are driven high. STOHZ outputs are also driven high if their corresponding ST-BUS outputs are not in use. Figure 20 gives an example when channel 2 of a given ST-BUS output is programmed in the high impedance state, the corresponding STOHZ pin drives high for one channel time at the channel 2 timeslot. By default, the output timing of the STOHZ signals follow the same timing as their corresponding STo signals including any user-programmed output channel and bit delay and fractional bit advancement. In addition, the device allows users to advance the STOHZ signals from their default positions to a maximum of four 15.2ns steps (or four 1/4 bit steps) using Bit 3 to 5 of the Stream Output Control Register (SOCR). Bit 6 in the Stream Output Control Register selects the step resolution as 15.2ns or 1/4 data bit. The additional advancement feature allows the STOHZ signals to better match the high impedance timing required by the external ST-BUS drivers. Figure 20 - Example: External High Impedance Control Timing #### 2.4 Data Delay Through The Switching Paths To maintain the channel integrity in the constant delay mode, the usage of the input channel delay and output channel delay modes affect the data delay through various switching paths due to additional data buffers. The usage of these data buffers is enabled by the input and output channel delay bits (STIN#CD6-0 and STO#CD6-0) in the Stream Input Delay and Stream Output Offset Registers. However, the input and output bit delay or the input and output fractional bit offset have no impact on the overall data throughput delay. In the following paragraphs, the data throughput delay (T) is expressed as a function of ST-BUS frames, input channel number (m), output channel number (n), input channel delay ( $\alpha$ ) and output channel delay ( $\beta$ ). Table 5 describes the variable range for input streams and Table 6 describes the variable range for output streams. Table 7 summarizes the data throughput delay under various input channel and output channel delay conditions. | Input Stream<br>Data Rate | Input Channel<br>Number (m) | Possible Input channel delay (α) | |---------------------------|-----------------------------|----------------------------------| | 2Mb/s | 0 to 31 | 1 to 31 | | 4Mb/s | 0 to 63 | 1 to 63 | | 8Mb/s | 0 to 127 | 1 to 127 | Table 5 - Variable Range for Input Streams | Output Stream<br>Data Rate | Output Channel<br>Number (n) | Possible Output channel delay (β) | |----------------------------|------------------------------|-----------------------------------| | 2Mb/s | 0 to 31 | 1 to 31 | | 4Mb/s | 0 to 63 | 1 to 63 | | 8Mb/s | 0 to 127 | 1 to 127 | **Table 6 - Variable Range for Output Streams** | Input Channel Delay OFF Output Channel Delay OFF | Input Channel Delay ON | Input Channel Delay OFF | Input Channel Delay ON | |--------------------------------------------------|---------------------------------|--------------------------------|------------------------------------------| | | Output Channel Delay OFF | Output Channel Delay ON | Output Channel Delay ON | | T = 2 frames + (n-m) | T = 3 frames - $\alpha$ + (n-m) | T = 2 frames + $\beta$ + (n-m) | T= 3 frames - $\alpha$ + $\beta$ + (n-m) | Table 7 - Data Throughput Delay By default, when the input channel delay and output channel delay are set to zero, the data throughput delay (T) is: T = 2 frames + (m-n). Figure 21 shows the throughput delay when the input Ch0 is switched to the output Ch0. Figure 21 - Data Throughput Delay when input and output channel delay are disabled for Input Ch0 switched to Output Ch0 When the input channel delay is enabled and the output channel delay is disabled, the data throughput delay is: T = 3 frames - $\alpha + (m-n)$ . Figure 22 shows the data throughput delay when the input Ch0 is switched to the output Ch0. Figure 22 - Data Throughput Delay when input channel delay is enabled and output channel delay is disabled for Input Ch0 switched to Output Ch0 When the input channel delay is disabled and the output channel delay is enabled, the throughput delay is: T = 2 frames + $\beta$ + (m-n). Figure 23 shows the data throughput delay when the input Ch0 is switched to the output Ch0. Figure 23 - Data Throughput Delay when input channel delay is disabled and output channel delay is enabled for Input Ch0 switch to Output Ch0 When the input channel delay and the output channel delay are enabled, the data throughput delay is: **T = 3 frames** - $\alpha$ + $\beta$ + (m-n). Figure 24 shows the data throughput delay when the input Ch0 is switched to the output Ch0. Figure 24 - Data Throughput Delay when input and output channel delay are enabled for Input Ch0 switched to Output Ch0 #### 2.5 Connection Memory Description The connection memory is 12-bit wide. There are 512 memory locations to support the ST-BUS serial outputs STo0-15. The address of each connection memory location corresponds to an output destination stream number and an output channel address. See Table 28 on page 51 for the connection memory address map. When Bit 0 of the connection memory is **low**, Bit 1 to 7 define the source (input) channel address and Bit 8 to 11 define the source (input) stream address. Once the source stream and channel addresses are programmed by the microprocessor, the contents of the data memory at the selected address are switched to the mapped output stream and channel. See Table 29 on page 52 for details on the memory bit assignment when Bit 0 of the connection memory is low. When Bit 0 of the connection memory is **high**, Bit 1 and 2 define the per-channel control modes of the output streams, the per-channel high impedance output control, the per-channel message and the per-channel BER test modes. In the message mode, the 8-bit message data located in Bit 3 to 10 of the connection memory will be transferred directly to the mapped output stream. See Table 30 on page 52 for details on the memory bit assignment when Bit 0 of the connection memory is high. #### 2.5.1 Connection Memory Block Programming This feature allows fast initialization of the entire connection memory after power up. When block programming mode is enabled, the content of Bit 1 to 3 in the Internal Mode Selection (IMS) Register will be loaded into Bit 0 to 2 of all the 512 connection memory locations. The other bit positions of the connection memory will be loaded with zeros. #### Memory block programming procedure: (Assumption: The MBPE and MBPS bits are both low at the start of the procedure) - Program Bit 1 to 3 (BPD0 to BPD2) in the IMS (Internal Mode Selection) register. - Set the Memory Block Programming Enable (MBPE) bit in the Control Register to high to enable the block programming mode. - Set the Memory Block Programming Start (MBPS) bit to high in the IMS Register to start the block programming. The BPD0 to BPD2 bits will be loaded into Bit 0 to 2 of the connection memory. The other bit positions of the connection memory will be loaded with zeros. The memory content after block programming is shown in Table 8. - It takes 50µs for the connection memory to be loaded with the bit pattern defined by the BPD0 to BPD2 bits. - After loading the bit pattern to the entire connection memory, the device will reset the MBPS bit to low, indicating that the process has finished. - Upon completion of the block programming, set the MBPE bit from high to low to disable the block programming mode. **Note**: Once the block programming is started, it can be terminated at any time prior to completion by setting the MBPS bit or the MBPE bit to low. If the MBPE bit is used to terminate the block programming before completion, users have to set the MBPS bit from high to low before enabling other device operation. | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|---|---|---|---|---|---|---|------|------|------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BPD2 | BPD1 | BPD0 | **Table 8 - Connection Memory in Block Programming Mode** #### 2.6 Bit Error Rate (BER) Test The ZL50012 has one on-chip BER transmitter and one BER receiver. The transmitter can transmit onto a single STo output stream only. The transmitter provides a BER sequence ( $2^{15}$ -1 Pseudo Random Code) which can start from any channel in the frame and lasts from one channel up to one frame time ( $125 \mu s$ ). The transmitter output channel(s) are specified by programming the connection memory location(s) corresponding to the channel(s) of the selected output stream: Bit 0 to 2 of the connection memory location(s) should be programmed to the BER test mode (see Table 30 on page 52). Multiple connection memory locations can be programmed for BER test such that the BER patterns can be transmitted for several output channels which are consecutive. If the transmitting output channels are not consecutive, the BER receiver will not compare the bit patterns correctly. The number of output channels which the BER transmitter occupies also has to be the same as the number of channels defined in the BER Length Register. The BER Length Register defines how many BER channels to be monitored by the BER receiver. Registers used for setting up the BER test are as follows: - Control Register (CR) The CBER bit is used to clear the bit error counter and the BER Count Register (BCR). The SBER bit is used to start or stop the BER transmitter and BER receiver. - BER Start Receiving Register (**BSRR**) Defines the input stream and channel from where the BER sequence will start to be compared. - BER Length Register (BLR) Defines how many channels the sequence will last. - BER Count Register (BCR) Contains the number of counted errors. When the error count reaches Hex FFFF, the bit error counter will stop so that it will not overflow. Consequently the BER Count Register will also stop at FFFF. The CBER bit in the Control Register is used to reset the bit error counter and the BER Count Register. As described above, the SBER bit in the control register controls the BER transmitter and receiver. To carry out the BER test, users should set the SBER bit to zero to disable the BER transmitter during the programming of the connection memory for the BER test. When the BER transmitter is disabled, the transmitter output is all ones. Hence any output channel whose connection memory has been programmed to BER test mode will also output all ones. Upon the completion of programming the connection memory for the BER test, set the SBER bit to one to start the BER transmitter and receiver for the BER testing. They must be allowed to run for several frames (2 frames plus the network delay between STo and STi) before the BER receiver can correctly identify errors in the pattern. Thus after this time the bit error counter should be reset by using the CBER bit in the Control Register - set CBER to one then back to zero. From now on, the count will be the actual number of errors which occurred during the test. The count will stop at FFFF and the counter will not increment even if more errors occurred. #### 2.7 Quadrant frame programming By programming the input stream control registers (SICR0 to 15), users can divide one frame of input data into four quadrant frames and can force the Least Significant Bit (LSB, bit 0 in Figure 7 on page 17), of every input channel in these quadrants into "1" for the bit robbed signaling purpose. The four quadrant frames are defined as shown in Table 9. | Data Rate | Quadrant 0 | Quadrant 1 | Quadrant 2 | Quadrant 3 | | | |------------|------------|-------------|-------------|--------------|--|--| | 2.048 Mb/s | Ch 0 to 7 | Ch 8 to 15 | Ch 16 to 23 | Ch 24 to 31 | | | | 4.096 Mb/s | Ch 0 to 15 | Ch 16 to 31 | Ch 32 to 47 | Ch 48 to 63 | | | | 8.192 Mb/s | Ch 0 to 31 | Ch 32 to 63 | Ch 64 to 95 | Ch 96 to 127 | | | Table 9 - Definition of the Four Quadrant Frames When a quadrant frame enable bit (STIN#QEN0, STIN#QEN1, STIN#QEN2 or STIN#QEN3) is set to high, the LSB of every input channels in the quadrant is forced to "1". See Table 10 to Table 13 for details: | STIN#QEN0 | Action | |-----------|-----------------------------------------------------| | 1 | Replace LSB of every channel in Quadrant 0 with "1" | | 0 | No bit replacement occurs in Quadrant 0 | Table 10 - Quadrant Frame 0 LSB Replacement | STIN#QEN1 | Action | |-----------|-----------------------------------------------------| | 1 | Replace LSB of every channel in Quadrant 1 with "1" | | 0 | No bit replacement occurs in Quadrant 1 | Table 11 - Quadrant Frame 1 LSB Replacement | STIN#QEN2 | Action | |-----------|-----------------------------------------------------| | 1 | Replace LSB of every channel in Quadrant 2 with "1" | | 0 | No bit replacement occurs in Quadrant 2 | Table 12 - Quadrant Frame 2 LSB Replacement | STIN#QEN3 | Action | |-----------|-----------------------------------------------------| | 1 | Replace LSB of every channel in Quadrant 3 with "1" | | 0 | No bit replacement occurs in Quadrant 3 | Table 13 - Quadrant Frame 3 LSB Replacement #### 2.8 Microprocessor Port The device supports the non-multiplexed microprocessor. The microprocessor port consists of a 16-bit parallel data bus (D0 to 15), a 12-bit address bus (A0 to 11) and four control signals ( $\overline{CS}$ , $\overline{DS}$ , $\overline{RW}$ and $\overline{DTA}$ ). The parallel microprocessor port provides fast access to the internal registers, the connection and the data memories. The connection memory locations can be read or written via the 16-bit microprocessor port. On the other hand, the data memory locations can only be read (but not written) from the microprocessor port. For the connection memory write operation, D0 to 11 of the data bus will be used and D12 to 15 are ignored (D12 to 15 should be driven low). For the connection memory read operation, D0 to D11 will be used and D12 to D15 will output zeros. For the data memory read operation, D0 to D7 will be used and D8 to D15 will output zeros. See Table 28 on page 51 for the address mapping of the data memory. Refer to Figure 36 on page 64 for the microprocessor port timing. #### 3.0 Device Reset and Initialization The RESET pin is used to reset the device. When the pin is low, it synchronously puts the device in its reset state. It disables the STo0 - 15 outputs, drives the STOHZ 0 - 15 outputs to high, clears the device registers and the internal counters. Upon power up, the device should be initialized as follows: - Set ODE pin to low to disable the STo0-15 output and to drive the STOHZ 0-15 to high. - · Set the TRST pin to low to disable the JTAG TAP controller. - Reset the device by pulsing the RESET pin to low for longer than 1ms. - After releasing the RESET pin from low to high, wait for 600μs for the APLL module to be stabilized before starting the first microprocessor port access cycle. - Program the register to define the frequency of the CKi input. - Wait for 600µs for the APLL module to be stabilized before starting the next microprocessor port access cycle. - · Use the memory block programming mode to initialize the connection memory. - Release the ODE pin to high after the connection memory is programmed such that bus contention will not occur at the serial stream outputs STo0-15. #### 4.0 JTAG Support The ZL50012 JTAG interface conforms to the Boundary-Scan IEEE1149.1 standard. The operation of the boundary-scan circuitry is controlled by an external Test Access Port (TAP) Controller. #### 4.1 Test Access Port (TAP) The Test Access Port (TAP) accesses the ZL50012 test functions. It consists of three input pins and one output pin as follows: - Test Clock Input (TCK) TCK provides the clock for the test logic. The TCK does not interfere with any on-chip clock and thus remains independent in the functional mode. The TCK permits shifting of test data into or out of the Boundary-Scan register cells concurrently with the operation of the device and without interfering with the on-chip logic. - Test Mode Select Input (TMS) The TAP Controller uses the logic signals received at the TMS input to control test operations. The TMS signals are sampled at the rising edge of the TCK pulse. This pin is internally pulled to Vdd when it is not driven from an external source. - **Test Data Input (TDi)** Serial input data applied to this port is fed either into the instruction register or into a test data register, depending on the sequence previously applied to the TMS input. Both registers are described in a subsequent section. The received input data is sampled at the rising edge of TCK pulses. This pin is internally pulled to Vdd when it is not driven from an external source. - Test Data Output (TDo) Depending on the sequence previously applied to the TMS input, the contents of either the instruction register or data register are serially shifted out towards the TDO. The data out of the TDO is clocked on the falling edge of the TCK pulses. When no data is shifted through the boundary scan cells, the TDO driver is set to a high impedance state. - Test Reset (TRST) Resets the JTAG scan structure. This pin is internally pulled to Vdd when it is not driven from an external source. #### 4.2 Instruction Register The ZL50012 uses the public instructions defined in the IEEE 1149.1 standard. The JTAG Interface contains a four-bit instruction register. Instructions are serially loaded into the instruction register from the TDI when the TAP Controller is in its shifted-IR state. These instructions are subsequently decoded to achieve two basic functions: to select the test data register that may operate while the instruction is current and to define the serial test data register path that is used to shift data between TDI and TDO during data register scanning. #### 4.3 Test Data Register As specified in IEEE 1149.1, the ZL50012 JTAG Interface contains three test data registers: - The Boundary-Scan Register The Boundary-Scan register consists of a series of Boundary-Scan cells arranged to form a scan path around the boundary of the ZL50012 core logic. - The Bypass Register The Bypass register is a single stage shift register that provides a one-bit path from TDI to its TDO. - The Device Identification Register The JTAG device ID for the ZL50012 is 0C35C14B<sub>H</sub>. Version<31:28>: 0000 Part No. <27:12>: 1100 0011 0101 1100 Manufacturer ID<11:1>: 0001 0100 101 LSB<0>: 1 #### AA BSDI A BSDL (Boundary Scan Description Language) file is available from Zarlink Semiconductor to aid in the use of the IEEE 1149 test interface. ### 5.0 Register Address Mapping | External<br>Address<br>A11 - A0 | CPU<br>Access | Register | |---------------------------------|---------------|-----------------------------------------| | 000 <sub>H</sub> | R/W | Control Register, CR | | 001 <sub>H</sub> | R/W | Internal Mode Selection, IMS | | 010 <sub>H</sub> | R/W | BER Start Receive Register, BSRR | | 011 <sub>H</sub> | R/W | BER Length Register, BLR | | 012 <sub>H</sub> | Read Only | BER Count Register, BCR | | 030 <sub>H</sub> | Read Only | Reserved | | 031 <sub>H</sub> | Read Only | Reserved | | 032 <sub>H</sub> | Read Only | Reserved | | 100 <sub>H</sub> | R/W | Stream0 Input Control Register, SICR0 | | 101 <sub>H</sub> | R/W | Stream0 Input Delay Register, SIDR0 | | 102 <sub>H</sub> | R/W | Stream1 Input Control Register, SICR1 | | 103 <sub>H</sub> | R/W | Stream1 Input Delay Register, SIDR1 | | 104 <sub>H</sub> | R/W | Stream2 Input Control Register, SICR2 | | 105 <sub>H</sub> | R/W | Stream2 Input Delay Register, SIDR2 | | 106 <sub>H</sub> | R/W | Stream3 Input Control Register, SICR3 | | 107 <sub>H</sub> | R/W | Stream3 Input Delay Register, SIDR3 | | 108 <sub>H</sub> | R/W | Stream4 Input Control Register, SICR4 | | 109 <sub>H</sub> | R/W | Stream4 Input Delay Register, SIDR4 | | 10A <sub>H</sub> | R/W | Stream5 Input Control Register, SICR5 | | 10B <sub>H</sub> | R/W | Stream5 Input Delay Register, SIDR5 | | 10C <sub>H</sub> | R/W | Stream6 Input Control Register, SICR6 | | 10D <sub>H</sub> | R/W | Stream6 Input Delay Register, SIDR6 | | 10E <sub>H</sub> | R/W | Stream7 Input Control Register, SICR7 | | 10F <sub>H</sub> | R/W | Stream7 Input Delay Register, SIDR7 | | 110 <sub>H</sub> | R/W | Stream8 Input Control Register, SICR8 | | 111 <sub>H</sub> | R/W | Stream8 Input Delay Register, SIDR8 | | 112 <sub>H</sub> | R/W | Stream9 Input Control Register, SICR9 | | 113 <sub>H</sub> | R/W | Stream9 Input Delay Register, SIDR9 | | 114 <sub>H</sub> | R/W | Stream10 Input Control Register, SICR10 | | 115 <sub>H</sub> | R/W | Stream10 Input Delay Register, SIDR10 | | 116 <sub>H</sub> | R/W | Stream11 Input Control Register, SICR11 | | 117 <sub>H</sub> | R/W | Stream11 Input Delay Register, SIDR11 | | 118 <sub>H</sub> | R/W | Stream12 Input Control Register, SICR12 | | 119 <sub>H</sub> | R/W | Stream12 Input Delay Register, SIDR12 | | 11A <sub>H</sub> | R/W | Stream13 Input Control Register, SICR13 | | 11B <sub>H</sub> | R/W | Stream13 Input Delay Register, SIDR13 | **Table 14 - Address Map for Device Specific Registers** | External<br>Address<br>A11 - A0 | CPU<br>Access | Register | |---------------------------------|---------------|------------------------------------------| | 11C <sub>H</sub> | R/W | Stream14 Input Control Register, SICR14 | | 11D <sub>H</sub> | R/W | Stream14 Input Delay Register, SIDR14 | | 11E <sub>H</sub> | R/W | Stream15 Input Control Register, SICR15 | | 11F <sub>H</sub> | R/W | Stream15 Input Delay Register, SIDR15 | | 200 <sub>H</sub> | R/W | Stream0 Output Control Register, SOCR0 | | 201 <sub>H</sub> | R/W | Stream0 Output Delay Register, SOOR0 | | 202 <sub>H</sub> | R/W | Stream1 Output Control Register, SOCR1 | | 203 <sub>H</sub> | R/W | Stream1 Output Delay Register, SOOR1 | | 204 <sub>H</sub> | R/W | Stream2 Output Control Register, SOCR2 | | 205 <sub>H</sub> | R/W | Stream2 Output Delay Register, SOOR2 | | 206 <sub>H</sub> | R/W | Stream3 Output Control Register, SOCR3 | | 207 <sub>H</sub> | R/W | Stream3 Output Delay Register, SOOR3 | | 208 <sub>H</sub> | R/W | Stream4 Output Control Register, SOCR4 | | 209 <sub>H</sub> | R/W | Stream4 Output Delay Register, SOOR4 | | 20A <sub>H</sub> | R/W | Stream5 Output Control Register, SOCR5 | | 20B <sub>H</sub> | R/W | Stream5 Output Delay Register, SOOR5 | | 20C <sub>H</sub> | R/W | Stream6 Output Control Register, SOCR6 | | 20D <sub>H</sub> | R/W | Stream6 Output Delay Register, SOOR6 | | 20E <sub>H</sub> | R/W | Stream7 Output Control Register, SOCR7 | | 20F <sub>H</sub> | R/W | Stream7 Output Delay Register, SOOR7 | | 210 <sub>H</sub> | R/W | Stream8 Output Control Register, SOCR8 | | 211 <sub>H</sub> | R/W | Stream8 Output Delay Register, SOOR8 | | 212 <sub>H</sub> | R/W | Stream9 Output Control Register, SOCR9 | | 213 <sub>H</sub> | R/W | Stream9 Output Delay Register, SOOR9 | | 214 <sub>H</sub> | R/W | Stream10 Output Control Register, SOCR10 | | 215 <sub>H</sub> | R/W | Stream10 Output Delay Register, SOOR10 | | 216 <sub>H</sub> | R/W | Stream11 Output Control Register, SOCR11 | | 217 <sub>H</sub> | R/W | Stream11 Output Delay Register, SOOR11 | | 218 <sub>H</sub> | R/W | Stream12 Output Control Register, SOCR12 | | 219 <sub>H</sub> | R/W | Stream12 Output Delay Register, SOOR12 | | 21A <sub>H</sub> | R/W | Stream13 Output Control Register, SOCR13 | | 21B <sub>H</sub> | R/W | Stream13 Output Delay Register, SOOR13 | | 21C <sub>H</sub> | R/W | Stream14 Output Control Register, SOCR14 | | 21D <sub>H</sub> | R/W | Stream14 Output Delay Register, SOOR14 | | 21E <sub>H</sub> | R/W | Stream15 Output Control Register, SOCR15 | | 21F <sub>H</sub> | R/W | Stream15 Output Delay Register, SOOR15 | Table 14 - Address Map for Device Specific Registers ### 6.0 Detail Register Description | External Read/Write Address: 000 <sub>H</sub><br>Reset Value: 0000 <sub>H</sub> | | | | | | | | | | | | | | | | |---------------------------------------------------------------------------------|----|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------|------|------|-----|-----|-----|-----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | FBD<br>EN | CKIN<br>2 | CKIN<br>1 | CKIN<br>0 | CKFP<br>2 | CKFP<br>1 | CKFP<br>0 | CBER | SBER | MBPE | OSB | MS2 | MS1 | MS0 | | | | | | | | | | | | | | | | | | | Bit Name Description | | | | | | | | | | | | | | | | | Bit | Name | Description | | | | | |---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------|-----------|--| | 15 - 14 | Unused | Reserved. In normal functional mode, these bits MUST be set to zero. | | | | | | 13 | FBDEN | Frame Boundary Determination Disable. When this bit is low, the long term frame boundary determination mode is disabled. When it is high, the determination mode is enabled. Set this bit from low to high after waiting for 600µs upon device power up. | | | | | | 12 - 10 | CKIN2-0 | Input ST Bus Clock (CKi) and Frame Pulse (FPi) Selection. | | | | | | | | | CKIN2 - 0 | FPi Low Cycle | CKi | | | | | | 000 | 61ns | 16.384MHz | | | | | | 001 | 122ns | 8.192MHz | | | | | | 010 | 244ns | 4.096MHz | | | | | | 011 - 111 | Reser | ved | | | | | | | | | | | 9 | CKFP2 | Output ST Bus clock CKo2 and frame pulse FPo2 Selection. When this bit is low, CKo2 is 32.768MHz clock and FPo2 is 30ns wide frame pulse When this bit is high, CKo2 is 16.384MHz clock and FPo2 is 61ns wide frame pulse | | | | | | 8 | CKFP1 | Output ST Bus clock CKo1 and frame pulse FPo1 Selection. When this bit is low, CKo1 is 16.384MHz clock and FPo1 is 61ns wide frame pulse When this bit is high, CKo1 is 8.192MHz clock and FPo1 is 122ns wide frame pulse | | | | | | 7 | CKFP0 | Output ST Bus clock CKo0 and frame pulse FPo0 Selection. When this bit is low, CKo0 is 4.096MHz clock and FPo0 is 244ns wide frame pulse When this bit is high, CKo0 is 8.192MHz clock and FPo0 is 122ns wide frame pulse | | | | | | 6 | CBER | <b>Bit Error Rate Counter Clear:</b> When this bit is high, it resets the internal bit error counter and the content of the bit error count register (BCR) to zero. Upon completion of the reset, set this bit to zero. | | | | | | 5 | SBER | <b>Bit Error Rate Test Start:</b> When this bit is high, it enables the BER transmitter and receiver; starts the bit error rate test. The bit error test result is kept in the bit error count (BCR) register. Upon the completion of the BER test, set this bit to zero. | | | | | | 4 | MBPE | <b>Memory Block Programming Enable:</b> When this bit is high, the connection memory block programming mode is enabled to program Bit 0 to Bit 2 of the connection memory. When it is low, the memory block programming mode is disabled. | | | | | | | | • | | | | | Table 15 - Control Register (CR) Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|-----------|-----------|-----------|-----------|--------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|-------------------|------------------------|-----|-----|---------| | 0 | 0 | FBD<br>EN | CKIN<br>2 | CKIN<br>1 | CKIN<br>0 | CKFP<br>2 | CKFP<br>1 | CKFP<br>0 | CBER | SBER | MBPE | OSB | MS2 | MS1 | MS0 | | | | | | | | | | | | | | | | | | | Bit | N | ame | | | | | | D | escript | ion | | | | | | | DIL | | u | | | | | | | | | | | | | | | 3 | | OSB | | | | y Bit: Th | | ables t | he STo | 0 - 15 a | | | | | al out- | | | | | | | | | | ables t | he STo | 0 - 15 a<br>trol of t | | ıl data | | | al out- | | | | | | | | ng table | describe<br>ODE | nables tes the H | he STo<br>HiZ con | 0 - 15 a<br>trol of t | he seria | Il data<br>0-15 | | | al out- | | | | | | | | RESET<br>Pin | ODE<br>Pin | oables the House of o | he STo | 0 - 15 a<br>trol of t | he seria<br>STOHZ | I data<br>0-15<br>High | | | al out- | | | | | | | | RESET Pin | ODE<br>Pin<br>X | osb<br>OSB<br>Bit | he STo | 0 - 15 a<br>trol of t | STOHZ Driven I | I data<br>0-15<br>High | | | al out- | Table 15 - Control Register (CR) Bits (continued) MS2 - 0 000 001 010 - 111 Memory Selection Connection Memory Read/Write Data memory Read Reserved | | ernal Rea<br>et Value | | | s: 001 <sub>H</sub> | | | | | | | | | | | | |----|-----------------------|----|----|---------------------|-------|------|------|------|------|------|------|----------|----------|----------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | CKINP | FPINP | CK2P | FP2P | CK1P | FP1P | CK0P | FP0P | BPD<br>2 | BPD<br>1 | BPD<br>0 | MBPS | | Bit | Name | Description | |---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 - 12 | Unused | Reserved. In normal functional mode, these bits MUST be set to zero. | | 11 | CKINP | ST Bus Clock Input (CKi) Polarity. When this bit is low, the CKi falling edge aligns with the frame boundary. When this bit is high, the CKi rising edge aligns with the frame boundary. | | 10 | FPINP | Frame Pulse Input (FPi) Polarity. When this bit is low, the input frame pulse FPi should have the negative frame pulse format. When this bit is high, the input frame pulse FPi should have the positive frame pulse format. | | 9 | CK2P | ST Bus Clock Output (CKo2) Polarity. When this bit is low, the output clock CKo2 falling edge aligns with the frame boundary. When this bit is high, the output clock CKo2 rising edge aligns with the frame boundary. | | 8 | FP2P | Frame Pulse Output (FPo2) Polarity. When this bit is low, the output frame pulse FPo2 has the negative frame pulse format. When this bit is high, the output frame pulse FPo2 has the positive frame pulse format. | | 7 | CK1P | ST Bus Clock Output (CKo1) Polarity. When this bit is low, the output clock CKo1 falling edge aligns with the frame boundary. When this bit is high, the output clock CKo1 rising edge aligns with the frame boundary. | | 6 | FP1P | Frame Pulse Output (FPo1) Polarity. When this bit is low, the output frame pulse FPo1 has the negative frame pulse format. When this bit is high, the output frame pulse FPo1 has the positive frame pulse format. | | 5 | CK0P | ST Bus Clock Output (CKo0) Polarity. When this bit is low, the output clock CKo0 falling edge aligns with the frame boundary. When this bit is high, the output clock CKo0 rising edge aligns with the frame boundary. | | 4 | FP0P | Frame Pulse Output (FPoo) Polarity. When this bit is low, the output frame pulse FPoo has the negative frame pulse format. When this bit is high, the output frame pulse FPoo has the positive frame pulse format. | | 3 - 1 | BPD2 - 0 | Block Programming Data: These bits refer to the value to be loaded into the connection memory. Whenever the memory block programming feature is activated. After the MBPE bit in the control register is set to high and the MBPS bit is set to high, the contents of the bits BPD0 to BPD2 are loaded into Bit 0 to Bit 2 of the connection memory. Bit 3 to Bit 11 of the connection memory are zeroed. | Table 16 - Internal Mode Selection (IMS) Register Bits | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | MBPS | Memory Block Programming Start: A zero to one transition of this bit starts the memory block programming function. The MBPS, BPD0 to BPD2 bits in this register must be defined in the same write operation. Once the MBPE bit in the control register is set to high, the device requires 50μs to complete the block programming. After the programming function has finished, the MBPS bit returns to low indicating the operation is completed. When the MBPS is high, the MBPS or MBPE can be set to low to abort the programming operation. To ensure proper block programming operation, when MBPS is high the BPD0 to BPD2 bits in this register must not be changed. Whenever the microprocessor writes a one to the MBPS bit, the block programming function is started, the user must maintain the same logical value to the other bits in this register to avoid any change in the device setting. | Table 16 - Internal Mode Selection (IMS) Register Bits (continued) | External<br>Reset Va | | /rite Addro | ess: 01 | 0 <sub>H</sub> | | | | | | | | | | | | |----------------------|-----|-------------|-----------|----------------|-----------|-----------|--------|--------|-----------------|-----------|-----------|-----------|-----------|-----------|------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | BR<br>SA3 | BR<br>SA2 | BR<br>SA1 | BR<br>SA0 | 0 | 0 | BR<br>CA6 | BR<br>CA5 | BR<br>CA4 | BR<br>CA3 | BR<br>CA2 | BR<br>CA1 | BR<br>CA0 | | | | | | | | | | | | | | | | | | | Bit | Na | ame | | | | | | | Descri | iption | | | | | | | 15 - 13<br>8 - 7 | Un | used | Res | served | . In no | rmal fu | nction | al mod | e, these | e bits N | MUST I | e set t | o zero | - | | | 12 - 9 | BRS | A3 - 0 | | | | ream / | | | | oinary v | alue o | f these | bits re | fers to | the input | | 6 - 0 | BRC | A6 - 0 | | | | | | | i <b>ts:</b> Th | | , | | nese b | its refe | ers to the | Table 17 - BER Start Receiving Register (BSRR) Bits | | al Read/<br>Value: ( | Write Add | ress: 011 | lн | | | | | | | | | | | | |--------|----------------------|-----------|-----------|------------------|---------|---------|----------|---------|---------|--------|-------|--------|---------|------|---------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BL7 | BL6 | BL5 | BL4 | BL3 | BL2 | BL1 | BL0 | | ų. | | l | | | | | | 1 | | I. | I | | | u. | | | Bit | N | ame | | | | | | De | escript | ion | | | | | | | 15 - 8 | Ur | nused | Res | erved. | In norm | al func | tional ı | node, t | these b | its MU | ST be | set to | zero. | | | | 7 - 0 | ВІ | _7 - 0 | The | R Lengt<br>maxim | um nur | nbers | of BEF | R chan | nels a | re 32, | 64 an | d 128 | for the | data | rate of | Table 18 - BER Length Register (BLR) Bits BER channel is 1. If these bits are set to zero, no BER test will be performed. | Externa<br>Reset ' | | Address:<br>0000 <sub>H</sub> | )12 <sub>H</sub> | | | | | | | | | | | | | |--------------------|----------|-------------------------------|------------------|---------------------|----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BC<br>15 | BC<br>14 | BC<br>13 | BC<br>12 | BC<br>11 | BC<br>10 | BC<br>9 | BC<br>8 | BC<br>7 | BC<br>6 | BC<br>5 | BC<br>4 | BC<br>3 | BC<br>2 | BC<br>1 | BC<br>0 | | Bit | N | lame | | | | | | De | escript | ion | | | | | | | 15 - 0 | ВС | C15 - 0 | | R Count<br>thes its | | | - | | | | | | | | | Table 19 - BER Count Register (BCR) Bits | External Rea<br>Reset Value | | Address | s: 100 <sub>H</sub> , | 102 <sub>H</sub> , | 104 <sub>H</sub> , | 106 <sub>H</sub> , | 108 <sub>H</sub> , | 10A <sub>H</sub> , | 10C <sub>H</sub> , | 10E <sub>H</sub> , | | | | | | | |-----------------------------|----|---------|-----------------------|--------------------|----------------------------|----------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------------------|-----------------|---------------|--------------|-----------------|-----------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SICR0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN0<br>QEN3 | STIN0<br>QEN2 | STIN0<br>QEN1 | STIN0<br>QEN0 | STIN0<br>SMP1 | STIN0<br>SMP0 | STIN0<br>DR2 | STIN0<br>DR1 | STIN0<br>DR0 | | SICR1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN1<br>QEN3 | STIN1<br>QEN2 | STIN1<br>QEN1 | STIN1<br>QEN0 | STIN1<br>SMP1 | STIN1<br>SMP0 | STIN1<br>DR2 | STIN1<br>DR1 | STIN1<br>DR0 | | SICR2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN2<br>QEN3 | STIN2<br>QEN2 | STIN2<br>QEN1 | STIN2<br>QEN0 | STIN2<br>SMP1 | STIN2<br>SMP0 | STIN2<br>DR2 | STIN2<br>DR1 | STIN2<br>DR0 | | SICR3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN3<br>QEN3 | STIN3<br>QEN2 | STIN3<br>QEN1 | STIN3<br>QEN0 | STIN3<br>SMP1 | STIN3<br>SMP0 | STIN3<br>DR2 | STIN3<br>DR1 | STIN3<br>DR0 | | SICR4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN4<br>QEN3 | STIN4<br>QEN2 | STIN4<br>QEN1 | STIN4<br>QEN0 | STIN4<br>SMP1 | STIN4<br>SMP0 | STIN4<br>DR2 | STIN4<br>DR1 | STIN4<br>DR0 | | SICR5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN5<br>QEN3 | STIN5<br>QEN2 | STIN5<br>QEN1 | STIN5<br>QEN0 | STIN5<br>SMP1 | STIN5<br>SMP0 | STIN5<br>DR2 | STIN5<br>DR1 | STIN5<br>DR0 | | SICR6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN6<br>QEN3 | STIN6<br>QEN2 | STIN6<br>QEN1 | STIN6<br>QEN0 | STIN6<br>SMP1 | STIN6<br>SMP0 | STIN6<br>DR2 | STIN6<br>DR1 | STIN6<br>DR0 | | SICR7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN7<br>QEN3 | STIN7<br>QEN2 | STIN7<br>QEN1 | STIN7<br>QEN0 | STIN7<br>SMP1 | STIN7<br>SMP0 | STIN7<br>DR2 | STIN7<br>DR1 | STIN7<br>DR0 | | Bit | | Nar | ne | | | | | | [ | Descri | ption | | | | | | | 15 - 9 | | Unu | sed | R | eserve | ed. In r | normal | functio | nal m | ode, th | nese b | its MU | IST be | set to | zero. | | | 8 | S | TIN#0 | QEN3 | op<br>qu<br>31 | eratio<br>uadran<br>I, Ch4 | n mod<br>t frame | le. Whe is re | Enable nen thit placed Ch96 to | s bit<br>by "1" | is hig<br>'. This | h, the<br>quad | LSB<br>rant fra | of evame is | ery ch | nannel<br>ed as | in tl<br>Ch24 | | 7 | S | TIN#0 | QEN2 | or<br>qu<br>23 | eratio<br>uadran<br>3, Ch3 | n mod<br>t frame | le. Whe is re<br>and | Enabl<br>nen thi<br>placed<br>Ch64 t | s bit<br>by "1" | is hig<br>'. This | h, the<br>quad | LSB<br>ant fra | of evame is | ery ch | nannel<br>ed as | in tl<br>Ch16 | | 6 | S | TIN#0 | QEN1 | or<br>QL<br>CI | eratio<br>uadran | n mod<br>t frame<br>31 and | le. Wh<br>e is rep | Enable thing the contract of t | s bit<br>by "1". | is hig<br>This c | h, the<br>quadra | LSB<br>Int fran | of ev | ery chefined | nannel<br>as Ch | in tl<br>8 to 1 | | 5 | S | TIN#0 | QEN0 | | | | me 0 | Enabl | | | | | | | | | Table 20 - Stream Input Control Register 0 to 7 (SICR0 to SICR7) | TOOOL Valu | e: 0000 <sub>F</sub> | | | 102 <sub>H</sub> , | 104 <sub>H</sub> , | 106 <sub>H</sub> , | 108 <sub>H</sub> , | 10A <sub>H</sub> , | 10C <sub>H</sub> , | 10E <sub>H</sub> , | | | | | | | |------------|----------------------|-------|--------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|----------------------|---------------|---------------|---------------|--------------|--------------|--------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SICR0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN0<br>QEN3 | STIN0<br>QEN2 | STIN0<br>QEN1 | STIN0<br>QEN0 | STIN0<br>SMP1 | STIN0<br>SMP0 | STIN0<br>DR2 | STIN0<br>DR1 | STINO<br>DR0 | | SICR1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN1<br>QEN3 | STIN1<br>QEN2 | STIN1<br>QEN1 | STIN1<br>QEN0 | STIN1<br>SMP1 | STIN1<br>SMP0 | STIN1<br>DR2 | STIN1<br>DR1 | STIN | | SICR2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN2<br>QEN3 | STIN2<br>QEN2 | STIN2<br>QEN1 | STIN2<br>QEN0 | STIN2<br>SMP1 | STIN2<br>SMP0 | STIN2<br>DR2 | STIN2<br>DR1 | STIN2<br>DR0 | | SICR3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN3<br>QEN3 | STIN3<br>QEN2 | STIN3<br>QEN1 | STIN3<br>QEN0 | STIN3<br>SMP1 | STIN3<br>SMP0 | STIN3<br>DR2 | STIN3<br>DR1 | STIN:<br>DR0 | | SICR4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN4<br>QEN3 | STIN4<br>QEN2 | STIN4<br>QEN1 | STIN4<br>QEN0 | STIN4<br>SMP1 | STIN4<br>SMP0 | STIN4<br>DR2 | STIN4<br>DR1 | STIN4<br>DR0 | | SICR5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN5<br>QEN3 | STIN5<br>QEN2 | STIN5<br>QEN1 | STIN5<br>QEN0 | STIN5<br>SMP1 | STIN5<br>SMP0 | STIN5<br>DR2 | STIN5<br>DR1 | STINS<br>DR0 | | SICR6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN6<br>QEN3 | STIN6<br>QEN2 | STIN6<br>QEN1 | STIN6<br>QEN0 | STIN6<br>SMP1 | STIN6<br>SMP0 | STIN6<br>DR2 | STIN6<br>DR1 | STIN6 | | SICR7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN7<br>QEN3 | STIN7<br>QEN2 | STIN7<br>QEN1 | STIN7<br>QEN0 | STIN7<br>SMP1 | STIN7<br>SMP0 | STIN7<br>DR2 | STIN7<br>DR1 | STINT<br>DR0 | | Bit | | Nar | ne | | | | | | [ | Descri | ption | | | | | | | 4 - 3 | ST | IN#SI | MP1 - | 0 <b>In</b> | put Da | ata Sa | mpling | g Point | Selec | ction E | Bits: | | | | | | | | | | | | | | | STIN# | #SMP1- | 0 S | Samplin | g Point | | | | | | | | | | | | | | | 00 | | 3/4 p | oint | | | | | | | | | | | | | | | 01 | | 4/4 p | oint | | | | | | | | | | | | | | | 10 | | 1/4 p | oint | | | | | | | | | | | | | | | 11 | | 2/4 p | oint | | | | | | 2 - 0 | S | TIN#D | R2 - 0 | ) In | put Da | ata Ra | te Sel | ection | Bits: | | | | | | | | | | | | | | | | STIN | I#DR2-0 | | | Data | Rate | | | | | | | | | | | | | | 000 | Disa | abled - E<br>is requ | uired fo | r ST-BU | | own | | | | | | | | | | | | 001 | | | | 8 Mb/s | | | | | | | | | | | | | | 010 | | | | 6 Mb/s | | | | | | | | | | | | | | 011<br>0 - 111 | | | | 2 Mb/s | | | | | | | | | | | | | | | | | | erved | | | | | Table 20 - Stream Input Control Register 0 to 7 (SICR0 to SICR7) (continued) | | nal Read<br>Value: 0 | | dress: 11 | 0 <sub>H</sub> , 112 | <sub>H</sub> , 114 <sub>H</sub> , | 116 <sub>H</sub> , | 118 <sub>H</sub> , | 11A <sub>H</sub> , | 11C <sub>H</sub> , | 11E <sub>H</sub> , | | | | | | | |--------|----------------------|-----|-----------|----------------------|--------------------------------------------------|-------------------------------------------|-------------------------------------|--------------------|---------------------------|--------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------|---------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SICR8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN8<br>QEN3 | STIN8<br>QEN2 | STIN8<br>QEN1 | STIN8<br>QEN0 | STIN8<br>SMP1 | STIN8<br>SMP0 | STIN8<br>DR2 | STIN8<br>DR1 | STIN8<br>DR0 | | SICR9 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN9<br>QEN3 | STIN9<br>QEN2 | STIN9<br>QEN1 | STIN9<br>QEN0 | STIN9<br>SMP1 | STIN9<br>SMP0 | STIN9<br>DR2 | STIN9<br>DR1 | STIN9<br>DR0 | | SICR10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN10<br>QEN3 | STIN10<br>QEN2 | STIN10<br>QEN1 | STIN10<br>QEN0 | STIN10<br>SMP1 | STIN10<br>SMP0 | STIN10<br>DR2 | STIN10<br>DR1 | STIN1 | | SICR11 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN11<br>QEN3 | STIN11<br>QEN2 | STIN11<br>QEN1 | STIN11<br>QEN0 | STIN11<br>SMP1 | STIN11<br>SMP0 | STIN11<br>DR2 | STIN11<br>DR1 | STIN1<br>DR0 | | SICR12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN12<br>QEN3 | STIN12<br>QEN2 | STIN12<br>QEN1 | STIN12<br>QEN0 | STIN12<br>SMP1 | STIN12<br>SMP0 | STIN12<br>DR2 | STIN12<br>DR1 | STIN1:<br>DR0 | | SICR13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN13<br>QEN3 | STIN13<br>QEN2 | STIN13<br>QEN1 | STIN13<br>QEN0 | STIN13<br>SMP1 | STIN13<br>SMP0 | STIN13<br>DR2 | STIN13<br>DR1 | STIN1:<br>DR0 | | SICR14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN14<br>QEN3 | STIN14<br>QEN2 | STIN14<br>QEN1 | STIN14<br>QEN0 | STIN14<br>SMP1 | STIN14<br>SMP0 | STIN14<br>DR2 | STIN14<br>DR1 | STIN14<br>DR0 | | SICR15 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN15<br>QEN3 | STIN15<br>QEN2 | STIN15<br>QEN1 | STIN15<br>QEN0 | STIN15<br>SMP1 | STIN15<br>SMP0 | STIN15<br>DR2 | STIN15<br>DR1 | STIN1:<br>DR0 | | Bit | t | | Name | | | | | | | Descri | ption | | | | | | | 15 - | 9 | ı | Jnused | 1 | Reserv | ed. In | norma | l functi | | | | ts MUS | ST be s | et to ze | ero | | | 8 | | STI | N#QE | N3 | Quadra<br>operati<br>quadra<br>31, Cha<br>mode r | ant Frant<br>on mo<br>nt frant<br>48 to 6 | ame 3<br>de. W<br>ne is re<br>3 and | Enab | ole. What is bit if by "1 | hen the<br>is hig | is bit i<br>h, the<br>quadra | s low,<br>LSB o | the denoted de | evice is<br>ry chai<br>defined | s in no<br>nnel in<br>as Ch | this<br>24 to | | 7 | | STI | N#QE | N2 | Quadra<br>operati<br>quadra<br>23, Ch<br>mode r | on mo<br>nt fram<br>32 to 4 | de. W<br>ne is re<br>7 and | hen the | nis bit<br>d by "1 | is hig<br>". This | h, the quadra | LSB of | of eve | ry cha<br>defined | nnel ir<br>as Ch | this<br>16 to | | 6 | | STI | N#QE | N1 | Quadra<br>operati<br>quadra<br>Ch16 to<br>respec | on mo<br>nt fram<br>o 31 an | de. W<br>ie is re | hen th | nis bit<br>by "1" | is hig<br>. This c | h, the<br>quadrai | LSB on the fram | of eve | ry cha | nnel in<br>s Ch8 t | this<br>o 15, | | 5 | | STI | N#QE | N0 | Quadra<br>operati<br>quadra<br>Ch0 to<br>respec | on mo<br>nt fram<br>15 and | de. W<br>ne is re | hen the placed | nis bit<br>by "1' | is hig<br>'. This | h, the<br>quadra | LSB on the contract of con | of eve<br>ne is de | ry cha<br>efined a | nnel in<br>as Ch0 | this to 7, | Table 21 - Stream Input Control Register 8 to 15 (SICR8 to SICR15) | | Value: 0 | /Write Add | dress: 11 | 0 <sub>H</sub> , 112 | 2 <sub>H</sub> , 114 <sub>H</sub> , | 116 <sub>H</sub> , | 118 <sub>H</sub> , | 11A <sub>H</sub> , | 11C <sub>H</sub> , | 11E <sub>H</sub> , | | | | | | | |--------|----------|------------|-----------|----------------------|-------------------------------------|--------------------|--------------------|--------------------------|--------------------|--------------------|------------------------------------------|-------------------------------------------------|----------------|---------------|---------------|------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SICR8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN8<br>QEN3 | STIN8<br>QEN2 | STIN8<br>QEN1 | STIN8<br>QEN0 | STIN8<br>SMP1 | STIN8<br>SMP0 | STIN8<br>DR2 | STIN8<br>DR1 | STIN | | SICR9 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN9<br>QEN3 | STIN9<br>QEN2 | STIN9<br>QEN1 | STIN9<br>QEN0 | STIN9<br>SMP1 | STIN9<br>SMP0 | STIN9<br>DR2 | STIN9<br>DR1 | STIN | | SICR10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN10<br>QEN3 | STIN10<br>QEN2 | STIN10<br>QEN1 | STIN10<br>QEN0 | STIN10<br>SMP1 | STIN10<br>SMP0 | STIN10<br>DR2 | STIN10<br>DR1 | STIN<br>DR | | SICR11 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN11<br>QEN3 | STIN11<br>QEN2 | STIN11<br>QEN1 | STIN11<br>QEN0 | STIN11<br>SMP1 | STIN11<br>SMP0 | STIN11<br>DR2 | STIN11<br>DR1 | STIN | | SICR12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN12<br>QEN3 | STIN12<br>QEN2 | STIN12<br>QEN1 | STIN12<br>QEN0 | STIN12<br>SMP1 | STIN12<br>SMP0 | STIN12<br>DR2 | STIN12<br>DR1 | STIN | | SICR13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN13<br>QEN3 | STIN13<br>QEN2 | STIN13<br>QEN1 | STIN13<br>QEN0 | STIN13<br>SMP1 | STIN13<br>SMP0 | STIN13<br>DR2 | STIN13<br>DR1 | STIN | | SICR14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN14<br>QEN3 | STIN14<br>QEN2 | STIN14<br>QEN1 | STIN14<br>QEN0 | STIN14<br>SMP1 | STIN14<br>SMP0 | STIN14<br>DR2 | STIN14<br>DR1 | STIN | | SICR15 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN15<br>QEN3 | STIN15<br>QEN2 | STIN15<br>QEN1 | STIN15<br>QEN0 | STIN15<br>SMP1 | STIN15<br>SMP0 | STIN15<br>DR2 | STIN15<br>DR1 | STIN<br>DR | | Bit | : | ı | Name | | | | | | [ | Descri | ption | | | | | | | 4 - 3 | 3 | STIN | #SMP | 1 - 0 | Input I | Data Sa | mplin | g Poin | t Sele | ction E | Bits: | | | | | | | | | | | | | | | STIN | #SMP1- | .0 8 | Sampling | Point | | | | | | | | | | | | | | | 00 | | 3/4 po | int | | | | | | | | | | | | | | | 01 | | 4/4 po | int | | | | | | | | | | | | | | | 10 | | 1/4 po | | | | | | | | | | | | | | | | | | 2/4 po | int | | | | | | | | | | | | | | | 11 | | | | | | | | | 2 - 0 | 0 | STIN | I#DR2 | : - O | Input I | Data Ra | ate Sel | ection | 11 | | | | | | | | | 2 - 0 | 0 | STIN | l#DR2 | - 0 | Input I | Data Ra | | ection<br>#DR2-0 | 11 | | Data R | ate | | | | | | 2 - ( | 0 | STIN | l#DR2 | - 0 | Input I | Data Ra | STIN# | | Bits: | | Data R<br>ternal pured for S | ıll-up or p | | n | | | | 2 - ( | 0 | STIN | l#DR2 | - 0 | Input I | Data Ra | STIN# | #DR2-0 | Bits: | | ternal pu | ıll-up or p<br>T-BUS ir | | n | | | | 2 - ( | 0 | STIN | l#DR2 | - 0 | Input I | Data Ra | STIN# | #DR2-0<br>00<br>01<br>10 | Bits: | | ternal pured for S<br>2.048 M<br>4.096 M | ıll-up or p<br>T-BUS ir<br>1b/s<br>1b/s | | n | | | | 2 - ( | 0 | STIN | l#DR2 | - 0 | Input I | Data Ra | STIN# 0 0 0 0 | #DR2-0<br>00 | Bits: | | ternal pured for S<br>2.048 M | ill-up or p<br>T-BUS in<br>1b/s<br>1b/s<br>1b/s | | n | | | Table 21 - Stream Input Control Register 8 to 15 (SICR8 to SICR15) (continued) | External Read<br>Reset Value: ( | | ldress: 1 | 01 <sub>H</sub> , 1 | 03 <sub>H</sub> , ′ | 105 <sub>H</sub> , | 107 <sub>H</sub> , | 109 <sub>H</sub> , | 10B <sub>H</sub> , | 10D <sub>H</sub> , | 10F <sub>F</sub> | Η, | | | | | | |---------------------------------|------|-----------|---------------------|---------------------|--------------------|--------------------|--------------------|--------------------|--------------------|------------------|--------------|--------------|--------------|--------------|--------------|--------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SIDR0 | 0 | 0 | 0 | 0 | 0 | 0 | STIN0<br>CD6 | STIN0<br>CD5 | STIN0<br>CD4 | STIN0<br>CD3 | STIN0<br>CD2 | STIN0<br>CD1 | STIN0<br>CD0 | STIN0<br>BD2 | STIN0<br>BD1 | STIN0<br>BD0 | | SIDR1 | 0 | 0 | 0 | 0 | 0 | 0 | STIN1<br>CD6 | STIN1<br>CD5 | STIN1<br>CD4 | STIN1<br>CD3 | STIN1<br>CD2 | STIN1<br>CD1 | STIN1<br>CD0 | STIN1<br>BD2 | STIN1<br>BD1 | STIN1<br>BD0 | | SIDR2 | 0 | 0 | 0 | 0 | 0 | 0 | STIN2<br>CD6 | STIN2<br>CD5 | STIN2<br>CD4 | STIN2<br>CD3 | STIN2<br>CD2 | STIN2<br>CD1 | STIN2<br>CD0 | STIN2<br>BD2 | STIN2<br>BD1 | STIN2<br>BD0 | | SIDR3 | 0 | 0 | 0 | 0 | 0 | 0 | STIN3<br>CD6 | STIN3<br>CD5 | STIN3<br>CD4 | STIN3<br>CD3 | STIN3<br>CD2 | STIN3<br>CD1 | STIN3<br>CD0 | STIN3<br>BD2 | STIN3<br>BD1 | STIN3<br>BD0 | | SIDR4 | 0 | 0 | 0 | 0 | 0 | 0 | STIN4<br>CD6 | STIN4<br>CD5 | STIN4<br>CD4 | STIN4<br>CD3 | STIN4<br>CD2 | STIN4<br>CD1 | STIN4<br>CD0 | STIN4<br>BD2 | STIN4<br>BD1 | STIN4<br>BD0 | | SIDR5 | 0 | 0 | 0 | 0 | 0 | 0 | STIN5<br>CD6 | STIN5<br>CD5 | STIN5<br>CD4 | STIN5<br>CD3 | STIN5<br>CD2 | STIN5<br>CD1 | STIN5<br>CD0 | STIN5<br>BD2 | STIN5<br>BD1 | STIN5<br>BD0 | | SIDR6 | 0 | 0 | 0 | 0 | 0 | 0 | STIN6<br>CD6 | STIN6<br>CD5 | STIN6<br>CD4 | STIN6<br>CD3 | STIN6<br>CD2 | STIN6<br>CD1 | STIN6<br>CD0 | STIN6<br>BD2 | STIN6<br>BD1 | STIN6<br>BD0 | | SIDR7 | 0 | 0 | 0 | 0 | 0 | 0 | STIN7<br>CD6 | STIN7<br>CD5 | STIN7<br>CD4 | STIN7<br>CD3 | STIN7<br>CD2 | STIN7<br>CD1 | STIN7<br>CD0 | STIN7<br>BD2 | STIN7<br>BD1 | STIN7<br>BD0 | | Bit | | Name | <b>)</b> | | | | | | | Desc | riptio | n | | | | | | 15 - 10 | ι | Jnuse | d | Res | serve | d. In r | norma | I functi | onal n | node, | these | bits M | IUST b | e set | to zero | ). | | 9 - 3 | STII | N#CD | 6 - 0 | The | e bina<br>eam v | ıry val<br>vill be | ue of<br>delay | | bits re<br>nis val | fers to | ould r | | | | | the in | | 2 - 0 | STI | N#BD | 2 - 0 | The | bina | ry val | ue of t | | oits ref | | | | of bits | | | out stre | Table 22 - Stream Input Delay Register 0 to 7 (SIDR0 to SIDR7) | External F<br>Reset Val | | | dress: 1 | 11 <sub>H</sub> , 1 | 13 <sub>H</sub> , | 115 <sub>H</sub> , | 117 <sub>H</sub> , | 119 <sub>H</sub> , | 11B <sub>H</sub> , | 11D <sub>H</sub> , | 11F <sub>H</sub> , | | | | | | |-------------------------|----|------|----------|---------------------|-------------------|--------------------|--------------------|--------------------|--------------------|---------------------|-----------------------------------------|---------------|---------------|---------------|---------------|---------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SIDR8 | 0 | 0 | 0 | 0 | 0 | 0 | STIN8<br>CD6 | STIN8<br>CD5 | STIN8<br>CD4 | STIN8<br>CD3 | STIN8<br>CD2 | STIN8<br>CD1 | STIN8<br>CD0 | STIN8B<br>BD2 | STIN8B<br>BD1 | STIN8B<br>BD0 | | SIDR9 | 0 | 0 | 0 | 0 | 0 | 0 | STIN9<br>CD6 | STIN9<br>CD5 | STIN9<br>CD4 | STIN9<br>CD3 | STIN9<br>CD2 | STIN9<br>CD1 | STIN9<br>CD0 | STIN9B<br>BD2 | STIN9B<br>BD1 | STIN9B<br>BD0 | | SIDR10 | 0 | 0 | 0 | 0 | 0 | 0 | STIN10<br>CD6 | STIN10<br>CD5 | STIN10<br>CD4 | STIN10<br>CD3 | STIN10<br>CD2 | STIN10<br>CD1 | STIN10<br>CD0 | STIN10<br>BD2 | STIN10<br>BD1 | STIN10<br>BD0 | | SIDR11 | 0 | 0 | 0 | 0 | 0 | 0 | STIN11<br>CD6 | STIN11<br>CD5 | STIN11<br>CD4 | STIN11<br>CD3 | STIN11<br>CD2 | STIN11<br>CD1 | STIN11<br>CD0 | STIN11<br>BD2 | STIN11<br>BD1 | STIN11<br>BD0 | | SIDR12 | 0 | 0 | 0 | 0 | 0 | 0 | STIN12<br>CD6 | STIN12<br>CD5 | STIN12<br>CD4 | STIN12<br>CD3 | STIN12<br>CD2 | STIN12<br>CD1 | STIN12<br>CD0 | STIN12<br>BD2 | STIN12<br>BD1 | STIN12<br>BD0 | | SIDR13 | 0 | 0 | 0 | 0 | 0 | 0 | STIN13<br>CD6 | STIN13<br>CD5 | STIN13<br>CD4 | STIN13<br>CD3 | STIN13<br>CD2 | STIN13<br>CD1 | STIN13<br>CD0 | STIN13<br>BD2 | STIN13<br>BD1 | STIN13<br>BD0 | | SIDR14 | 0 | 0 | 0 | 0 | 0 | 0 | STIN14<br>CD6 | STIN14<br>CD5 | STIN14<br>CD4 | STIN14<br>CD3 | STIN14<br>CD2 | STIN14<br>CD1 | STIN14<br>CD0 | STIN14<br>BD2 | STIN14<br>BD1 | STIN14<br>BD0 | | SIDR15 | 0 | 0 | 0 | 0 | 0 | 0 | STIN15<br>CD6 | STIN15<br>CD5 | STIN15<br>CD4 | STIN15<br>CD3 | STIN15<br>CD2 | STIN15<br>CD1 | STIN15<br>CD0 | STIN15<br>BD2 | STIN15<br>BD1 | STIN15<br>BD0 | | Bit | | ı | Name | | | | | | | D | escripti | on | | | | | | 15 - 10 | | U | nuse | d | Re | serve | ed. In r | normal | functio | nal mo | de, thes | e bits I | MUST | be set | to zero | | | 9 - 3 | | STIN | I#CD( | 6 - 0 | Th<br>str | e bina<br>eam v | ary val<br>will be | delaye | nese b | its refe<br>s value | s:<br>ers to the<br>e should<br>no dela | not e | | | | | | 2 - 0 | | STIN | I#BD2 | 2 - 0 | Th | e bina | ary valı | | ese bit | s refer | s to the | | | | | ut strea | Table 23 - Stream Input Delay Register 8 to 15 (SIDR8 to SIDR15) | External Rea<br>Reset Value | | | ss: 200 <sub>H</sub> , | 202 <sub>H</sub> , | 204 <sub>H</sub> , | 206 <sub>i</sub> | <sub>-l</sub> , 208 | <sub>H</sub> , 20A | H, 20 | C <sub>H</sub> , 20E <sub>I</sub> | н, | | | | | | |-----------------------------|----|-------------|------------------------|--------------------|--------------------------|------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------|-----------------------------------|-------------|-------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SOCR0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ0<br>AC | STOHZ0<br>A2 | STOHZ0<br>A1 | STOHZ0<br>A0 | STO0<br>DR2 | STO0<br>DR1 | STO0<br>DR0 | | SOCR1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ1<br>AC | STOHZ1<br>A2 | STOHZ1<br>A1 | STOHZ1<br>A0 | STO1<br>DR2 | STO1<br>DR1 | STO1<br>DR0 | | SOCR2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ2<br>AC | STOHZ2<br>A2 | STOHZ2<br>A1 | STOHZ2<br>A0 | STO2<br>DR2 | STO2<br>DR1 | STO2<br>DR0 | | SOCR3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ3<br>AC | STOHZ3<br>A2 | STOHZ3<br>A1 | STOHZ3<br>A0 | STO3<br>DR2 | STO3<br>DR1 | STO:<br>DR0 | | SOCR4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ4<br>AC | STOHZ4<br>A2 | STOHZ4<br>A1 | STOHZ4<br>A0 | STO4<br>DR2 | STO4<br>DR1 | STO-<br>DR0 | | SOCR5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ5<br>AC | STOHZ5<br>A2 | STOHZ5<br>A1 | STOHZ5<br>A0 | STO5<br>DR2 | STO5<br>DR1 | STO | | SOCR6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ6<br>AC | STOHZ6<br>A2 | STOHZ6<br>A1 | STOHZ6<br>A0 | STO6<br>DR2 | STO6<br>DR1 | STO | | SOCR7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ7<br>AC | STOHZ7<br>A2 | STOHZ7<br>A1 | STOHZ7<br>A0 | STO7<br>DR2 | STO7<br>DR1 | STO:<br>DR0 | | | | | | | | | | | | | | | | | | | | Bit | | Na | me | | | | | | | Desc | cription | pits MUST be set to zero. | | | | | | <b>Bit</b> 15 - 7 | | | i <b>me</b><br>used | F | Reserv | <b>ed.</b> Ir | n norn | nal fun | ctiona | | | | ST be s | set to 2 | zero. | | | 15 - 7 | | Unu | used<br>IZ#AC | 1 | <b>5.2ns</b> . | Adv<br>Whe | <b>ancer</b><br>n this | nent ( | Contro | al mode,<br>ol. Whe<br>he adva | these the thin the thin this the thin this the thin this the thin | bits MU | v, the a | dvanc | | unit | | 15 - 7 | | Unu | used | 1 | <b>5.2ns</b> . | Adv<br>Whe | ancer<br>n this<br>itiona | ment (<br>bit is h | Contro<br>nigh, t<br>ancen | al mode,<br>ol. Whe | these this the thin this thin this thin this thin this thin the thin th | bits MU<br>bit is lov<br>nt unit i | v, the a | dvanc<br>t. | ement | unit | | 15 - 7 | | Unu | used<br>IZ#AC | 1 | <b>5.2ns</b> . | Adv<br>Whe | ancern this itiona | ment (<br>bit is h | Contro | al mode,<br>ol. Whe<br>he adva<br>nent Bi | these this to anceme | bits MU<br>bit is lov<br>nt unit i | w, the as 1/4 bi | dvanc<br>t.<br>dvancer<br>#AC = 1 | ement | unit | | 15 - 7 | | Unu | used<br>IZ#AC | 1 | <b>5.2ns</b> . | Adv<br>Whe | ancer<br>n this<br>itiona | ment (<br>bit is h | Contro | ol. Whe<br>he adva<br>nent Bi | these this to anceme | bits MU<br>bit is lov<br>nt unit i | v, the a<br>s 1/4 bi | dvancer<br>#AC = 1 | ement | unit | | 15 - 7 | | Unu | used<br>IZ#AC | 1 | <b>5.2ns</b> . | Adv<br>Whe | ancer<br>n this<br>itiona<br>HZ#A2 | ment (<br>bit is h | Contro | ol. Whe<br>he adva<br>ment Bi<br>nal Advan<br>OHZ#AC | these this to anceme | bits MU<br>bit is lov<br>nt unit i | w, the as 1/4 bi | dvancer<br>#AC = 1<br>bit | ement | unit | | 15 - 7 | | Unu | used<br>IZ#AC | 1 | <b>5.2ns</b> . | Adv<br>Whe | n this itional HZ#A2 000 001 010 011 | ment (<br>bit is h | Contro | nole, when advantage of the | these this to anceme | bits MU<br>bit is lov<br>nt unit i | v, the as 1/4 biditional Ad(STOHZ# 0 to 1/4 1/2 3/4 | dvancer #AC = 1 bit bit bit | ement | unit | | 15 - 7 | | Unu | used<br>IZ#AC | 1 | <b>5.2ns</b> . | Adv. Whe | ancer<br>n this<br>itiona<br>HZ#A2<br>000<br>001<br>010<br>011<br>100 | ment (<br>bit is h | Contronigh, to ancen Addition (ST | nole, when advantage of the | these in this bancements: | bits MU<br>bit is lov<br>nt unit i | w, the as 1/4 bi ditional Ad (STOHZ# 1/4 1/2 3/4 4/4 | dvancer #AC = 1 bit bit bit | ement | unit | | 15 - 7 | | Unu | used<br>IZ#AC | 0 \$ | STOHZ<br>5.2ns.<br>STOHZ | Y Adv<br>Whe<br>Y Add<br>STO | ancer<br>n this<br>itiona<br>HZ#A2<br>000<br>001<br>010<br>011<br>100<br>01-111 | ment (bit is h | Contro | nal mode, ol. Whee he advar ment Bir nal Advar OHZ#AC 0.0 ns 15.2 ns 30.5 ns 45.7 ns 61.0 ns Reserved | these in this bancements: | bits MU<br>bit is lov<br>nt unit i | v, the as 1/4 biditional Ad(STOHZ# 0 to 1/4 1/2 3/4 | dvancer #AC = 1 bit bit bit | ement | unit | | 15 - 7 | S | Uni<br>STOH | used<br>IZ#AC | 0 \$ | STOHZ<br>5.2ns.<br>STOHZ | Y Adv<br>Whe<br>Y Add<br>STO | ancer<br>n this<br>itiona<br>HZ#A2<br>000<br>001<br>010<br>011<br>100<br>01-111 | ment (<br>bit is h | Contro | nal mode, ol. Whee he advar ment Bir nal Advar OHZ#AC 0.0 ns 15.2 ns 30.5 ns 45.7 ns 61.0 ns Reserved | these in this bancements: | bits MU<br>bit is lov<br>nt unit i | w, the as 1/4 bi ditional Ad (STOHZ# 1/4 1/2 3/4 4/4 | dvancer #AC = 1 bit bit bit | ement | unit | | 15 - 7<br>6<br>5 - 3 | S | Uni<br>STOH | used<br>HZ#AC | 0 \$ | STOHZ<br>5.2ns.<br>STOHZ | Y Adv<br>Whe<br>Y Add<br>STO | ancer<br>n this<br>itiona<br>HZ#A2<br>000<br>001<br>010<br>011<br>100<br>01-111 | ment ( bit is h I Adva | Contro | nal mode, ol. Whee he advar nent Bir nal Advar OHZ#AC 0.0 ns 15.2 ns 30.5 ns 45.7 ns 61.0 ns Reserved | these in this banceme tts: accement = 0) | bits MU<br>bit is lov<br>nt unit i | v, the as 1/4 bi | dvancer #AC = 1 bit bit bit | ement | unit | | 15 - 7<br>6<br>5 - 3 | S | Uni<br>STOH | used<br>HZ#AC | 0 \$ | STOHZ<br>5.2ns.<br>STOHZ | Y Adv<br>Whe<br>Y Add<br>STO | ancer<br>n this<br>itiona<br>HZ#A2<br>000<br>001<br>010<br>011<br>100<br>01-111 | nent ( bit is h l Adva | Contro | nal mode, ol. Whee he advar ment Bir nal Advar OHZ#AC 0.0 ns 15.2 ns 30.5 ns 45.7 ns 61.0 ns Reserved | these in this bancement ts: | oata Rate | v, the as 1/4 bi | dvancer #AC = 1 bit bit bit | ement | unit | | 15 - 7<br>6<br>5 - 3 | S | Uni<br>STOH | used<br>HZ#AC | 0 \$ | STOHZ<br>5.2ns.<br>STOHZ | Y Adv<br>Whe<br>Y Add<br>STO | ancer<br>n this<br>itiona<br>HZ#A2<br>000<br>001<br>010<br>011<br>100<br>01-111 | selection of the second | Contro | nal mode, ol. Whee he advar ment Bir nal Advar OHZ#AC 0.0 ns 15.2 ns 30.5 ns 45.7 ns 61.0 ns Reserved | these in this bancement = 0) Output E STOHZ d | oata Rate | v, the as 1/4 bi | dvancer #AC = 1 bit bit bit | ement | unit | | 15 - 7<br>6<br>5 - 3 | S | Uni<br>STOH | used<br>HZ#AC | 0 \$ | STOHZ<br>5.2ns.<br>STOHZ | Y Adv<br>Whe<br>Y Add<br>STO | ancer<br>n this<br>itiona<br>HZ#A2<br>000<br>001<br>010<br>011<br>100<br>01-111 | sto | Contro | nal mode, ol. Whee he advar ment Bir nal Advar OHZ#AC 0.0 ns 15.2 ns 30.5 ns 45.7 ns 61.0 ns Reserved | these in this banceme ts: Output E STOHZ d 2.048 | oits MU oit is lov nt unit i Add Oata Rate o HiZ | v, the as 1/4 bi | dvancer #AC = 1 bit bit bit | ement | unit | | 15 - 7<br>6<br>5 - 3 | S | Uni<br>STOH | used<br>HZ#AC | 0 \$ | STOHZ<br>5.2ns.<br>STOHZ | Y Adv<br>Whe<br>Y Add<br>STO | ancer<br>n this<br>itiona<br>HZ#A2<br>000<br>001<br>010<br>011<br>100<br>01-111 | Selection of the second | Controlling to the control of co | nal mode, ol. Whee he advar ment Bir nal Advar OHZ#AC 0.0 ns 15.2 ns 30.5 ns 45.7 ns 61.0 ns Reserved | these in this bancement = 0) Output E STO STOHZ d 2.048 | Data Rate HiZ HiZ HiZ HiZ HiX B Mb/s | v, the as 1/4 bi | dvancer #AC = 1 bit bit bit | ement | unit | | 15 - 7<br>6<br>5 - 3 | S | Uni<br>STOH | used<br>HZ#AC | 0 \$ | STOHZ<br>5.2ns.<br>STOHZ | Y Adv<br>Whe<br>Y Add<br>STO | ancer<br>n this<br>itiona<br>HZ#A2<br>000<br>001<br>010<br>011<br>100<br>01-111 | Selection of the second | Controlling to the control of co | nal mode, ol. Whee he advar ment Bir nal Advar OHZ#AC 0.0 ns 15.2 ns 30.5 ns 45.7 ns 61.0 ns Reserved | output E STOHZ d 4.096 8.192 | Data Rate OHIZ Iriven hig B Mb/s B Mb/s | v, the as 1/4 bi | dvancer #AC = 1 bit bit bit | ement | unit | Table 24 - Stream Output Control Register 0 to 7 (SOCR0 to SOCR7) | External<br>Reset Va | | | dress: 2 | 10 <sub>H</sub> , 2 | 212 <sub>H</sub> , | 214 <sub>H</sub> , | 216 <sub>H</sub> , | 218 <sub>H</sub> | , 21A <sub>H</sub> , | 21C <sub>H</sub> , | 21E <sub>H</sub> , | | | | | | |----------------------|----|-----|----------|---------------------|--------------------|--------------------|--------------------|------------------|----------------------|--------------------|------------------------|---------------|---------------|---------------------|--------------|--------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SOCR8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ8<br>AC | STOHZ8<br>A2 | STOHZ8<br>A1 | STOHZ8<br>A0 | STO8<br>DR2 | STO8<br>DR1 | STO8<br>DR0 | | SOCR9 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ9<br>AC | STOHZ9<br>A2 | STOHZ9<br>A1 | STOHZ9<br>A0 | STO9<br>DR2 | STO9<br>DR1 | STO9<br>DR0 | | SOCR10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ10<br>AC | STOHZ10<br>A2 | STOHZ10<br>A1 | STOHZ10<br>A0 | STO10<br>DR2 | STO10<br>DR1 | STO10<br>DR0 | | SOCR11 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ11<br>AC | STOHZ11<br>A2 | STOHZ11<br>A1 | STOHZ11<br>A0 | STO11<br>DR2 | STO11<br>DR1 | STO11<br>DR0 | | SOCR12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ12<br>AC | STOHZ12<br>A2 | STOHZ12<br>A1 | STOHZ12<br>A0 | STO12<br>DR2 | STO12<br>DR1 | STO12<br>DR0 | | SOCR13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ13<br>AC | STOHZ13<br>A2 | STOHZ13<br>A1 | STOHZ13<br>A0 | STO13<br>DR2 | STO13<br>DR1 | STO13<br>DR0 | | SOCR14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ14<br>AC | STOHZ14<br>A2 | STOHZ14<br>A1 | STOHZ14<br>A0 | STO14<br>DR2 | STO14<br>DR1 | STO14<br>DR0 | | SOCR15 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOHZ15<br>AC | STOHZ15<br>A2 | STOHZ15<br>A1 | STOHZ15<br>A0 | STO15<br>DR2 | STO15<br>DR1 | STO15<br>DR0 | | | | | | | _ | | • | • | | | | | | • | • | | | Bit | | | Name | • | | | | | | | Descript | | | | | | | 15 - 7 | , | ι | Jnuse | d | Re | eserv | ed. In | norm | al funct | ional m | ode, the | se bits N | /IUST be | set to | zero. | | | 6 | | ST | OHZ# | #AC | | | | | | | When thi<br>advancer | | | | cement | unit is | | 5 - 3 | | STO | HZ#A | 12 - 0 | ST | ОНΖ | Addit | ional | Advar | ncemen | t Bits: | | | | | | | | | | | | | | STOH | Z#A2-( | o Ad | | Advanceme<br>Z#AC = 0) | ent . | Additional A | Advance<br>Z#AC = ^ | | | | | | | | | | | | 00 | | | 0 ns | | | ) bit | | | | | | | | | | F | | 01 | | | .2 ns | | | 4 bit | | | | | | | | | | - | | 10<br>11 | | | .5 ns<br>.7 ns | | | '2 bit<br>'4 bit | | | | | | | | | | E | | 00 | | | .0 ns | | | 4 bit | | | | | | | | | | - | | -111 | | | erved | | | served | | | | 2 - 0 | | STC | )#DR | 2 - 0 | Oi | ıtput | Data F | Rate | Selecti | on Bits | <u> </u> | | | | | - | | 2 0 | | 510 | ,,, DIX | _ 0 | | | utu 1 | Γ | STO#E | | | ut Data R | ate | | | | | | | | | | | | | ŀ | 00 | | | STo HiZ | | | | | | | | | | | | | | | 00 | | | IZ driven | high | | | | | | | | | | | | | | 00 | 1 | 2. | .048 Mb/s | | | | | | | | | | | | | | Ī | 01 | 0 | 4. | .096 Mb/s | | | | | | | | | | | | | | Ī | 01 | 1 | 8. | .192 Mb/s | | | | | | | | | | | 1 | | | | 100 - | 111 | | Reserved | | | | | | | | | | | | | | L | 100 - | 111 | | \eserveu | | | | | Table 25 - Stream Output Control Register 8 to 15 (SOCR8 to SOCR15) | External Rea<br>Reset Value: | | ddress: 2 | 201 <sub>H</sub> , | 203 <sub>H</sub> , | 205 <sub>H</sub> , | 207 <sub>H</sub> , | 209 <sub>H</sub> , | 20B <sub>H</sub> , | 20D <sub>H</sub> , | 20F <sub>H</sub> , | , | | | | | | |------------------------------|----|-----------|--------------------|--------------------|--------------------|--------------------|----------------------------------------|--------------------|----------------------|--------------------|-------------|----------------|-------------|-------------|-------------|-------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SOOR0 | 0 | 0 | 0 | 0 | STO0<br>CD6 | STO0<br>CD5 | STO0<br>CD4 | STO0<br>CD3 | STO0<br>CD2 | STO0<br>CD1 | STO0<br>CD0 | STO0<br>BD2 | STO0<br>BD1 | STO0<br>BD0 | STO0<br>FA1 | STO0<br>FA0 | | SOOR1 | 0 | 0 | 0 | 0 | STO1<br>CD6 | STO1<br>CD5 | STO1<br>CD4 | STO1<br>CD3 | STO1<br>CD2 | STO1<br>CD1 | STO1<br>CD0 | STO1<br>BD2 | STO1<br>BD1 | STO1<br>BD0 | STO1<br>FA1 | STO1<br>FA0 | | SOOR2 | 0 | 0 | 0 | 0 | STO2<br>CD6 | STO2<br>CD5 | STO2<br>CD4 | STO2<br>CD3 | STO2<br>CD2 | STO2<br>CD1 | STO2<br>CD0 | STO2<br>BD2 | STO2<br>BD1 | STO2<br>BD0 | STO2<br>FA1 | STO2<br>FA0 | | SOOR3 | 0 | 0 | 0 | 0 | STO3<br>CD6 | STO3<br>CD5 | STO3<br>CD4 | STO3<br>CD3 | STO3<br>CD2 | STO3<br>CD1 | STO3<br>CD0 | STO3<br>BD2 | STO3<br>BD1 | STO3<br>BD0 | STO3<br>FA1 | STO3<br>FA0 | | SOOR4 | 0 | 0 | 0 | 0 | STO4<br>CD6 | STO4<br>CD5 | STO4<br>CD4 | STO4<br>CD3 | STO4<br>CD2 | STO4<br>CD1 | STO4<br>CD0 | STO4<br>BD2 | STO4<br>BD1 | STO4<br>BD0 | STO4<br>FA1 | STO4<br>FA0 | | SOOR5 | 0 | 0 | 0 | 0 | STO5<br>CD6 | STO5<br>CD5 | STO5<br>CD4 | STO5<br>CD3 | STO5<br>CD2 | STO5<br>CD1 | STO5<br>CD0 | STO5<br>BD2 | STO5<br>BD1 | STO5<br>BD0 | STO5<br>FA1 | STO5<br>FA0 | | SOOR6 | 0 | 0 | 0 | 0 | STO6<br>CD6 | STO6<br>CD5 | STO6<br>CD4 | STO6<br>CD3 | STO6<br>CD2 | STO6<br>CD1 | STO6<br>CD0 | STO6<br>BD2 | STO6<br>BD1 | STO6<br>BD0 | STO6<br>FA1 | STO6<br>FA0 | | SOOR7 | 0 | 0 | 0 | 0 | STO7<br>CD6 | STO7<br>CD5 | STO7<br>CD4 | STO7<br>CD3 | STO7<br>CD2 | STO7<br>CD1 | STO7<br>CD0 | STO7<br>BD2 | STO7<br>BD1 | STO7<br>BD0 | STO7<br>FA1 | STO7<br>FA0 | | Bit | | Name | e | | | | | | · | Descr | iptior | 1 | | | | | | 15 - 12 | | Unuse | ed . | Res | served | i. | | | | | | | | | | | | 11 - 5 | ST | O#CE | )6-0 | The<br>stre | e bina<br>eam is | ry vali | # Chan<br>ue of the<br>advar<br>stream | hese b | oits refe<br>This va | ers to<br>alue sh | nould | not ex | ceed t | | | | | 4 - 2 | Sī | ΓO#BΕ | )2-0 | The | e bina | ry valu | # Bit Deu<br>ue of the<br>ced. Th | nese bi | its refe | rs to th | he nui | | | | | | | 1 - 0 | S | TO#FA | \1-0 | Ou | tput S | tream# | # Fracti | ional A | dvanc | ement | Bits | | | | | | | | | | | | | | | STO | O#FA1-0 | ) | Advan | iced By | | | | | | | | | | | | | | | 00 | | | 0 | | | | | | | | | | | | | | | 01<br>10 | _ | | 1 bit<br>1 bit | _ | | | | | | | | | | | | | | | | | | | | | | Table 26 - Stream Output Offset Register 0 to 7 (SOOR0 to SOOR7) | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------------|----|-----|-----------------------|------------|-----------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------|-------------------------|--------------|--------------|--------------| | SOOR8 | 0 | 0 | 0 | 0 | STO8C | STO8 | STO8 | STO8 | STO8 | STO8 | STO8 | STO8B | STO8 | STO8 | STO8 | STO8 | | | | | | | D6 | CD5 | CD4 | CD3 | CD2 | CD1 | CD0 | BD2 | BD1 | BD0 | FA1 | FA0 | | SOOR9 | 0 | 0 | 0 | 0 | STO9C<br>D6 | STO9<br>CD5 | STO9<br>CD4 | STO9<br>CD3 | STO9<br>CD2 | STO9<br>CD1 | STO9<br>CD0 | STO9<br>BD2 | STO9<br>BD1 | STO9<br>BD0 | STO9<br>FA1 | STO9<br>FA0 | | SOOR10 | 0 | 0 | 0 | 0 | STO10<br>CD6 | STO10<br>CD5 | STO10<br>CD4 | STO10<br>CD3 | STO10<br>CD2 | STO10<br>CD1 | STO10<br>CD0 | STO10<br>BD2 | STO10<br>BD1 | STO10<br>BD0 | STO10<br>FA1 | STO10<br>FA0 | | SOOR11 | 0 | 0 | 0 | 0 | STO11<br>CD6 | STO11<br>CD5 | STO11<br>CD4 | STO11<br>CD3 | STO11<br>CD2 | STO11<br>CD1 | STO11<br>CD0 | STO11<br>BD2 | STO11<br>BD1 | STO11<br>BD0 | STO11<br>FA1 | STO11<br>FA0 | | SOOR12 | 0 | 0 | 0 | 0 | STO12<br>CD6 | STO12<br>CD5 | STO12<br>CD4 | STO12<br>CD3 | STO12<br>CD2 | STO12<br>CD1 | STO12<br>CD0 | STO12<br>BD2 | STO12<br>BD1 | STO12<br>BD0 | STO12<br>FA1 | STO12<br>FA0 | | SOOR13 | 0 | 0 | 0 | 0 | STO13<br>CD6 | STO13<br>CD5 | STO13<br>CD4 | STO13<br>CD3 | STO13<br>CD2 | STO13<br>CD1 | STO13<br>CD0 | STO13<br>BD2 | STO13<br>BD1 | STO13 | STO13<br>FA1 | STO13 | | SOOR14 | 0 | 0 | 0 | 0 | STO14<br>CD6 | STO14<br>CD5 | STO14<br>CD4 | STO14<br>CD3 | STO14<br>CD2 | STO14<br>CD1 | STO14<br>CD0 | STO14<br>BD2 | STO14<br>BD1 | STO14<br>BD0 | STO14<br>FA1 | STO14<br>FA0 | | SOOR15 | 0 | 0 | 0 | 0 | STO15<br>CD6 | STO15<br>CD5 | STO1<br>CD4 | STO15<br>CD3 | STO15<br>CD2 | STO15<br>CD1 | STO15<br>CD0 | STO15<br>BD2 | STO15<br>BD1 | STO15<br>BD0 | STO15<br>FA1 | STO15<br>FA0 | | | | | | | • | | | | | | | | | | | | | Bit | | | Name | | | | | | • | Desc | riptio | า | | • | | | | <b>Bit</b><br>15 - 12 | 2 | | <b>Name</b><br>Inused | i | Reser | ved. | | | | Desc | riptio | n | | | | | | | 2 | L | | | Output<br>The b | it Strea<br>inary v | alue c | of these | | sits:<br>efers to | o the n | umber | of cha | | | | | 15 - 12 | 2 | STO | Inused | 6-0 | Output The bustream numb | it Streatinary von is to er of the it Streatinary v | value of<br>be adv<br>ne stre<br>m# Bit<br>value o | of these<br>vanced<br>am. Ze<br>Delay<br>f these | e bits re<br>I. This<br>ero mea<br>Selecti<br>bits re | efers to<br>value s<br>ans no<br>on Bits | o the national the | umber<br>not ex<br>cemen | ceed th | ne max | output | chanr | | 15 - 12<br>11 - 5 | 2 | STO | Jnused<br>D#CD6 | 6-0<br>2-0 | Output<br>The b<br>stream<br>numb<br>Output<br>The b<br>is to b | it Streatinary was in is to er of the it Streatinary was advantaged. | value of<br>be adv<br>ne stre<br>m# Bit<br>value of<br>anced. | of these<br>vanced<br>am. Ze<br>Delay<br>f these<br>The m | e bits re<br>I. This<br>ero mea<br>Selecti<br>bits re | efers to<br>value s<br>ans no<br>on Bits<br>fers to<br>m valu | o the no should advan :: the nu e is 7. | umber<br>not ex<br>cemen | ceed that. of bits the | ne max | output | chanr | | 15 - 12<br>11 - 5<br>4 - 2 | 2 | STO | D#CD6 | 6-0<br>2-0 | Output<br>The b<br>stream<br>numb<br>Output<br>The b<br>is to b | it Streatinary was in is to er of the it Streatinary was advantaged. | value of<br>be adv<br>ne stre<br>m# Bit<br>value of<br>anced. | of these vanced am. Ze Delay f these The mactiona | e bits re<br>d. This<br>ero mea<br>Selecti<br>bits re<br>naximu | efers to<br>value s<br>ans no<br>on Bits<br>fers to<br>m valu | o the nishould advanus: the nue is 7. | umber<br>not ex<br>cemen | ceed that. of bits the | ne max | output | chanr | | 15 - 12<br>11 - 5<br>4 - 2 | 2 | STO | D#CD6 | 6-0<br>2-0 | Output<br>The b<br>stream<br>numb<br>Output<br>The b<br>is to b | it Streatinary was in is to er of the it Streatinary was advantaged. | value of<br>be adv<br>ne stre<br>m# Bit<br>value of<br>anced. | of these vanced am. Ze Delay f these The mactiona | e bits re<br>I. This<br>ero mea<br>Selecti<br>bits re<br>naximu | efers to<br>value s<br>ans no<br>on Bits<br>fers to<br>m valu | o the no should advants: the nu e is 7. | umber<br>not ex<br>cemen<br>mber o<br>Zero n | ceed that. of bits the | ne max | output | chanr | | 15 - 12<br>11 - 5<br>4 - 2 | 2 | STO | D#CD6 | 6-0<br>2-0 | Output<br>The b<br>stream<br>numb<br>Output<br>The b<br>is to b | it Streatinary was in is to er of the it Streatinary was advantaged. | value of<br>be adv<br>ne stre<br>m# Bit<br>value of<br>anced. | of these vanced am. Ze Delay f these The mactiona | e bits re<br>I. This<br>ero mea<br>Selecti<br>bits re<br>naximu<br>I Advar | efers to<br>value s<br>ans no<br>on Bits<br>fers to<br>m valu | o the no should advante: the nue is 7. Advar | umber<br>not ex<br>cemen<br>mber o<br>Zero n | ceed that. of bits the | ne max | output | chanr | Table 27 - Stream Output Offset Register 8 to 15 (SOOR8 to SOOR15) #### 7.0 **Memory Address Mappings** When A11 is high, the data or the connection memory can be accessed by the microprocessor port. The Bit 0 to Bit 2 in the control register determine the access to the data or connection memory | MSB<br>(Note 1) | | | Stream /<br>(ST. ( | | | | | | ( | Channe<br>(Ch | el Addro<br>0-127) | ess | | |------------------------------|-----|----|--------------------|----|-----------|-----|-----|----|----|---------------|--------------------|-----|-----------------| | External<br>Address<br>(A11) | A10 | А9 | A8 | A7 | Stream # | A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 | Α0 | Channel # | | 1 | 0 | 0 | 0 | 0 | Stream 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Ch 0 | | 1 | 0 | 0 | 0 | 1 | Stream 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Ch 1 | | 1 | 0 | 0 | 1 | 0 | Stream 2 | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | Stream 3 | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | Stream 4 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | Ch 30 | | 1 | 0 | 1 | 0 | 1 | Stream 5 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | Ch 31 (Note 2) | | 1 | 0 | 1 | 1 | 0 | Stream 6 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Ch 32 ` | | 1 | 0 | 1 | 1 | 1 | Stream 7 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | Ch 33 | | 1 | 0 | 1 | 0 | 0 | Stream 8 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | Ch 62 | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | Ch 63 (Note 3) | | • | | | | - | • | | - | - | - | - | - | - | | | 1 | 1 : | : | 1 : | | | 1 : | 1 : | 1 | 1 | 1 | 1 | i | | | 1 | 1 | 1 | 1 1 | 0 | Stream 14 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Ch 126 | | 7 | 1 | 1 | 1 | 1 | Stream 15 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Ch 127 (Note 4) | - 1. MSB of address must be high for access to data and connection memory positions. MSB must be low for access to registers. 2. Channels 0 to 31 are used when serial stream is at 2.048Mb/s. 3. Channels 0 to 63 are used when serial stream is at 4.096Mb/s. 4. Channels 0 to 127 are used when serial stream is at 8.192Mb/s. Table 28 - Address Map for Memory Locations (512x512 DX, MSB of address = 1) #### 8.0 Connection Memory Bit Assignment When the CMM bit (Bit0) is zero, the connection is in normal switching mode. When the CMM bit is one, the connection memory is in special transmission mode. | | 1° | | 10<br>SSA2 | 9<br>SSA1 | 8<br>SSA0 | 7<br>SCA6 | 6<br>SCA5 | 5<br>SCA4 | 4<br>SCA3 | 3<br>SCA2 | 2<br>SCA1 | 1<br>SCA0 | 0<br>CMM<br>=0 | ] | |------|----|----|--------------|-----------|----------------------------|-----------|--------------------------|-----------|-----------|-----------|-----------|---------------------|----------------|-------| | Bit | t | N | ame | | | | | De | escripti | on | | | | | | 11 - | 8 | SS | SA3-0 | | <b>ce Stre</b><br>pinary v | | | bits rep | present | s the in | put stre | am nun | nber. | | | 7 - | 1 | SC | CA6-0 | | •••• | | <b>ddress</b><br>these 7 | - | oresent | s the in | put cha | nnel nu | mber. | | | 0 | | CN | <b>ЛМ=</b> 0 | If this | bit is s | et low, t | | nection | | • | | witching<br>number. | g mode. | Bit 1 | Table 29 - Connection Memory Bit Assignment when the CMM bit = 0 | | | | _ | _ | | | _ | | _ | _ | | _ | | |--------|----|-------|-------|----------|----------|----------|----------------------------------|---------|-------------|----------|------|-----------|---| | 1 | 1 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ( | ) | MSG7 | MSG6 | MSG5 | MSG4 | MSG3 | MSG2 | MSG1 | MSG0 | PCC1 | PCC0 | CMM<br>=1 | | | Bit | N | ame | | | | | D | escript | tion | | | | | | 11 | Ur | nused | Rese | erved. | | | | | | | | | | | 10 - 3 | MS | SG7-0 | Mes | sage D | ata Bits | s: 8-bit | data for | the me | essage i | node. | | | | | 2 - 1 | PC | CC1-0 | Per- | Channe | el Cont | rol Bit | s: These | two bi | ts contr | ol outpu | uts. | | | | | | | | | | PCC | PCC0 | | Output | | | | | | | | | | | | 0 | 0 | Per Cl | hannel Tris | tate | | | | | | | | | | | 0 | 1 | Mes | ssage Mod | е | | | | | | | | | | | 1 | 0 | BEF | R Test Mod | le | | | | | | | | | | | 1 | 1 | F | Reserved | | | | | | 0 | CN | /M=1 | is in | the per- | -channe | el contr | de = 1. l<br>ol mode<br>annel BE | which | is per-c | - | | | - | Table 30 - Connection Memory Bits Assignment when the CMM bit = 1 #### **Absolute Maximum Ratings\*** | | Parameter | Symbol | Min. | Max | Units | |---|---------------------------------------|-------------------|------|-----------------------|-------| | 1 | I/O Supply Voltage | $V_{DD}$ | -0.5 | 5.0 | V | | 2 | Input Voltage | V <sub>I_3V</sub> | -0.5 | V <sub>DD</sub> + 0.5 | V | | 3 | Input Voltage (5V tolerant inputs) | V <sub>I_5V</sub> | -0.5 | 7.0 | V | | 4 | Continuous Current at digital outputs | Io | | 15 | mA | | 5 | Package power dissipation | $P_{D}$ | | 0.75 | W | | 6 | Storage temperature | T <sub>S</sub> | - 55 | +125 | °C | <sup>\*</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. #### $\textbf{Recommended Operating Conditions -} \ \textit{Voltages are with respect to ground ($V_{SS}$) unless otherwise stated.}$ | | Characteristics | Sym | Min. | Typ. <sup>‡</sup> | Max | Units | |---|-------------------------------------|-------------------|------|-------------------|----------|-------| | 1 | Operating Temperature | T <sub>OP</sub> | -40 | 25 | +85 | °C | | 2 | Positive Supply | $V_{DD}$ | 3.0 | 3.3 | 3.6 | V | | 3 | Input Voltage | V <sub>I</sub> | 0 | | $V_{DD}$ | V | | 4 | Input Voltage on 5V Tolerant Inputs | V <sub>I_5V</sub> | 0 | | 5.5 | V | <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. #### $\textbf{DC Electrical Characteristics}^{\dagger} \textbf{ - } \textbf{Voltages are with respect to ground (} \textbf{V}_{\textbf{ss}}\textbf{)} \textbf{ unless otherwise stated}.$ | | Characteristics | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Test Conditions | |----|----------------------------------------------------------------|------------------------------------|------|------------------|--------|--------------------------|-------------------------------------------------------| | 1 | Supply Current | I <sub>DD</sub> | | | 250 | mA | Output unloaded | | 2 | Input High Voltage | $V_{IH}$ | 2.0 | | | V | | | 3 | Input Low Voltage | V <sub>IL</sub> | | | 0.8 | V | | | 4 | Input Leakage (input pins) Input Leakage (bi-directional pins) | I <sub>IL</sub><br>I <sub>BL</sub> | | | 5<br>5 | μ <b>Α</b><br>μ <b>Α</b> | 0≤ <v<sub>IN≤V<sub>DD_IO</sub><br/>See Note 1</v<sub> | | 5 | Weak Pullup Current | I <sub>PU</sub> | | -33 | | μΑ | Input at 0V | | 6 | Weak Pulldown Current | $I_{PD}$ | | 33 | | μΑ | Input at V <sub>DD_IO</sub> | | 7 | Input Pin Capacitance | CI | | 3 | | pF | | | 8 | Output High Voltage | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = 10mA | | 9 | Output Low Voltage | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 10mA | | 10 | Output High Impedance Leakage | I <sub>OZ</sub> | | | 5 | μΑ | 0 < V < V <sub>DD</sub> | | 11 | Output Pin Capacitance | Co | | 5 | 10 | pF | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. <sup>\*</sup> Note 1: Maximum leakage on pins (output or I/O pins in high impedance state) is over an applied voltage $(V_{IN})$ . #### AC Electrical Characteristics† - Timing Parameter Measurement Voltage Levels | | Characteristics | Sym | Level | Units | Conditions | |---|----------------------------------|-----------------|-----------------------|-------|------------| | 1 | CMOS Threshold | V <sub>CT</sub> | 0.5V <sub>DD_IO</sub> | V | | | 2 | Rise/Fall Threshold Voltage High | $V_{HM}$ | 0.7V <sub>DD_IO</sub> | V | | | 3 | Rise/Fall Threshold Voltage Low | $V_{LM}$ | 0.3V <sub>DD_IO</sub> | V | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ### AC Electrical Characteristics† - FPi and CKi Timing when CKIN2 to 0 bits = 000 | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|----------------------------------|---------------------------------------|------|------------------|-----|-------|-------| | 1 | FPi Input Frame Pulse Width | t <sub>FPIW</sub> | 40 | 61 | 115 | ns | | | 2 | FPi Input Frame Pulse Setup Time | t <sub>FPIS</sub> | 20 | | 40 | ns | | | 3 | FPi Input Frame Pulse Hold Time | t <sub>FPIH</sub> | 20 | | 40 | ns | | | 4 | CKi Input Clock Period | t <sub>CKIP</sub> | 55 | 61 | 67 | ns | | | 5 | CKi Input Clock High Time | t <sub>CKIH</sub> | 27 | | 33 | ns | | | 6 | CKi Input Clock Low Time | t <sub>CKIL</sub> | 27 | | 33 | ns | | | 7 | CKi Input Clock Rise/Fall Time | t <sub>rCKi</sub> , t <sub>fCKi</sub> | 0 | | 3 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ## AC Electrical Characteristics $^{\dagger}$ - $\overline{\text{FPi}}$ and $\overline{\text{CKi}}$ Timing when CKIN2 to 0 bits = 001 | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|----------------------------------|---------------------------------------|------|------------------|-----|-------|-------| | 1 | FPi Input Frame Pulse Width | t <sub>FPIW</sub> | 90 | 122 | 220 | ns | | | 2 | FPi Input Frame Pulse Setup Time | t <sub>FPIS</sub> | 45 | | 90 | ns | | | 3 | FPi Input Frame Pulse Hold Time | t <sub>FPIH</sub> | 45 | | 90 | ns | | | 4 | CKi Input Clock Period | t <sub>CKIP</sub> | 110 | 122 | 135 | ns | | | 5 | CKi Input Clock High Time | t <sub>CKIH</sub> | 63 | | 69 | ns | | | 6 | CKi Input Clock Low Time | t <sub>CKIL</sub> | 63 | | 69 | ns | | | 7 | CKi Input Clock Rise/Fall Time | t <sub>rCKi</sub> , t <sub>fCKi</sub> | 0 | | 3 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. #### AC Electrical Characteristics - FPi and CKi Timing when CKIN2 to 0 bits = 010 | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|----------------------------------|---------------------------------------|------|------------------|-----|-------|-------| | 1 | FPi Input Frame Pulse Width | t <sub>FPIW</sub> | 90 | 244 | 420 | ns | | | 2 | FPi Input Frame Pulse Setup Time | t <sub>FPIS</sub> | 110 | | 135 | ns | | | 3 | FPi Input Frame Pulse Hold Time | t <sub>FPIH</sub> | 120 | | 145 | ns | | | 4 | CKi Input Clock Period | t <sub>CKIP</sub> | 220 | 244 | 270 | ns | | | 5 | CKi Input Clock High Time | t <sub>CKIH</sub> | 110 | | 135 | ns | | | 6 | CKi Input Clock Low Time | t <sub>CKIL</sub> | 110 | | 135 | ns | | | 7 | CKi Input Clock Rise/Fall Time | t <sub>rCKi</sub> , t <sub>fCKi</sub> | 0 | | 3 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and3 are for design aid only: not guaranteed and not subject to production testing. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. Figure 25 - Frame Pulse Input and Clock Input Timing Diagram ## AC Electrical Characteristics<sup>†</sup> - Frame Boundary Timing with Input Clock Cycle-to-cycle Variation | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|------------------------------------------|------------------|------|------------------|-----|-------|-------| | 1 | CKi Input Clock cycle-to-cycle variation | t <sub>CKV</sub> | 0 | | 50 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. Figure 26 - Frame Boundary Timing with Input Clock (cycle-to-cycle) Variation # AC Electrical Characteristics<sup>†</sup> - Frame Boundary Timing with Input Frame Pulse Cycle-to-cycle Variation | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|------------------------------------------------|-----------|------|------------------|-----|-------|-------| | 1 | FPi Input Frame Pulse cycle-to-cycle variation | $t_{FPV}$ | 0 | | 50 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. Figure 27 - Frame Boundary Timing with Input Frame Pulse (cycle-to-cycle) Variation #### **AC Electrical Characteristics - Input and Output Frame Boundary Alignment** | | Characteristic | Sym | Min. | Тур | Max | Units | Notes | |---|-------------------------------|-------------------|------|-----|-----|-------|-------------------------------------------------------------| | 2 | Input and Output Frame Offset | <sup>t</sup> FBOS | 1 | | 18 | ns | Measured when there is no jitter on the CKi and FPi inputs. | Figure 28 - Input and Output Frame Boundary Offset ### AC Electrical Characteristics<sup>†</sup> - $\overline{\text{FPo0}}$ and $\overline{\text{CKo0}}$ Timing when CKFP0 = 0 | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|---------------------------------------------------------------------------|---------------------------------------|------|------------------|-----|-------|----------------------| | 1 | FPo0 Output Pulse Width | t <sub>FPW0</sub> | 220 | 244 | 270 | ns | | | 2 | FPo0 Output Delay from the CKo0 falling edge to the output frame boundary | t <sub>FODF0</sub> | 115 | | 130 | ns | C <sub>L</sub> =30pF | | 3 | FPo0 Output Delay from the output frame boundary to the CKo0 Rising edge | t <sub>FODR0</sub> | 115 | | 130 | ns | | | 4 | CKo0 Output Clock Period | t <sub>CKP0</sub> | 220 | 244 | 270 | ns | | | 5 | CKo0 Output High Time | t <sub>CKH0</sub> | 115 | | 130 | ns | C <sub>L</sub> =30pF | | 6 | CKo0 Output Low Time | t <sub>CKL0</sub> | 115 | | 130 | ns | | | 7 | CKo0 Output Rise/Fall Time | t <sub>rCK0</sub> , t <sub>fCK0</sub> | | | 10 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. #### AC Electrical Characteristics $^{\dagger}$ - FPo0 and CKo0 Timing when CKFP0 = 1 | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|---------------------------------------------------------------------------|---------------------------------------|------|------------------|-----|-------|----------------------| | 1 | FPo0 Output Pulse Width | t <sub>FPW0</sub> | 108 | 122 | 140 | ns | | | 2 | FPo0 Output Delay from the CKo0 falling edge to the output frame boundary | t <sub>FODF0</sub> | 54 | | 68 | ns | C <sub>L</sub> =30pF | | 3 | FPo0 Output Delay from the output frame boundary to the CKo0 Rising edge | t <sub>FODR0</sub> | 54 | | 68 | ns | | | 4 | CKo0 Output Clock Period | t <sub>CKP0</sub> | 108 | 122 | 140 | ns | | | 5 | CKo0 Output High Time | t <sub>CKH0</sub> | 54 | | 69 | ns | C <sub>L</sub> =30pF | | 6 | CKo0 Output Low Time | t <sub>CKL0</sub> | 54 | | 69 | ns | | | 7 | CKo0 Output Rise/Fall Time | t <sub>rCK0</sub> , t <sub>fCK0</sub> | | | 10 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. Figure 29 - FPo0 and CKo0 Timing Diagram <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. #### AC Electrical Characteristics $^{\dagger}$ - FPo1 and CKo1 Timing when CKFP1 = 0 | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|---------------------------------------------------------------------------|---------------------------------------|------|------------------|-----|-------|----------------------| | 1 | FPo1 Output Pulse Width | t <sub>FPW1</sub> | 47 | 61 | 75 | ns | | | 2 | FPo1 Output Delay from the CKo1 falling edge to the output frame boundary | t <sub>FODF1</sub> | 20 | | 40 | ns | C <sub>L</sub> =30pF | | 3 | FPo1 Output Delay from the output frame boundary to the CKo1 Rising edge | t <sub>FODR1</sub> | 20 | | 40 | ns | | | 4 | CKo1 Output Clock Period | t <sub>CKP1</sub> | 47 | 61 | 75 | ns | | | 5 | CKo1 Output High Time | t <sub>CKH1</sub> | 20 | | 40 | ns | C <sub>L</sub> =30pF | | 6 | CKo1 Output Low Time | t <sub>CKL1</sub> | 20 | | 40 | ns | | | 7 | CKo1 Output Rise/Fall Time | t <sub>rCK1</sub> , t <sub>fCK1</sub> | | | 10 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ### AC Electrical Characteristics<sup>†</sup> - FPo1 and CKo1 Timing when CKFP1 = 1 | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|---------------------------------------------------------------------------|---------------------------------------|------|------------------|-----|-------|----------------------| | 1 | FPo1 Output Pulse Width | t <sub>FPW1</sub> | 108 | 122 | 140 | ns | | | 2 | FPo1 Output Delay from the CKo1 falling edge to the output frame boundary | t <sub>FODF1</sub> | 54 | | 68 | ns | C <sub>L</sub> =30pF | | 3 | FPo1 Output Delay from the output frame boundary to the CKo1 Rising edge | t <sub>FODR1</sub> | 54 | | 68 | ns | | | 4 | CKo1 Output Clock Period | t <sub>CKP1</sub> | 108 | 122 | 140 | ns | | | 5 | CKo1 Output High Time | t <sub>CKH1</sub> | 54 | | 69 | ns | C <sub>L</sub> =30pF | | 6 | CKo1 Output Low Time | t <sub>CKL1</sub> | 54 | | 69 | ns | | | 7 | CKo1 Output Rise/Fall Time | t <sub>rCK1</sub> , t <sub>fCK1</sub> | | | 10 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. Figure 30 - FPo1 and CKo1 Timing Diagram <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. ### AC Electrical Characteristics<sup>†</sup> - $\overline{\text{FPo2}}$ and $\overline{\text{CKo2}}$ Timing when CKFP2 = 0 | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|---------------------------------------------------------------------------|---------------------------------------|------|------------------|-----|-------|----------------------| | 1 | FPo2 Output Pulse Width | t <sub>FPW2</sub> | 15 | 30 | 45 | ns | | | 2 | FPo2 Output Delay from the CKo2 falling edge to the output frame boundary | t <sub>FODF2</sub> | 8 | | 22 | ns | C <sub>L</sub> =30pF | | 3 | FPo2 Output Delay from the output frame boundary to the CKo2 Rising edge | t <sub>FODR2</sub> | 8 | | 22 | ns | | | 4 | CKo2 Output Clock Period | t <sub>CKP2</sub> | 15 | 30 | 45 | ns | | | 5 | CKo2 Output High Time | t <sub>CKH2</sub> | 8 | | 22 | ns | C <sub>L</sub> =30pF | | 6 | CKo2 Output Low Time | t <sub>CKL2</sub> | 8 | | 22 | ns | | | 7 | CKo2 Output Rise/Fall Time | t <sub>rCK2</sub> , t <sub>fCK2</sub> | | | 7 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. #### AC Electrical Characteristics $^{\dagger}$ - $\overline{\text{FPo2}}$ and $\overline{\text{CKo2}}$ Timing when CKFP2 = 1 | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Notes | |---|---------------------------------------------------------------------------|---------------------------------------|------|------------------|-----|-------|----------------------| | 1 | FPo2 Output Pulse Width | t <sub>FPW2</sub> | 47 | 61 | 75 | ns | | | 2 | FPo2 Output Delay from the CKo2 falling edge to the output frame boundary | t <sub>FODF2</sub> | 20 | | 40 | ns | C <sub>L</sub> =30pF | | 3 | FPo2 Output Delay from the output frame boundary to the CKo2 Rising edge | t <sub>FODR2</sub> | 20 | | 40 | ns | | | 4 | CKo2 Output Clock Period | t <sub>CKP2</sub> | 47 | 61 | 75 | ns | | | 5 | CKo2 Output High Time | t <sub>CKH2</sub> | 20 | | 40 | ns | C <sub>L</sub> =30pF | | 6 | CKo2 Output Low Time | t <sub>CKL2</sub> | 20 | | 40 | ns | | | 7 | CKo2 Output Rise/Fall Time | t <sub>rCK2</sub> , t <sub>fCK2</sub> | | | 10 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. Figure 31 - FPo2 and CKo2 Timing Diagram <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. #### AC Electrical Characteristics<sup>†</sup> - ST-BUS Input Timing | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|-------------------------------------------------------|-------------------------------------------------------------|-------------|------------------|-----|----------------|-----------------| | 1 | STi Setup Time<br>2.048Mb/s<br>4.096Mb/s<br>8.192Mb/s | t <sub>SIS2</sub><br>t <sub>SIS4</sub><br>t <sub>SIS8</sub> | 3<br>3<br>3 | | | ns<br>ns<br>ns | | | 2 | STi Hold Time<br>2.048Mb/s<br>4.096Mb/s<br>8.192Mb/s | t <sub>SIH2</sub><br>t <sub>SIH4</sub><br>t <sub>SIH8</sub> | 3<br>3<br>3 | | | ns<br>ns<br>ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. Figure 32 - ST-BUS Inputs (STi0 - 15) Timing Diagram #### AC Electrical Characteristics<sup>†</sup> - ST-BUS Output Timing | | Characteristic | Sym | Min. | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|------------------------------------------------------------------------|-------------------------------------------------------------|------|------------------|----------------|----------------|-----------------------| | 1 | STo Delay - Active to Active<br>@2.048Mb/s<br>@4.096Mb/s<br>@8.192Mb/s | t <sub>SOD2</sub><br>t <sub>SOD4</sub><br>t <sub>SOD8</sub> | | | 10<br>10<br>10 | ns<br>ns<br>ns | C <sub>L</sub> = 30pF | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C, V<sub>DD</sub> at 3.3V and are for design aid only: not guaranteed and not subject to production testing. Figure 33 - ST-BUS Outputs (STo0 - 15) Timing Diagram #### AC Electrical Characteristics<sup>†</sup> - ST-BUS Output Tristate Timing | | Characteristic | Sym | Min. | Тур‡ | Max | Units | Test<br>Conditions | |---|--------------------------------------------------------------------------------------------------------|----------------------------------|------|------|----------------|----------------|-------------------------------------------------------------| | 1 | STo Delay - Active to High-Z<br>STo Delay - High-Z to Active<br>2.048 Mb/s<br>4.096 Mb/s<br>8.192 Mb/s | t <sub>DZ,</sub> t <sub>ZD</sub> | | | 15<br>15<br>15 | ns<br>ns<br>ns | R <sub>L</sub> =1K,<br>C <sub>L</sub> =30pF,<br>See Note 1. | | 2 | Output Driver Enable (ODE) Delay - High-Z to Active 2.048 Mb/s 4.096 Mb/s 8.192 Mb/s | t <sub>ZD_ODE</sub> | | | 45<br>45<br>45 | ns<br>ns<br>ns | | | 2 | Output Driver Disable (ODE) Delay - Active to High-Z 2.048 Mb/s 4.096 Mb/s 8.192 Mb/s | t <sub>DZ_ODE</sub> | | | 30<br>30<br>30 | ns<br>ns<br>ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>†</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. \* Note 1: High Impedance is measured by pulling to the appropriate rail with R<sub>L</sub>, with timing corrected to cancel the time taken to discharge C<sub>L</sub>. Figure 34 - Serial Output and External Control Figure 35 - Output Driver Enable (ODE) #### AC Electrical Characteristics - Motorola Non-Multiplexed Bus Mode | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions <sup>2</sup> | |----|------------------------------------------------------------------------|------------------|-----|-----|--------------------|----------|---------------------------------------------------| | 1 | CS setup from DS falling | t <sub>CSS</sub> | 0 | | | ns | | | 2 | R/W setup from DS falling | t <sub>RWS</sub> | 10 | | | ns | | | 3 | Address setup from DS falling | t <sub>ADS</sub> | 5 | | | ns | | | 4 | DS delay from the rising edge of DTA to the falling edge of the DS | t <sub>DSD</sub> | 50 | | | ns | | | 5 | CS delay from the rising edge of DTA to the falling edge of the CS | t <sub>CSD</sub> | 50 | | | ns | | | 6 | CS hold after DS rising | t <sub>CSH</sub> | 0 | | | ns | | | 7 | R/W hold after DS rising | t <sub>RWH</sub> | 0 | | | ns | | | 8 | Address hold after DS rising | t <sub>ADH</sub> | 0 | | | ns | | | 9 | Data setup from DTA Low on Read | t <sub>DDR</sub> | 20 | | | ns | C <sub>L</sub> =30pF | | 10 | Data hold on read | t <sub>DHR</sub> | 9 | | | ns | C <sub>L</sub> =30pF, R <sub>L</sub> =1K (Note 1) | | 11 | Data setup from DS falling on write | t <sub>WDS</sub> | 10 | | | ns | | | 12 | Data hold on write | t <sub>DHW</sub> | 0 | | | ns | | | 13 | Acknowledgment Delay: Reading/Writing Registers Reading/Writing Memory | t <sub>AKD</sub> | | | 120/105<br>200/150 | ns<br>ns | C <sub>L</sub> =30pF<br>C <sub>L</sub> =30pF | | 14 | Acknowledgment Hold Time | t <sub>AKH</sub> | | | 20 | ns | C <sub>L</sub> =30pF, R <sub>L</sub> =1K (Note 1) | Note 1: High Impedance is measured by pulling to the appropriate rail with $R_L$ , with timing corrected to cance<u>l time</u> taken to discharge $C_L$ . Note 2: A delay of 600 microseconds must be applied before the first microprocessor access is performed after the RESET pin is set high. Figure 36 - Motorola Non-Multiplexed Bus Timing #### AC Electrical Characteristics† - JTAG Test Port and Reset Pin Timing | | Characteristic | Sym | Min. | Тур | Max | Units | Notes | |----|----------------------------|--------------------|------|-----|-----|-------|----------------------| | 1 | TCK Clock Period | t <sub>TCKP</sub> | 100 | | | ns | | | 2 | TCK Clock Pulse Width High | t <sub>TCKH</sub> | 80 | | | ns | | | 3 | TCK Clock Pulse Width Low | t <sub>TCKL</sub> | 80 | | | ns | | | 4 | TMS Set-up Time | t <sub>TMSS</sub> | 10 | | | ns | | | 5 | TMS Hold Time | t <sub>TMSH</sub> | 10 | | | ns | | | 6 | TDi Input Set-up Time | t <sub>TDIS</sub> | 20 | | | ns | | | 7 | TDi Input Hold Time | t <sub>TDIH</sub> | 60 | | | ns | | | 8 | TDo Output Delay | t <sub>TDOD</sub> | | 25 | | ns | C <sub>L</sub> =30pF | | 9 | TRST pulse width | t <sub>TRSTW</sub> | 200 | | | ns | | | 10 | Reset pulse width | t <sub>RSTW</sub> | 1.0 | | | ms | | <sup>†</sup>Characteristics are over recommended operating conditions unless otherwise stated. Figure 37 - JTAG Test Port Timing Diagram Figure 38 - Reset Pin Timing Diagram | | Control D | imensions | | Altern. Dimension | | | |--------|--------------|-----------|--|-------------------|-------|--| | Symbol | in milli | metres | | in inches | | | | | MIN | MAX | | MIN | MAX | | | Α | | 1.60 | | | 0.047 | | | A1 | 0.05 | 0.15 | | 0.002 | 0.006 | | | A2 | 1.35 | 1.45 | | 0.053 | 0.057 | | | D | 26.0 | 0 BSC | | 1.024 | 1 BSC | | | D1 | 24.0 | 0 BSC | | 0.945 BSC | | | | E | 26.0 | 0 BSC | | 1.024 BSC | | | | E1 | 24.0 | 0 BSC | | 0.945 BSC | | | | | 0.45 | 0.75 | | 0.018 | 0.030 | | | е | 0.50 | ) BSC | | 0.020 | ) BSC | | | Ь | 0.17 | 0.27 | | 0.007 | 0.011 | | | С | 0.09 | 0.20 | | 0.004 | 0.008 | | | | Pin features | | | | | | | Ν | 160 | | | | | | | ND | 40 | | | | | | | NE | 40 | | | | | | | NOTE | | SQUARE | | | | | Conforms to JEDEC MS-026 BGA Iss. C #### Notes: 1. Pin 1 indicator may be a corner chamfer, dot or both. 2. Controlling dimensions are in millimeters. 3. The top package body size may be smaller than the bottom package body size by a max. of 0.15 mm. 4. Dimension D1 and E1 do not include mould protrusion. - 5. Dimension b does not include dambar protusion. - 6. Coplanarity, measured at seating plane G, to be 0.08 mm max. | © Zarlink Semiconductor 2002 All rights reserved. | | | | | | |---------------------------------------------------|---------|---------|---------|--|--| | ISSUE | 1 | 2 | 3 | | | | ACN | 201652 | 207156 | 213835 | | | | DATE | 12Dec96 | 16Jul99 | 11Dec02 | | | | APPRD. | | | | | | | | Package Code | |------------------------|--------------------------------------------------------------------------------| | Previous package codes | Package Outline for 160 Lead<br>LQFP (QC) (24x24x1.4)mm<br>+ 2.0mm (footprint) | | | GPD00269 | Except for number of pins. BOTTOM VIEW | DIMENSION | I MIN | MAX | | | | |--------------------------|-------|-------|--|--|--| | Α | _ | 1.25 | | | | | A1 | 0.25 | 0.35 | | | | | A2 | 0.53 | REF | | | | | D | 12.95 | 13.05 | | | | | E | 12.95 | 13.05 | | | | | b | 0.35 | 0.45 | | | | | е | 1.00 | | | | | | N | 144 | | | | | | Conforms to JEDEC MO-192 | | | | | | SIDE VIEW #### NOTES: - A1 CORNER - 1. Controlling dimensions are in MM. - 2. Seating plane is defined by the spherical crown of the solder balls. Deales as Code C - 3. Not to scale. - 4. N is the number of solder balls - 5. Substrate thickness is 0.36 MM. | © Zarlink Semiconductor 2002 All rights reserved. | | | | | | |---------------------------------------------------|---------|---------|--|--|--| | ISSUE | 1 | 2 | | | | | ACN | 213740 | 213834 | | | | | DATE | 15Nov02 | 11Dec02 | | | | | APPRD. | | | | | | | | Package Code ( ) | |------------------------|-----------------------------------------------------| | Previous package codes | Package Outline for<br>144Ball LBGA<br>13x13x1.25mm | | | GPD00805 | # For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. trading as Zarlink Semiconductor or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink's $I^2C$ components conveys a licence under the Philips $I^2C$ Patent rights to use these components in an $I^2C$ System, provided that the system conforms to the $I^2C$ Standard Specification as defined by Philips. Zarlink and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright 2002, Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUMENTATION - NOT FOR RESALE