# KM4210 # Dual, 0.5mA, Low Cost, +2.7V & +5V, 75MHz Rail-to-Rail Amp #### **Features** - 505µA supply current - 75MHz bandwidth - Power down to $I_s = 33\mu A$ (KM4120) - Fully specified at +2.7V and +5V supplies - Output voltage range: 0.07V to 4.86V; $V_s = +5$ - Input voltage range: -0.3V to +3.8V; $V_s = +5$ - 50V/µs slew rate - ±15mA linear output current - ±30mA output short circuit current - 12nV/√Hz input voltage noise - Directly replaces AD8032 in single supply applications - Small package options (SOIC-8 and MSOP-8) ### **Applications** - Portable/battery-powered applications - A/D buffer - Active filters - Signal conditioning - Portable test instruments ### KM4210 Packages #### SOIC-8 #### MSOP-8 ### **General Description** The KM4210 is a dual, low power, low cost, voltage feedback amplifier. The KM4210 uses only $505\mu A$ of supply current per amplifier, and is designed to operate on +2.7V, +5V, or ±2.5V supplies. The input voltage range extends 300mV below the negative rail and 1.2V below the positive rail. The KM4210 offers high bipolar performance at a low CMOS price. The KM4210 offers superior dynamic performance with a 75MHz small signal bandwidth and 50V/µs slew rate. The combination of low power, high bandwidth, and rail-to-rail performance make the KM4210 well suited for battery-powered communication/computing systems. The KM4110 (single) and KM4120 (single with disable) are also available. # KM4210 Electrical Characteristics (V<sub>s</sub> = +2.7V, G = 2, R<sub>L</sub> = 1k $\Omega$ to V<sub>s</sub>/2, R<sub>f</sub> = 1k $\Omega$ ; unless noted) | Parameters | Conditions | TYP | Min & Max | UNITS | NOTES | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------|----------------------------------------------------|---------------------------------| | Case Temperature | | +25°C | +25°C | | | | Frequency Domain Response -3dB bandwidth full power bandwidth gain bandwidth product | $G = +1, V_O = 0.05V_{pp}$<br>$G = +2, V_O < 0.2V_{pp}$<br>$G = +2, V_O = 2V_{pp}$ | 65<br>30<br>12<br>28 | | MHz<br>MHz<br>MHz<br>MHz | 1 | | Time Domain Response rise and fall time settling time to 0.1% overshoot slew rate | 0.2V step<br>1V step<br>1V step,<br>2V step, G = -1 | 7.5<br>60<br>4<br>40 | | ns<br>ns<br>%<br>V/μs | | | Distortion and Noise Response 2nd harmonic distortion 3rd harmonic distortion THD input voltage noise crosstalk | 1V <sub>pp</sub> , 1MHz<br>1V <sup>pp</sup> , 1MHz<br>1V <sup>pp</sup> , 1MHz<br>>10kHz<br>100kHz | 67<br>72<br>65<br>12<br>90 | | dBc<br>dBc<br>dB<br>nV/√Hz<br>dB | | | DC Performance input offset voltage average drift input bias current average drift input offset current power supply rejection ratio open loop gain quiescent current per channel | DC | 0<br>10<br>1.2<br>3.5<br>30<br>66<br>98<br>470 | ±5<br>±3.5<br>350<br>60<br>65<br>600 | mV<br>μV/°C<br>μA<br>nA/°C<br>nA<br>dB<br>dB<br>μA | 2<br>2<br>2<br>2<br>2<br>2<br>2 | | Input Characteristics input resistance input capacitance input common mode voltage range common mode rejection ratio | DC, $V_{cm} = 0V$ to $V_s - 1.5$ | 9<br>1.7<br>-0.3 to 1.5<br>98 | 78 | MΩ<br>pF<br>V<br>dB | 2 | | Output Characteristics output voltage swing linear output current short circuit output current power supply operating range | $R_L = 10k\Omega$ to $V_s/2$<br>$R_L = 1k\Omega$ to $V_s/2$ | 0.05 to 2.6<br>0.09 to 2.53<br>±15<br>±25<br>2.7 | 0.2 to 2.35<br>2.5 to 5.5 | V<br>V<br>mA<br>mA<br>V | 2 | Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters. #### NOTES: - 1) For G = +1, $R_f = 0$ . - 2) 100% tested at +25°C. ## **Absolute Maximum Ratings** | supply voltage | 0 to +6V | |----------------------------------|---------------------------| | maximum junction temperature | +175°C | | storage temperature range | -65°C to +150°C | | lead temperature (10 sec) | +260°C | | operating temperature range (red | commended) -40°C to +85°C | | input voltage range | $+V_s +0.5V; -V_s -0.5V$ | | internal power dissipation | see power derating curves | ### **Package Thermal Resistance** | Package | $\theta_{ extsf{JA}}$ | | |-------------|-----------------------|---| | 8 lead SOIC | 152°C/W | _ | | 8 lead MSOP | 206°C/W | | | | | | | | | | | | | | # KM4210 Electrical Characteristics (V<sub>s</sub> = +5V, G = 2, R<sub>L</sub> = 1k $\Omega$ to V<sub>s</sub>/2, R<sub>f</sub> = 1k $\Omega$ ; unless noted) | PARAMETERS | CONDITIONS | TYP | MIN & MAX | UNITS | NOTES | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------|------------|----------------------------------------------------|-------| | Case Temperature | | +25°C | +25°C | | | | Frequency Domain Response -3dB bandwidth full power bandwidth | $G = +1, V_O = 0.05V_{pp}$<br>$G = +2, V_O < 0.2V_{pp}$<br>$G = +2, V_O = 2V_{pp}$ | 75<br>35<br>15 | | MHz<br>MHz<br>MHz | 1 | | gain bandwidth product | $G = +2$ , $v_0 = 2v_{pp}$ | 33 | | MHz | | | Time Domain Response<br>rise and fall time<br>settling time to 0.1%<br>overshoot<br>slew rate | 0.2V step<br>2V step<br>2V step,<br>2V step, G = -1 | 6<br>60<br>3<br>50 | | ns<br>ns<br>%<br>V/μs | | | Distortion and Noise Response 2nd harmonic distortion 3rd harmonic distortion THD input voltage noise crosstalk | 2V <sub>pp</sub> , 1MHz<br>2V <sub>pp</sub> , 1MHz<br>2V <sub>pp</sub> , 1MHz<br>>10KHz<br>100KHz | 64<br>62<br>60<br>12<br>90 | | dBc<br>dBc<br>dB<br>nV/√Hz<br>dB | | | DC Performance input offset voltage average drift input bias current average drift input offset current power supply rejection ratio open loop gain quiescent current per channel | DC | -1<br>10<br>1.2<br>3.5<br>30<br>65<br>80<br>505 | | mV<br>μV/°C<br>μA<br>nA/°C<br>nA<br>dB<br>dB<br>μA | | | Input Characteristics input resistance input capacitance input common mode voltage range common mode rejection ratio | DC, $V_{cm} = 0V$ to $V_s - 1.5$ | 9<br>1.5<br>-0.3 to 3.8<br>92 | | MΩ<br>pF<br>V<br>dB | | | Output Characteristics output voltage swing linear output current short circuit output current | $R_L = 10k\Omega$ to $V_s/2$<br>$R_L = 1k\Omega$ to $V_s/2$ | 0.08 to 4.84<br>0.13 to 4.73<br>±15<br>±30 | | V<br>V<br>mA<br>mA | | | power supply operating range | | 5 | 2.5 to 5.5 | V | | Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters. #### NOTES: 1) For G = +1, $R_f = 0$ . REV. 1 August 2001 # KM4210 Performance Characteristics ( $V_s = +5V$ , G = 2, $R_L = 1k\Omega$ to $V_s/2$ , $R_f = 1k\Omega$ ; unless noted) # KM4210 Performance Characteristics ( $V_s = +5V$ , G = 2, $R_L = 1k\Omega$ to $V_s/2$ , $R_f = 1k\Omega$ ; unless noted) REV. 1 August 2001 5 # KM4210 Performance Characteristics ( $V_s = +5V$ , G = 2, $R_L = 1k\Omega$ to $V_s/2$ , $R_f = 1k\Omega$ ; unless noted) 6 REV. 1 August 2001 #### **General Description** The KM4110 is a single supply, general purpose, voltage-feedback amplifier fabricated on a complementary bipolar process. The KM4110 offers 75MHz unity gain bandwidth, $50V/\mu s$ slew rate, and only $505\mu A$ supply current. It features a rail-to-rail output stage and is unity gain stable. The design utilizes a patent pending topology that provides increased slew rate performance. The common mode input range extends to 300mV below ground and to 1.2V below $V_{\rm S}$ . Exceeding these values will not cause phase reversal. However, if the input voltage exceeds the rails by more than 0.5V, the input ESD devices will begin to conduct. The output will stay at the rail during this overdrive condition. The design uses a Darlington output stage. The output stage is short circuit protected and offers "soft" saturation protection that improves recovery time. The typical circuit schematic is shown in Figure 1. Figure 1: Typical Configuration For optimum response at a gain of +2, a feedback resistor of $1k\Omega$ is recommended. Figure 2 illustrates the KM4110 frequency response with both $1k\Omega$ and $2k\Omega$ feedback resistors. Figure 2: Frequency Response vs. R<sub>f</sub> #### **Power Dissipation** The maximum internal power dissipation allowed is directly related to the maximum junction temperature. If the maximum junction temperature exceeds 150°C, some reliability degradation will occur. If the maximum junction temperature exceeds 175°C for an extended time, device failure may occur. The KM4110 is short circuit protected. However, this may not guarantee that the maximum junction temperature (+150°C) is not exceeded under all conditions. Follow the maximum power derating curves shown in Figure 3 to ensure proper operation. Figure 3: Power Derating Curves #### **Overdrive Recovery** For an amplifier, an overdrive condition occurs when the output and/or input ranges are exceeded. The recovery time varies based on whether the input or output is overdriven and by how much the ranges are exceeded. The KM4110 will typically recover in less than 20ns from an overdrive condition. Figure 4 shows the KM4110 in an overdriven condition. REV. 1 August 2001 7 Figure 4: Overdrive Recovery #### **Driving Capacitive Loads** The Frequency Response vs. $C_L$ plot on page 4, illustrates the response of the KM4110 and KM4120. A small series resistance ( $R_s$ ) at the output of the amplifier, illustrated in Figure 5, will improve stability and settling performance. $R_s$ values in the Frequency Response vs. $C_L$ plot were chosen to achieve maximum bandwidth with less than 1dB of peaking. For maximum flatness, use a larger $R_s$ . Figure 5: Typical Topology for driving a capacitive load #### **Layout Considerations** General layout and supply bypassing play major roles in high frequency performance. Fairchild has evaluation boards to use as a guide for high frequency layout and to aid in device testing and characterization. Follow the steps below as a basis for high frequency layout: - Include 6.8µF and 0.01µF ceramic capacitors - Place the $6.8\mu F$ capacitor within 0.75 inches of the power pin - Place the $0.01\mu F$ capacitor within 0.1 inches of the power pin - Remove the ground plane under and around the part, especially near the input and output pins to reduce parasitic capacitance - Minimize all trace lengths to reduce series inductances When evaluating only one channel, complete the following on the unused channel - 1. Ground the non-inverting input - 2. Short the output to the inverting input Refer to the evaluation board layouts shown in Figure 7 for more information. #### **Evaluation Board Information** The following evaluation boards are available to aid in the testing and layout of this device: | <b>Eval Board</b> | Description | Products | | |-------------------|------------------------------------------|-----------|--| | KEB006 | Dual Channel,<br>Dual Supply 8 lead SOIC | KM4210IC8 | | | KEB010 | Dual Channel,<br>Dual Supply 8 lead MSOP | KM4210IM8 | | Evaluation board schematics and layouts are shown in Figure 6 and Figure 7. The KEB006 evaluation board is built for dual supply operation. Follow these steps to use the board in a single supply application: - 1. Short -V<sub>s</sub> to ground - 2. Use C3 and C4, if the -V<sub>s</sub> pin of the KM4210 is not directly connected to the ground plane. Figure 6: Evaluation Board Schematic ### **KM4210 Evaluation Board Layout** KOTA LAYER2 AIIS 1994 ATON Figure 7a: KEB006 (top side) Figure 7b: KEB006 (bottom side) Figure 7d: KEB010 (bottom side) REV. 1 August 2001 ### **KM4210 Package Dimensions** | SOIC-8 | | | | | | |----------------|-----------|------|--|--|--| | SYMBOL MIN MAX | | | | | | | A1 | 0.10 | 0.25 | | | | | В | 0.36 | 0.46 | | | | | С | 0.19 | 0.25 | | | | | D | 4.80 | 4.98 | | | | | E | 3.81 | 3.99 | | | | | е | 1.27 BSC | | | | | | Н | 5.80 6.20 | | | | | | h | 0.25 0.50 | | | | | | L | 0.41 1.27 | | | | | | Α | 1.52 1.72 | | | | | | | 0° | 8° | | | | | ZD | 0.53 ref | | | | | | A2 | 1.37 | 1.57 | | | | #### NOTE: - All dimensions are in millimeters. - 2. Lead coplanarity should be 0 to 0.10mm (.004") max. - 2. Lead copiarany should be 1 to 0.10mm (.004) max. 3. Package surface finishing: (2.1) Top: matte (charmilles #18~30). (2.2) All sides: matte (charmilles #18~30). (2.3) Bottom: smooth or matte (charmilles #18~30). 4. All dimensions excluding mold flashes and end flash from the package body shall not exceed 0.152mm (.006) ### **MSOP** | MSOP-8 | | | | | |--------|-----------|-------------|--|--| | SYMBOL | MIN | MAX | | | | Α | 1.10 | - | | | | A1 | 0.10 | ±0.05 | | | | A2 | 0.86 | ±0.08 | | | | D | 3.00 | ±0.10 | | | | D2 | 2.95 | ±0.10 | | | | E | 4.90 | ±0.15 | | | | E1 | 3.00 | ±0.10 | | | | E2 | 2.95 | ±0.10 | | | | E3 | 0.51 | ±0.13 | | | | E4 | 0.51 | ±0.13 | | | | R | 0.15 | +0.15/-0.06 | | | | R1 | 0.15 | +0.15/-0.06 | | | | t1 | 0.31 | ±0.08 | | | | t2 | 0.41 | ±0.08 | | | | b | 0.33 | +0.07/-0.08 | | | | b1 | 0.30 | ±0.05 | | | | С | 0.18 | ±0.05 | | | | c1 | 0.15 | +0.03/-0.02 | | | | 01 | 3.0° | ±3.0° | | | | 02 | 12.0° | ±3.0° | | | | 03 | 12.0° | ±3.0° | | | | L | 0.55 | ±0.15 | | | | L1 | 0.95 BSC | - | | | | aaa | 0.10 | - | | | | bbb | 0.08 | - | | | | CCC | 0.25 | - | | | | е | 0.65 BSC | - | | | | S | 0.525 BSC | - | | | | | | | | | - 1 All dimensions are in millimeters (angle in degrees), unless otherwise specified. - $\triangle$ Datums -B- and -C- to be determined at datum plane -H-. - Dimensions "D" and "E1" are to be determined at datum ☐ H ─. - 🛕 Dimensions "D2" and "E2" are for top package and dimensions "D" and "E1" are for bottom package. - Cross sections A A to be determined at 0.13 to 0.25mm from the leadtip. Dimension "D" and "D2" does not include mold flash, protrusion or gate burrs. - Dimension "E1" and "E2" does not include interlead flash or protrusion. ### **Ordering Information** | Model | Part Number | Package | Container | Pack Qty | |--------|--------------|---------|-----------|----------| | KM4210 | KM4210IC8 | SOIC-8 | Rail | 95 | | KM4210 | KM4210IC8TR3 | SOIC-8 | Reel | 2500 | | KM4210 | KM4210IM8 | MSOP-8 | Rail | 50 | | KM4210 | KM4210IM8TR3 | MSOP-8 | Reel | 4000 | Temperature range for all parts: -40°C to +85°C #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICES TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.