



# Preliminary Technical Data ADSP-BF531/BF532/BF533

#### **FEATURES**

Up to 600 MHz High-Performance Blackfin Processor Two 16-Bit MACs, Two 40-Bit ALUs, Four 8-Bit Video ALUs, 40-Bit Shifter

RISC-Like Register and Instruction Model for Ease of Programming and Compiler-Friendly Support Advanced Debug, Trace, and Performance- Monitoring 0.7 V to 1.2 V Core V<sub>DD</sub> with On-chip Voltage Regulation 3.3 V-Tolerant I/O

160-Ball Mini-BGA and 176-Lead LQFP Packages

#### **MEMORY**

Up to 148K Bytes of On-Chip Memory:
16K Bytes of Instruction SRAM/Cache
64K Bytes of Instruction SRAM
32K Bytes of Instruction ROM
32K Bytes of Data SRAM/Cache
32K Bytes of Data SRAM
4K Bytes of Scratchpad SRAM
Two Dual-Channel Memory DMA Controllers
Memory Management Unit Providing Memory
Protection

External Memory Controller with Glueless Support for SDRAM, SRAM, FLASH, and ROM Flexible Memory Booting Options From SPI, External Memory, or Internal ROM

#### **PERIPHERALS**

Parallel Peripheral Interface (PPI)/GPIO,
Supporting ITU-R 656 Video Data Formats
Two Dual-Channel, Full-Duplex Synchronous Serial
Ports, Supporting Eight Stereo I<sup>2</sup>S Channels
12 Channel DMA Controller
SPI-compatible Port
Three Timer/Counters with PWM Support
UART with Support for IrDA®
Event Handler
Real-Time Clock
Watchdog Timer
Debug/JTAG Interface
On-Chip PLL Capable of 1x To 63x Frequency
Multiplication

#### FUNCTIONAL BLOCK DIAGRAM



REV. PrA

### ADSP-BF53x

For current information contact Analog Devices at 800/262-5643

March 2003

#### **GENERAL NOTE**

This data sheet provides preliminary information for the Black- $fin^{TM}$  processors.<sup>1</sup>

#### **GENERAL DESCRIPTION**

The ADSP-BF53x Processors are members of the Blackfin family of products, incorporating the Analog Devices/Intel Micro Signal Architecture (MSA). Blackfin processors combine a dual-MAC state-of-the-art signal processing engine, the advantages of a

clean, orthogonal RISC-like microprocessor instruction set, and single-instruction, multiple-data (SIMD) multimedia capabilities into a single instruction-set architecture.

The ADSP-BF53x Processors are completely code and pin compatible, differing only with respect to their performance and onchip memory. Specific performance and memory configurations are shown in Table 1.

Table 1. Processor Comparison

|                        | ADSP-BF531         | ADSP-BF532         | ADSP-BF533          |
|------------------------|--------------------|--------------------|---------------------|
| Maximum performance    | 400 MHz/ 800 MMACs | 400 MHz/ 800 MMACs | 600 MHz/ 1200 MMACs |
| Instruction SRAM/Cache | 16K bytes          | 16K bytes          | 16K bytes           |
| Instruction SRAM       | 16K bytes          | 32K bytes          | 64K bytes           |
| Instruction ROM        | 32K bytes          | 32K bytes          |                     |
| Data SRAM/Cache        | 16K bytes          | 32K bytes          | 32K bytes           |
| Data SRAM              |                    |                    | 32K bytes           |
| Scratchpad             | 4K bytes           | 4K bytes           | 4K bytes            |

By integrating a rich set of industry-leading system peripherals and memory, Blackfin processors are the platform of choice for next-generation applications that require RISC-like programmability, multimedia support and leading-edge signal processing in one integrated package.

#### Portable Low-Power Architecture

Blackfin processors provide world-class power management and performance. Blackfin processors are designed in a low power and low voltage design methodology and feature Dynamic Power Management, the ability to vary both the voltage and frequency of operation to significantly lower overall power consumption. Varying the voltage and frequency can result in a substantial reduction in power consumption, compared with just varying the frequency of operation. This translates into longer battery life for portable appliances.

#### **System Integration**

The ADSP-BF53x Processors are highly integrated system-on-a-chip solutions for the next generation of digital communication and consumer multimedia applications. By combining industry-standard interfaces with a high performance signal processing core, users can develop cost-effective solutions quickly without the need for costly external components. The system peripherals include a UART port, an SPI port, two serial ports (SPORTs), four general purpose timers (three with PWM capability), a real-time clock, a watchdog timer, and a Parallel Peripheral Interface.

#### ADSP-BF53x Processor Peripherals

The ADSP-BF53x Processor contains a rich set of peripherals connected to the core via several high bandwidth buses, providing flexibility in system configuration as well as excellent overall system performance (see the block diagram on Page 1). The general-purpose peripherals include functions such as UART, Timers with PWM (Pulse Width Modulation) and pulse measurement capability, general purpose flag I/O pins, a Real-Time <sup>1</sup> Blackfin is a trademark of Analog Devices, Inc.

Clock, and a Watchdog Timer. This set of functions satisfies a wide variety of typical system support needs and is augmented by the system expansion capabilities of the part. In addition to these general-purpose peripherals, the ADSP-BF53x Processor contains high-speed serial and parallel ports for interfacing to a variety of audio, video, and modem codec functions; an interrupt controller for flexible management of interrupts from the on-chip peripherals or external sources; and power management control functions to tailor the performance and power characteristics of the processor and system to many application scenarios.

All of the peripherals, except for general-purpose I/O, Real-Time Clock, and timers, are supported by a flexible DMA structure. There is also a separate memory DMA channel dedicated to data transfers between the processor's various memory spaces, including external SDRAM and asynchronous memory. Multiple on-chip buses running at up to 133 MHz provide enough bandwidth to keep the processor core running along with activity on all of the on-chip and external peripherals.

The ADSP-BF53x Processor includes an on-chip voltage regulator in support of the ADSP-BF53x Processor Dynamic Power Management capability. The voltage regulator provides a range of core voltage levels from a single 2.25 V to 3.6 V input. The voltage regulator can be bypassed at the user's discretion.

#### **Blackfin Processor Core**

As shown in Figure 1 on page 3, the Blackfin processor core contains two 16-bit multipliers, two 40-bit accumulators, two 40-bit ALUs, four video ALUs, and a 40-bit shifter. The computation units process 8-bit, 16-bit, or 32-bit data from the register file.

The compute register file contains eight 32-bit registers. When performing compute operations on 16-bit operand data, the register file operates as 16 independent 16-bit registers. All operands for compute operations come from the multiported register file and instruction constant fields.

This information applies to a product to

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

Each MAC can perform a 16-bit by 16-bit multiply in each cycle, accumulating the results into the 40-bit accumulators. Signed and unsigned formats, rounding, and saturation are supported.

The ALUs perform a traditional set of arithmetic and logical operations on 16-bit or 32-bit data. In addition, many special instructions are included to accelerate various signal processing tasks. These include bit operations such as field extract and population count, modulo  $2^{32}$  multiply, divide primitives, saturation and rounding, and sign/exponent detection. The set of video instructions include byte alignment and packing operations, 16-bit and 8-bit adds with clipping, 8-bit average operations, and 8-bit subtract/absolute value/accumulate (SAA) operations. Also provided are the compare/select and vector search instructions.

For certain instructions, two 16-bit ALU operations can be performed simultaneously on register pairs (a 16-bit high half and 16-bit low half of a compute register). By also using the second ALU, quad 16-bit operations are possible.

The 40-bit shifter can perform shifts and rotates and is used to support normalization, field extract, and field deposit instructions.

The program sequencer controls the flow of instruction execution, including instruction alignment and decoding. For program flow control, the sequencer supports PC relative and indirect conditional jumps (with static branch prediction), and subroutine calls. Hardware is provided to support zero-overhead looping. The architecture is fully interlocked, meaning that the programmer need not manage the pipeline when executing instructions with data dependencies.

The address arithmetic unit provides two addresses for simultaneous dual fetches from memory. It contains a multiported register file consisting of four sets of 32-bit Index, Modify, Length, and Base registers (for circular buffering), and eight additional 32-bit pointer registers (for C-style indexed stack manipulation).



Figure 1. Blackfin Processor Core

Blackfin processors support a modified Harvard architecture in combination with a hierarchical memory structure. Level 1 (L1) memories are those that typically operate at the full processor speed with little or no latency. At the L1 level, the instruction memory holds instructions only. The two data memories hold data, and a dedicated scratchpad data memory stores stack and local variable information.

In addition, multiple L1 memory blocks are provided, offering a configurable mix of SRAM and cache. The Memory Management Unit (MMU) provides memory protection for individual tasks that may be operating on the core and can protect system registers from unintended access.

### ADSP-BF53x

For current information contact Analog Devices at 800/262-5643

March 2003

The architecture provides three modes of operation: User mode, Supervisor mode, and Emulation mode. User mode has restricted access to certain system resources, thus providing a protected software environment, while Supervisor mode has unrestricted access to the system and core resources.

The Blackfin processor instruction set has been optimized so that 16-bit opcodes represent the most frequently used instructions, resulting in excellent compiled code density. Complex DSP instructions are encoded into 32-bit opcodes, representing fully featured multifunction instructions. Blackfin processors support a limited multi-issue capability, where a 32-bit instruction can be issued in parallel with two 16-bit instructions, allowing the programmer to use many of the core resources in a single instruction cycle.

The Blackfin processor assembly language uses an algebraic syntax for ease of coding and readability. The architecture has been optimized for use in conjunction with the C/C++ compiler, resulting in fast and efficient software implementations.

#### **Memory Architecture**

The ADSP-BF53x Processor views memory as a single unified 4G byte address space, using 32-bit addresses. All resources, including internal memory, external memory, and I/O control registers, occupy separate sections of this common address space. The memory portions of this address space are arranged in a hierarchical structure to provide a good cost/performance balance of some very fast, low-latency on-chip memory as cache or SRAM, and larger, lower-cost and performance off-chip memory systems. See Figure 2 on page 4, Figure 3 on page 5, and Figure 4 on page 5.

The L1 memory system is the primary highest-performance memory available to the Blackfin processor. The off-chip memory system, accessed through the External Bus Interface Unit (EBIU), provides expansion with SDRAM, flash memory, and SRAM, optionally accessing up to 132M bytes of physical memory.

The memory DMA controller provides high-bandwidth datamovement capability. It can perform block transfers of code or data between the internal memory and the external memory spaces.

#### Internal (On-chip) Memory

The ADSP-BF53x Processor has three blocks of on-chip memory providing high-bandwidth access to the core.

The first is the L1 instruction memory, consisting of up to 80K bytes SRAM, of which 16K bytes can be configured as a four-way set-associative cache. This memory is accessed at full processor speed.

The second on-chip memory block is the L1 data memory, consisting of up to two banks of up to 32K bytes each. Each memory bank is configurable, offering both Cache and SRAM functionality. This memory block is accessed at full processor speed.



Figure 2. ADSP-BF533 Internal/External Memory Map

The third memory block is a 4K byte scratchpad SRAM which runs at the same speed as the L1 memories, but is only accessible as data SRAM and cannot be configured as cache memory.

#### External (Off-Chip) Memory

External memory is accessed via the EBIU. This 16-bit interface provides a glueless connection to a bank of synchronous DRAM (SDRAM) as well as up to four banks of asynchronous memory devices including FLASH, EPROM, ROM, SRAM, and memory mapped I/O devices.

The PC133-compliant SDRAM controller can be programmed to interface to up to 128M bytes of SDRAM.

The asynchronous memory controller can be programmed to control up to four banks of devices with very flexible timing parameters for a wide variety of devices. Each bank occupies a 1M byte segment regardless of the size of the devices used, so that these banks will only be contiguous if each is fully populated with 1M byte of memory.

#### IlO Memory Space

Blackfin processors do not define a separate I/O space. All resources are mapped through the flat 32-bit address space. On-chip I/O devices have their control registers mapped into memory-mapped registers (MMRs) at addresses near the top of the 4G byte address space. These are separated into two smaller blocks, one which contains the control MMRs for all core functions, and the other which contains the registers needed for setup

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x



Figure 3. ADSP-BF532 Internal/External Memory Map

and control of the on-chip peripherals outside of the core. The MMRs are accessible only in supervisor mode and appear as reserved space to on-chip peripherals.

#### **Booting**

The ADSP-BF53x Processor contains a small boot kernel, which configures the appropriate peripheral for booting. If the ADSP-BF53x Processor is configured to boot from boot ROM memory space, the processor starts executing from the on-chip boot ROM. For more information, see Booting Modes on Page 13.

#### **Event Handling**

The event controller on the ADSP-BF53x Processor handles all asynchronous and synchronous events to the processor. The ADSP-BF53x Processor provides event handling that supports both nesting and prioritization. Nesting allows multiple event service routines to be active simultaneously. Prioritization ensures that servicing of a higher-priority event takes precedence over servicing of a lower-priority event. The controller provides support for five different types of events:

- Emulation An emulation event causes the processor to enter emulation mode, allowing command and control of the processor via the JTAG interface.
- Reset This event resets the processor.



Figure 4. ADSP-BF531 Internal/External Memory Map

- Non-Maskable Interrupt (NMI) The NMI event can be generated by the software watchdog timer or by the NMI input signal to the processor. The NMI event is frequently used as a power-down indicator to initiate an orderly shutdown of the system.
- Exceptions Events that occur synchronously to program flow (i.e., the exception will be taken before the instruction is allowed to complete). Conditions such as data alignment violations and undefined instructions cause exceptions.
- Interrupts Events that occur asynchronously to program flow. They are caused by input pins, timers, and other peripherals, as well as by an explicit software instruction.

Each event type has an associated register to hold the return address and an associated return-from-event instruction. When an event is triggered, the state of the processor is saved on the supervisor stack.

The ADSP-BF53x Processor Event Controller consists of two stages, the Core Event Controller (CEC) and the System Interrupt Controller (SIC). The Core Event Controller works with the System Interrupt Controller to prioritize and control all system events. Conceptually, interrupts from the peripherals enter into the SIC, and are then routed directly into the general-purpose interrupts of the CEC.

For current information contact Analog Devices at 800/262-5643

### **March 2003**

#### Core Event Controller (CEC)

The CEC supports nine general-purpose interrupts (IVG15-7), in addition to the dedicated interrupt and exception events. Of these general-purpose interrupts, the two lowest-priority interrupts (IVG15-14) are recommended to be reserved for software interrupt handlers, leaving seven prioritized interrupt inputs to support the peripherals of the ADSP-BF53x Processor. Table 2 describes the inputs to the CEC, identifies their names in the Event Vector Table (EVT), and lists their priorities.

Table 2. Core Event Controller (CEC)

| Priority       | Event Class          | EVT E     |
|----------------|----------------------|-----------|
| (0 is Highest) | Event Class          | EVT Entry |
| 0              | Emulation/Test       | EMU       |
|                | Control              |           |
| 1              | Reset                | RST       |
| 2              | Non-Maskable         | NMI       |
|                | Interrupt            |           |
| 3              | Exception            | EVX       |
| 4              | Reserved             | =         |
| 5              | Hardware Error       | IVHW      |
| 6              | Core Timer           | IVTMR     |
| 7              | General Interrupt 7  | IVG7      |
| 8              | General Interrupt 8  | IVG8      |
| 9              | General Interrupt 9  | IVG9      |
| 10             | General Interrupt 10 | IVG10     |
| 11             | General Interrupt 11 | IVG11     |
| 12             | General Interrupt 12 | IVG12     |
| 13             | General Interrupt 13 | IVG13     |
| 14             | General Interrupt 14 | IVG14     |
| 15             | General Interrupt 15 | IVG15     |

#### System Interrupt Controller (SIC)

The System Interrupt Controller provides the mapping and routing of events from the many peripheral interrupt sources to the prioritized general-purpose interrupt inputs of the CEC. Although the ADSP-BF53x Processor provides a default mapping, the user can alter the mappings and priorities of interrupt events by writing the appropriate values into the Interrupt Assignment Registers (IAR). Table 3 describes the inputs into the SIC and the default mappings into the CEC.

Table 3. System Interrupt Controller (SIC)

| Peripheral Interrupt Event | Default Mapping |
|----------------------------|-----------------|
| PLL Wakeup                 | IVG7            |
| DMA Error                  | IVG7            |
| PPI Error                  | IVG7            |
| SPORT 0 Error              | IVG7            |
| SPORT 1 Error              | IVG7            |
| SPI Error                  | IVG7            |
| UART Error                 | IVG7            |
| Real-Time Clock            | IVG8            |
| DMA Channel 0 (PPI)        | IVG8            |
| DMA Channel 1 (SPORT 0 RX) | IVG9            |

Table 3. System Interrupt Controller (SIC) (Continued)

| Peripheral Interrupt Event | Default Mapping |
|----------------------------|-----------------|
| DMA Channel 2 (SPORT 0 TX) | IVG9            |
| DMA Channel 3 (SPORT 1 RX) | IVG9            |
| DMA Channel 4 (SPORT 1 TX) | IVG9            |
| DMA Channel 5 (SPI)        | IVG10           |
| DMA Channel 6 (UART RX)    | IVG10           |
| DMA Channel 7 (UART TX)    | IVG10           |
| Timer 0                    | IVG11           |
| Timer 1                    | IVG11           |
| Timer 2                    | IVG11           |
| PF Interrupt A             | IVG12           |
| PF Interrupt B             | IVG12           |
| DMA Channels 8 and 9       | IVG13           |
| (Memory DMA Stream 1)      |                 |
| DMA Channels 10 and 11     | IVG13           |
| (Memory DMA Stream 0)      |                 |
| Software Watchdog Timer    | IVG13           |

#### **Event Control**

The ADSP-BF53x Processor provides the user with a very flexible mechanism to control the processing of events. In the CEC, three registers are used to coordinate and control events. Each register is 16 bits wide:

- CEC Interrupt Latch Register (ILAT) The ILAT register indicates when events have been latched. The appropriate bit is set when the processor has latched the event and cleared when the event has been accepted into the system. This register is updated automatically by the controller, but it may be written only when its corresponding IMASK bit is cleared.
- CEC Interrupt Mask Register (IMASK) The IMASK register controls the masking and unmasking of individual events. When a bit is set in the IMASK register, that event is unmasked and will be processed by the CEC when asserted. A cleared bit in the IMASK register masks the event, preventing the processor from servicing the event even though the event may be latched in the ILAT register. This register may be read or written while in supervisor mode. (Note that general-purpose interrupts can be globally enabled and disabled with the STI and CLI instructions, respectively.)
- CEC Interrupt Pending Register (IPEND) The IPEND register keeps track of all nested events. A set bit in the IPEND register indicates the event is currently active or nested at some level. This register is updated automatically by the controller but may be read while in supervisor mode.

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

The SIC allows further control of event processing by providing three 32-bit interrupt control and status registers. Each register contains a bit corresponding to each of the peripheral interrupt events shown in Table 3 on Page 6.

- SIC Interrupt Mask Register (SIC\_IMASK)— This register controls the masking and unmasking of each peripheral interrupt event. When a bit is set in the register, that peripheral event is unmasked and will be processed by the system when asserted. A cleared bit in the register masks the peripheral event, preventing the processor from servicing the event.
- SIC Interrupt Status Register (SIC\_ISR) As multiple peripherals can be mapped to a single event, this register allows the software to determine which peripheral event source triggered the interrupt. A set bit indicates the peripheral is asserting the interrupt, and a cleared bit indicates the peripheral is not asserting the event.
- SIC Interrupt Wakeup Enable Register (SIC\_IWR) By enabling the corresponding bit in this register, a peripheral can be configured to wake up the processor, should the core be idled when the event is generated. (see Dynamic Power Management on Page 10.)

Because multiple interrupt sources can map to a single generalpurpose interrupt, multiple pulse assertions can occur simultaneously, before or during interrupt processing for an interrupt event already detected on this interrupt input. The IPEND register contents are monitored by the SIC as the interrupt acknowledgement.

The appropriate ILAT register bit is set when an interrupt rising edge is detected (detection requires two core clock cycles). The bit is cleared when the respective IPEND register bit is set. The IPEND bit indicates that the event has entered into the processor pipeline. At this point the CEC will recognize and queue the next rising edge event on the corresponding event input. The minimum latency from the rising edge transition of the general-purpose interrupt to the IPEND output asserted is three core clock cycles; however, the latency can be much higher, depending on the activity within and the state of the processor.

#### DMA Controllers

The ADSP-BF53x Processor has multiple, independent DMA controllers that support automated data transfers with minimal overhead for the processor core. DMA transfers can occur between the ADSP-BF53x Processor's internal memories and any of its DMA-capable peripherals. Additionally, DMA transfers can be accomplished between any of the DMA-capable peripherals and external devices connected to the external memory interfaces, including the SDRAM controller and the asynchronous memory controller. DMA-capable peripherals include the SPORTs, SPI port, UART, and PPI. Each individual DMA-capable peripheral has at least one dedicated DMA channel.

The ADSP-BF53x Processor DMA controller supports both 1-dimensional (1D) and 2-dimensional (2D) DMA transfers. DMA transfer initialization can be implemented from registers or from sets of parameters called descriptor blocks.

The 2D DMA capability supports arbitrary row and column sizes up to 64K elements by 64K elements, and arbitrary row and column step sizes up to  $\pm -32K$  elements. Furthermore, the column step size can be less than the row step size, allowing implementation of interleaved data streams. This feature is especially useful in video applications where data can be deinterleaved on the fly.

Examples of DMA types supported by the ADSP-BF53x Processor DMA controller include:

- A single, linear buffer that stops upon completion
- A circular, auto-refreshing buffer that interrupts on each full or fractionally full buffer
- 1-D or 2-D DMA using a linked list of descriptors
- 2-D DMA using an array of descriptors, specifying only the base DMA address within a common page

In addition to the dedicated peripheral DMA channels, there are two memory DMA channels provided for transfers between the various memories of the ADSP-BF53x Processor system. This enables transfers of blocks of data between any of the memories—including external SDRAM, ROM, SRAM, and flash memory—with minimal processor intervention. Memory DMA transfers can be controlled by a very flexible descriptor-based methodology or by a standard register-based autobuffer mechanism.

#### Real-Time Clock

The ADSP-BF53x Processor Real-Time Clock (RTC) provides a robust set of digital watch features, including current time, stopwatch, and alarm. The RTC is clocked by a 32.768 KHz crystal external to the ADSP-BF53x Processor. The RTC peripheral has dedicated power supply pins so that it can remain powered up and clocked even when the rest of the processor is in a low-power state. The RTC provides several programmable interrupt options, including interrupt per second, minute, hour, or day clock ticks, interrupt on programmable stopwatch count-down, or interrupt at a programmed alarm time.

The 32.768 KHz input clock frequency is divided down to a 1 Hz signal by a prescaler. The counter function of the timer consists of four counters: a 60-second counter, a 60-minute counter, a 24-hour counter, and an 32,768-day counter.

When enabled, the alarm function generates an interrupt when the output of the timer matches the programmed value in the alarm control register. There are two alarms: The first alarm is for a time of day. The second alarm is for a day and time of that day.

The stopwatch function counts down from a programmed value, with one-second resolution. When the stopwatch is enabled and the counter underflows, an interrupt is generated.

For current information contact Analog Devices at 800/262-5643

March 2003

Like the other peripherals, the RTC can wake up the ADSP-BF53x Processor from a low-power state upon generation of any RTC wakeup event.

Connect RTC pins RTXI and RTXO with external components as shown in Figure 5.



NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS. C1 AND C2 SPECIFICATIONS ASSUME BOARD TRACE CAPACITANCE OF 3 pF.

Figure 5. External Components for RTC

#### Watchdog Timer

The ADSP-BF53x Processor includes a 32-bit timer that can be used to implement a software watchdog function. A software watchdog can improve system availability by forcing the processor to a known state through generation of a hardware reset, non-maskable interrupt (NMI), or general-purpose interrupt, if the timer expires before being reset by software. The programmer initializes the count value of the timer, enables the appropriate interrupt, then enables the timer. Thereafter, the software must reload the counter before it counts to zero from the programmed value. This protects the system from remaining in an unknown state where software, which would normally reset the timer, has stopped running due to an external noise condition or software error.

If configured to generate a hardware reset, the watchdog timer resets both the core and the ADSP-BF53x Processor peripherals. After a reset, software can determine if the watchdog was the source of the hardware reset by interrogating a status bit in the watchdog timer control register.

The timer is clocked by the system clock (SCLK), at a maximum frequency of  $f_{\text{SCLK}}$ .

#### **Timers**

There are four general-purpose programmable timer units in the ADSP-BF53x Processor. Three timers have an external pin that can be configured either as a Pulse Width Modulator (PWM) or timer output, as an input to clock the timer, or as a mechanism for measuring pulse widths and periods of external events. These timers can be synchronized to an external clock input to the PF1 pin, an external clock input to the PPI\_CLK pin, or to the internal SCLK.

The timer units can be used in conjunction with the UART to measure the width of the pulses in the data stream to provide an auto-baud detect function for a serial channel.

The timers can generate interrupts to the processor core providing periodic events for synchronization, either to the system clock or to a count of external signals.

In addition to the three general-purpose programmable timers, a fourth timer is also provided. This extra timer is clocked by the internal processor clock and is typically used as a system tick clock for generation of operating system periodic interrupts.

#### Serial Ports (SPORTs)

The ADSP-BF53x Processor incorporates two dual-channel synchronous serial ports (SPORT0 and SPORT1) for serial and multiprocessor communications. The SPORTs support the following features:

- I<sup>2</sup>S capable operation.
- Bidirectional operation Each SPORT has two sets of independent transmit and receive pins, enabling eight channels of I<sup>2</sup>S stereo audio.
- Buffered (8-deep) transmit and receive ports Each port has a data register for transferring data words to and from other processor components and shift registers for shifting data in and out of the data registers.
- Clocking Each transmit and receive port can either use an external serial clock or generate its own, in frequencies ranging from (f<sub>SCLK</sub>/131,070) Hz to (f<sub>SCLK</sub>/2) Hz.
- Word length Each SPORT supports serial data words from 3 to 32 bits in length, transferred most-significant-bit first or least-significant-bit first.
- Framing Each transmit and receive port can run with or without frame sync signals for each data word. Frame sync signals can be generated internally or externally, active high or low, and with either of two pulsewidths and early or late frame sync.
- Companding in hardware Each SPORT can perform A-law or μ-law companding according to ITU recommendation G.711. Companding can be selected on the transmit and/or receive channel of the SPORT without additional latencies.
- DMA operations with single-cycle overhead Each SPORT can automatically receive and transmit multiple buffers of memory data. The processor can link or chain sequences of DMA transfers between a SPORT and memory.
- Interrupts Each transmit and receive port generates an interrupt upon completing the transfer of a data word or after transferring an entire data buffer or buffers through DMA.
- Multichannel capability Each SPORT supports 128 channels out of a 1024-channel window and is compatible with the H.100, H.110, MVIP-90, and HMVIP standards.

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### Serial Peripheral Interface (SPI) Port

The ADSP-BF53x Processor has an SPI-compatible port that enables the processor to communicate with multiple SPI-compatible devices.

The SPI interface uses three pins for transferring data: two data pins (Master Output-Slave Input, MOSI, and Master Input-Slave Output, MISO) and a clock pin (Serial Clock, SCK). An SPI chip select input pin (\$\overline{SPISS}\$) lets other SPI devices select the processor, and seven SPI chip select output pins (\$\overline{SPISEL7-1}\$) let the processor select other SPI devices. The SPI select pins are reconfigured Programmable Flag pins. Using these pins, the SPI port provides a full-duplex, synchronous serial interface, which supports both master/slave modes and multimaster environments.

The SPI port's baud rate and clock phase/polarities are programmable (see Figure 6), and it has an integrated DMA controller, configurable to support transmit or receive data streams. The SPI's DMA controller can only service unidirectional accesses at any given time.

$$SPI Clock Rate = \frac{f_{SCLK}}{2 \times SPIBAUD}$$

where SPIBAUD = 2 to 65,535

Figure 6. SPI Clock Rate Calculation

During transfers, the SPI port simultaneously transmits and receives by serially shifting data in and out on its two serial data lines. The serial clock line synchronizes the shifting and sampling of data on the two serial data lines.

#### **UART Port**

The ADSP-BF53x Processor provides a full-duplex Universal Asynchronous Receiver/Transmitter (UART) port, which is fully compatible with PC-standard UARTs. The UART port provides a simplified UART interface to other peripherals or hosts, supporting full-duplex, DMA-supported, asynchronous transfers of serial data. The UART port includes support for 5 to 8 data bits, 1 or 2 stop bits, and none, even, or odd parity. The UART port supports two modes of operation:

- PIO (Programmed I/O) The processor sends or receives data by writing or reading I/O-mapped UART registers.
   The data is double-buffered on both transmit and receive.
- DMA (Direct Memory Access) The DMA controller transfers both transmit and receive data. This reduces the number and frequency of interrupts required to transfer data to and from memory. The UART has two dedicated DMA channels, one for transmit and one for receive. These DMA channels have lower default priority than most DMA channels because of their relatively low service rates.

The UART port's baud rate (see Figure 7), serial data format, error code generation and status, and interrupts are programmable:

- Supporting bit rates ranging from (f<sub>SCLK</sub>/1,048,576) to (f<sub>SCLK</sub>/16) bits per second.
- Supporting data formats from 7 to 12 bits per frame.
- Both transmit and receive operations can be configured to generate maskable interrupts to the processor.

UART Clock Rate = 
$$\frac{f_{SCLK}}{16 \times D}$$

where D = 1 to 65,536

Figure 7. UART Clock Rate Calculation

In conjunction with the general-purpose timer functions, autobaud detection is supported.

The capabilities of the UART are further extended with support for the Infrared Data Association (IrDA®) Serial Infrared Physical Layer Link Specification (SIR) protocol.

#### Programmable Flags (PFx)

The ADSP-BF53x Processor has 16 bi-directional, general-purpose Programmable Flag (PF15–0) pins. Each programmable flag can be individually controlled by manipulation of the flag control, status and interrupt registers:

- Flag Direction Control Register Specifies the direction of each individual PFx pin as input or output.
- Flag Control and Status Registers The ADSP-BF53x Processor employs a "write one to modify" mechanism that allows any combination of individual flags to be modified in a single instruction, without affecting the level of any other flags. Four control registers are provided. One register is written in order to set flag values, one register is written in order to clear flag values, one register is written in order to toggle flag values, and one register is written in order to specify a flag value. Reading the flag status register allows software to interrogate the sense of the flags.
- Flag Interrupt Mask Registers The two Flag Interrupt Mask Registers allow each individual PFx pin to function as an interrupt to the processor. Similar to the two Flag Control Registers that are used to set and clear individual flag values, one Flag Interrupt Mask Register sets bits to enable interrupt function, and the other Flag Interrupt Mask register clears bits to disable interrupt function.

### ADSP-BF53x

For current information contact Analog Devices at 800/262-5643

March 2003

PFx pins defined as inputs can be configured to generate hardware interrupts, while output PFx pins can be triggered by software interrupts.

• Flag Interrupt Sensitivity Registers – The two Flag Interrupt Sensitivity Registers specify whether individual PFx pins are level- or edge-sensitive and specify—if edge-sensitive—whether just the rising edge or both the rising and falling edges of the signal are significant. One register selects the type of sensitivity, and one register selects which edges are significant for edge-sensitivity.

#### **Parallel Peripheral Interface**

The ADSP-BF53x Processor provides a Parallel Peripheral Interface (PPI) that can connect directly to parallel A/D and D/A converters, video encoders and decoders, and other general purpose peripherals. The PPI consists of a dedicated input clock pin, up to 3 frame synchronization pins, and up to 16 data pins. The input clock supports parallel data rates up to f<sub>SCLK</sub>/2 MHz, and the synchronization signals can be configured as either inputs or outputs.

The PPI supports a variety of general purpose and ITU-R 656 modes of operation. In general purpose mode, the PPI provides half-duplex, bi-directional data transfer with up to 16 bits of data. Up to 3 frame synchronization signals are also provided. In ITU-R 656 mode, the PPI provides half-duplex, bi-directional transfer of 8- or 10-bit video data. Additionally, on-chip decode of embedded start-of-line (SOL) and start-of-field (SOF) preamble packets is supported.

#### General Purpose Mode Descriptions

The GP modes of the PPI are intended to suit a wide variety of data capture and transmission applications. Three distinct submodes are supported:

- Input Mode Frame Syncs and data are inputs into the PPI.
- Frame Capture Mode Frame Syncs are outputs from the PPI, but data are inputs.
- Output Mode Frame Syncs and data are outputs from the PPI.

#### Input Mode

This mode is intended for ADC applications, as well as video communication with hardware signaling. In its simplest form, PPI\_FS1 is an external frame sync input that controls when to read data. The PPI\_DELAY MMR allows for a delay (in PPI\_CLK cycles) between reception of this frame sync and the initiation of data reads. The number of input data samples is user-programmable and defined by the contents of the PPI\_Count register. Data widths of 8, 10, 11, 12, 13, 14, 15 and 16-bits are supported, as programmed by the PPI\_CONTROL register.

#### Frame Capture Mode

This mode allows the video source(s) to act as a slave (e.g., for frame capture). The ADSP-BF53x Processor controls when to read from the video source(s). PPI\_FS1 is an HSYNC output and PPI\_FS2 is a VSYNC output.

#### Output Mode

This mode is used for transmitting video or other data with up to three output frame syncs. Typically, a single frame sync is appropriate for data converter applications, whereas two or three frame syncs could be used for sending video with hardware signaling.

#### ITU -R 656 Mode Descriptions

The ITU-R 656 modes of the PPI are intended to suit a wide variety of video capture, processing, and transmission applications. Three distinct sub-modes are supported:

- Active Video Only Mode
- Vertical Blanking Only Mode
- Entire Field Mode

#### Active Video Only Mode

This mode is used when only the active video portion of a field is of interest and not any of the blanking intervals. The PPI will not read in any data between the End of Active Video (EAV) and Start of Active Video (SAV) preamble symbols, or any data present during the vertical blanking intervals. In this mode, the control byte sequences are not stored to memory; they are filtered by the PPI. After synchronizing to the start of Field 1, the PPI will ignore incoming samples until it sees an SAV code. The user specifies the number of active video lines per frame (in PPI\_Count register).

#### Vertical Blanking Interval Mode

In this mode, the PPI only transfers vertical blanking interval (VBI) data.

#### Entire Field Mode

In this mode, the entire incoming bit stream is read in through the PPI. This includes active video, control preamble sequences, and ancillary data that may be embedded in horizontal and vertical blanking intervals. Data transfer starts immediately after synchronization to Field 1.

#### **Dynamic Power Management**

The ADSP-BF53x Processor provides four operating modes, each with a different performance/power profile. In addition, Dynamic Power Management provides the control functions to dynamically alter the processor core supply voltage, further reducing power dissipation. Control of clocking to each of the ADSP-BF53x Processor peripherals also reduces power consumption. See Table 4 for a summary of the power settings for each mode.

#### Full-On Operating Mode - Maximum Performance

In the Full-On mode, the PLL is enabled and is not bypassed, providing capability for maximum operational frequency. This is the power-up default execution state in which maximum performance can be achieved. The processor core and all enabled peripherals run at full speed.

#### Active Operating Mode - Moderate Power Savings

In the Active mode, the PLL is enabled but bypassed. Because the PLL is bypassed, the processor's core clock (CCLK) and system clock (SCLK) run at the input clock (CLKIN) frequency.

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

In this mode, the CLKIN to CCLK multiplier ratio can be changed, although the changes are not realized until the Full-On mode is entered. DMA access is available to appropriately configured L1 memories.

In the Active mode, it is possible to disable the PLL through the PLL Control register (PLL\_CTL). If disabled, the PLL must be re-enabled before transitioning to the Full-On or Sleep modes.

Table 4. Power Settings

| Mode       | PLL              | PLL<br>Bypassed | Core<br>Clock<br>(CCLK) | System<br>Clock<br>(SCLK) |
|------------|------------------|-----------------|-------------------------|---------------------------|
| Full On    | Enabled          | No              | Enabled                 | Enabled                   |
| Active     | Enabled/Disabled | Yes             | Enabled                 | Enabled                   |
| Sleep      | Enabled          | _               | Disabled                | Enabled                   |
| Deep Sleep | Disabled         | _               | Disabled                | Disabled                  |

#### Sleep Operating Mode - High Power Savings

The Sleep mode reduces power dissipation by disabling the clock to the processor core (CCLK). The PLL and system clock (SCLK), however, continue to operate in this mode. Typically an external event or RTC activity will wake up the processor. When in the Sleep mode, assertion of wakeup will cause the processor to sense the value of the BYPASS bit in the PLL Control register (PLL\_CTL). If BYPASS is disabled, the processor will transition to the Full On mode. If BYPASS is enabled, the processor will transition to the Active mode.

When in the Sleep mode, system DMA access to L1 memory is not supported.

#### Deep Sleep Operating Mode - Maximum Power Savings

The Deep Sleep mode maximizes power savings by disabling the clocks to the processor core (CCLK) and to all synchronous peripherals (SCLK). Asynchronous peripherals, such as the RTC, may still be running but will not be able to access internal resources or external memory. This powered-down mode can only be exited by assertion of the reset interrupt (RESET) or by an asynchronous interrupt generated by the RTC. When in Deep Sleep mode, assertion of RESET or the RTC asynchronous interrupt causes the processor to transition to the Full On mode.

#### Power Savings

As shown in Table 5, the ADSP-BF53x Processor supports three different power domains. The use of multiple power domains maximizes flexibility, while maintaining compliance with industry standards and conventions. By isolating the internal logic of the ADSP-BF53x Processor into its own power domain,

separate from the RTC and other I/O, the processor can take advantage of Dynamic Power Management, without affecting the RTC or other I/O devices.

**Table 5. Power Domains** 

| Power Domain                       | VDD Range          |
|------------------------------------|--------------------|
| All internal logic, except RTC     | $V_{	ext{ddint}}$  |
| RTC internal logic and crystal I/O | $V_{\text{DDRTC}}$ |
| All other I/O                      | $V_{DDEXT}$        |

The power dissipated by a processor is largely a function of the clock frequency of the processor and the square of the operating voltage. For example, reducing the clock frequency by 25% results in a 25% reduction in power dissipation, while reducing the voltage by 25% reduces power dissipation by more than 40%. Further, these power savings are additive, in that if the clock frequency and supply voltage are both reduced, the power savings can be dramatic.

The Dynamic Power Management feature of the ADSP-BF53x Processor allows both the processor's input voltage ( $V_{\text{DDINT}}$ ) and clock frequency ( $f_{\text{CCLK}}$ ) to be dynamically controlled.

As explained above, the savings in power dissipation can be modeled by the following equations:

Power Savings Factor

$$= \frac{f_{CCLKRED}}{f_{CCLKNOM}} \times \left(\frac{V_{DDINTRED}}{V_{DDINTNOM}}\right)^2 \times \left(\frac{T_{RED}}{T_{NOM}}\right)$$

% Power Savings =  $(1 - Power Savings Factor) \times 100\%$ 

where the variables in the equations are:

- f<sub>CCLKNOM</sub> is the nominal core clock frequency
- f<sub>CCLKRED</sub> is the reduced core clock frequency
- V<sub>DDINTNOM</sub> is the nominal internal supply voltage
- V<sub>DDINTRED</sub> is the reduced internal supply voltage
- T<sub>NOM</sub> is the duration running at f<sub>CCLKNOM</sub>
- $\bullet$   $T_{RED}$  is the duration running at  $f_{CCLKRED}$

#### **Voltage Regulation**

The ADSP-BF53x Processor provides an on-chip voltage regulator that can generate processor core voltage levels (0.7V to 1.2V) from an external 2.25 V to 3.6 V supply. Figure 8 shows the typical external components required to complete the power management system. The regulator controls the internal logic voltage levels and is programmable with the Voltage Regulator Control Register (VR\_CTL) in increments of 50 mV. The regulator can also be disabled and bypassed at the user's discretion.

For current information contact Analog Devices at 800/262-5643

### March 2003



Figure 8. Voltage Regulator Circuit

#### **Clock Signals**

The ADSP-BF53x Processor can be clocked by an external crystal, a sine wave input, or a buffered, shaped clock derived from an external clock oscillator.

If an external clock is used, it should be a TTL compatible signal and must not be halted, changed, or operated below the specified frequency during normal operation. This signal is connected to the processor's CLKIN pin. When an external clock is used, the XTAL pin must be left unconnected.

Alternatively, because the ADSP-BF53x Processor includes an on-chip oscillator circuit, an external crystal may be used. The crystal should be connected across the CLKIN and XTAL pins, with two capacitors connected as shown in Figure 9. Capacitor values are dependent on crystal type and should be specified by the crystal manufacturer. A parallel-

resonant, fundamental frequency, microprocessor-grade crystal should be used.



Figure 9. External Crystal Connections

As shown in Figure 10 on page 12, the core clock (CCLK) and system peripheral clock (SCLK) are derived from the input clock (CLKIN) signal. An on-chip PLL is capable of multiplying the CLKIN signal by a user programmable 1x to 63x multiplication factor (bounded by specified minimum and maximum VCO frequencies). The default multiplier is 10x, but it can be modified by a software instruction sequence. On-the-fly frequency changes can be effected by simply writing to the PLL DIV register.



Figure 10. Frequency Modification Methods

All on-chip peripherals are clocked by the system clock (SCLK). The system clock frequency is programmable by means of the SSEL3–0 bits of the PLL\_DIV register. The values programmed into the SSEL fields define a divide ratio between the PLL output (VCO) and the system clock. SCLK divider values are 1 through 15. Table 6 illustrates typical system clock ratios:

Table 6. Example System Clock Ratios

| Signal<br>Name | Divider<br>Ratio | Example Frequency<br>Ratios (MHz) |      |
|----------------|------------------|-----------------------------------|------|
| SSEL3-0        | VCO/SCLK         | VCO                               | SCLK |
| 0001           | 1:1              | 100                               | 100  |
| 0110           | 6:1              | 300                               | 50   |
| 1010           | 10:1             | 500                               | 50   |

The maximum frequency of the system clock is  $f_{\text{SCLK}}$ . Note that the divisor ratio must be chosen to limit the system clock frequency to its maximum of  $f_{\text{SCLK}}$ . The SSEL value can be changed dynamically without any PLL lock latencies by writing the appropriate values to the PLL divisor register (PLL\_DIV).

The core clock (CCLK) frequency can also be dynamically changed by means of the CSEL1–0 bits of the PLL\_DIV register. Supported CCLK divider ratios are 1, 2, 4, and 8, as shown in Table 7. This programmable core clock capability is useful for fast core frequency modifications.

Table 7. Core Clock Ratios

| Signal<br>Name | Divider<br>Ratio | Example Frequency<br>Ratios |      |
|----------------|------------------|-----------------------------|------|
| CSEL1-0        | VCO/CCLK         | VCO                         | CCLK |
| 00             | 1:1              | 300                         | 300  |
| 01             | 2:1              | 300                         | 150  |
| 10             | 4:1              | 500                         | 125  |
| 11             | 8:1              | 200                         | 25   |

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### **Booting Modes**

The ADSP-BF53x Processor has three mechanisms (listed in Table 8) for automatically loading internal L1 instruction memory after a reset. A fourth mode is provided to execute from external memory, bypassing the boot sequence.

**Table 8. Booting Modes** 

| BMODE1-0 | Description                         |
|----------|-------------------------------------|
| 00       | Execute from 16-bit external memory |
|          | (Bypass Boot ROM)                   |
| 01       | Boot from 8-bit flash               |
| 10       | Boot from SPI serial ROM (8-bit     |
|          | address range)                      |
| 11       | Boot from SPI serial ROM (16-bit    |
|          | address range)                      |

The BMODE pins of the Reset Configuration Register, sampled during power-on resets and software-initiated resets, implement the following modes:

- Execute from 16-bit external memory Execution starts from address 0x2000 0000 with 16-bit packing. The boot ROM is bypassed in this mode. All configuration settings are set for the slowest device possible (3-cycle hold time; 15-cycle R/W access times; 4-cycle setup).
- Boot from 8-bit external FLASH memory The 8-bit FLASH boot routine located in boot ROM memory space is set up using Asynchronous Memory Bank 0. All configuration settings are set for the slowest device possible (3-cycle hold time; 15-cycle R/W access times; 4-cycle setup).
- Boot from SPI serial EEPROM (8-bit addressable) –
   The SPI uses the PF2 output pin to select a single SPI
   EPROM device, submits a read command at address
   0x00, and begins clocking data into the beginning of L1
   instruction memory. An 8-bit addressable SPI-compatible EPROM must be used.
- Boot from SPI serial EEPROM (16-bit addressable) –
  The SPI uses the PF2 output pin to select a single SPI
  EPROM device, submits a read command at address
  0x0000, and begins clocking data into the beginning of
  L1 instruction memory. A 16-bit addressable SPI-compatible EPROM must be used.

For each of the boot modes, an 10-byte header is first read from an external memory device. The header specifies the number of bytes to be transferred and the memory destination address. Multiple memory blocks may be loaded by any boot sequence. Once all blocks are loaded, program execution commences from the start of L1 instruction SRAM.

In addition, bit 4 of the Reset Configuration Register can be set by application code to bypass the normal boot sequence during a software reset. For this case, the processor jumps directly to the beginning of L1 instruction memory.

To augment the boot modes, a secondary software loader is provided that adds additional booting mechanisms. This secondary loader provides the capability to boot from 16-bit FLASH memory, fast FLASH, variable baud rate, and other sources.

#### **Instruction Set Description**

The Blackfin processor family assembly language instruction set employs an algebraic syntax designed for ease of coding and readability. The instructions have been specifically tuned to provide a flexible, densely encoded instruction set that compiles to a very small final memory size. The instruction set also provides fully featured multifunction instructions that allow the programmer to use many of the processor core resources in a single instruction. Coupled with many features more often seen on microcontrollers, this instruction set is very efficient when compiling C and C++ source code. In addition, the architecture supports both user (algorithm/application code) and supervisor (O/S kernel, device drivers, debuggers, ISRs) modes of operation, allowing multiple levels of access to core processor resources.

The assembly language, which takes advantage of the processor's unique architecture, offers the following advantages:

- Seamlessly integrated DSP/CPU features are optimized for both 8-bit and 16-bit operations.
- A multi-issue load/store modified-Harvard architecture, which supports two 16-bit MAC or four 8-bit ALU + two load/store + two pointer updates per cycle.
- All registers, I/O, and memory are mapped into a unified 4G byte memory space, providing a simplified programming model.
- Microcontroller features, such as arbitrary bit and bitfield manipulation, insertion, and extraction; integer operations on 8-, 16-, and 32-bit data-types; and separate user and supervisor stack pointers.
- Code density enhancements, which include intermixing of 16- and 32-bit instructions (no mode switching, no code segregation). Frequently used instructions are encoded in 16 bits.

#### **Development Tools**

The ADSP-BF53x Processor is supported with a complete set of CROSSCORE™ software and hardware development tools, including Analog Devices emulators and VisualDSP++™ development environment. The same emulator hardware that supports other Blackfin DSPs also fully emulates the ADSP-BF53x Processor.

The VisualDSP++ project management environment lets programmers develop and debug an application. This environment includes an easy to use assembler (which is based on an algebraic syntax), an archiver (librarian/library builder), a linker, a loader, a cycle-accurate instruction-level simulator, a C/C++ compiler, and a C/C++ runtime library that includes DSP and mathematical functions. A key point for these tools is C/C++ code efficiency. The compiler has been developed for efficient transla-

### ADSP-BF53x

For current information contact Analog Devices at 800/262-5643

March 2003

tion of C/C++ code to processor assembly. The processor has architectural features that improve the efficiency of compiled C/C++ code.

The VisualDSP++ debugger has a number of important features. Data visualization is enhanced by a plotting package that offers a significant level of flexibility. This graphical representation of user data enables the programmer to quickly determine the performance of an algorithm. As algorithms grow in complexity, this capability can have increasing significance on the designer's development schedule, increasing productivity. Statistical profiling enables the programmer to non intrusively poll the processor as it is running the program. This feature, unique to VisualDSP++, enables the software developer to passively gather important code execution metrics without interrupting the real-time characteristics of the program. Essentially, the developer can identify bottlenecks in software quickly and efficiently. By using the profiler, the programmer can focus on those areas in the program that impact performance and take corrective action.

Debugging both C/C++ and assembly programs with the VisualDSP++ debugger, programmers can:

- View mixed C/C++ and assembly code (interleaved source and object information).
- Insert breakpoints.
- Set conditional breakpoints on registers, memory, and stacks.
- Trace instruction execution.
- Perform linear or statistical profiling of program execution.
- Fill, dump, and graphically plot the contents of memory.
- Perform source level debugging.
- Create custom debugger windows.

The VisualDSP++ IDDE lets programmers define and manage software development. Its dialog boxes and property pages let programmers configure and manage all of the Blackfin development tools, including the color syntax highlighting in the VisualDSP++ editor. This capability permits programmers to:

- Control how the development tools process inputs and generate outputs.
- Maintain a one-to-one correspondence with the tool's command line switches.

The VisualDSP++ Kernel (VDK) incorporates scheduling and resource management tailored specifically to address the memory and timing constraints of DSP programming. These capabilities enable engineers to develop code more effectively, eliminating the need to start from the very beginning, when developing new application code. The VDK features include Threads, Critical and Unscheduled regions, Semaphores, Events, and Device flags. The VDK also supports Priority-based, Preemptive, Cooperative, and Time-Sliced scheduling approaches. In addition, the VDK was designed to be scalable. If the application does not use a specific feature, the support code for that feature is excluded from the target system.

Because the VDK is a library, a developer can decide whether to use it or not. The VDK is integrated into the VisualDSP++ development environment, but can also be used via standard command line tools. When the VDK is used, the development environment assists the developer with many error-prone tasks and assists in managing system resources, automating the generation of various VDK based objects, and visualizing the system state, when debugging an application that uses the VDK.

VCSE is Analog Devices technology for creating, using, and reusing software components (independent modules of substantial functionality) to quickly and reliably assemble software applications. Download components from the Web and drop them into the application. Publish component archives from within VisualDSP++. VCSE supports component implementation in C/C++ or assembly language.

Use the Expert Linker to visually manipulate the placement of code and data on the embedded system. View memory utilization in a color-coded graphical form, easily move code and data to different areas of the processor or external memory with the drag of the mouse, examine run time stack and heap usage. The Expert Linker is fully compatible with existing Linker Definition File (LDF), allowing the developer to move between the graphical and textual environments.

Analog Devices emulators use the IEEE 1149.1 JTAG Test Access Port of the ADSP-BF53x Processor processor to monitor and control the target board processor during emulation. The emulator provides full speed emulation, allowing inspection and modification of memory, registers, and processor stacks. Non intrusive in-circuit emulation is assured by the use of the processor's JTAG interface—the emulator does not affect target system loading or timing.

In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the Blackfin processor family. Hardware tools include Blackfin processor PC plug-in cards. Third party software tools include DSP libraries, real-time operating systems, and block diagram design tools.

# Designing an Emulator-Compatible Processor Board (Target)

The Analog Devices family of emulators are tools that every system developer needs to test and debug hardware and software systems. Analog Devices has supplied an IEEE 1149.1 JTAG Test Access Port (TAP) on each JTAG processor. The emulator uses the TAP to access the internal features of the processor, allowing the developer to load code, set breakpoints, observe variables, observe memory, and examine registers. The processor must be halted to send data and commands, but once an operation has been completed by the emulator, the processor system is set running at full speed with no impact on system timing.

To use these emulators, the target board must include a header that connects the processor's JTAG port to the emulator.

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

For details on target board design issues including mechanical layout, single processor connections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, see the *EE-68: Analog Devices JTAG Emulation Technical Reference* on the Analog Devices web site (www.analog.com)—use site search on "EE-68." This document is updated regularly to keep pace with improvements to emulator support.

#### PIN DESCRIPTIONS

ADSP-BF53x Processor pin definitions are listed in Table 9.

In order to maintain maximum functionality and reduce package size and pin count, some pins have dual, multiplexed functionality. In cases where pin functionality is reconfigurable, the default state is shown in plain text, while alternate functionality is shown in italics.

Table 9. Pin Descriptions

| Pin Name                               | I/O    | Function                                                               |
|----------------------------------------|--------|------------------------------------------------------------------------|
| Memory Interface                       | •      |                                                                        |
| ADDR19–1                               | О      | Address Bus for Async/Sync Access                                      |
| DATA15-0                               | I/O    | Data Bus for Async/Sync Access                                         |
| ABE1-0/SDQM1-0                         | О      | Byte Enables/Data Masks for Async/Sync Access                          |
| $\overline{BR}^{\scriptscriptstyle 1}$ | I      | Bus Request                                                            |
| $\overline{\mathrm{BG}}$               | 0      | Bus Grant                                                              |
| BGH                                    | О      | Bus Grant Hang                                                         |
| Asynchronous Memory Contro             | l      |                                                                        |
| $\overline{\text{AMS3-0}}$             | О      | Bank Select                                                            |
| $ARDY^2$                               | I      | Hardware Ready Control                                                 |
| $\overline{AOE}$                       | О      | Output Enable                                                          |
| ĀRĒ                                    | О      | Read Enable                                                            |
| <del>AWE</del>                         | О      | Write Enable                                                           |
| Synchronous Memory Control             | 1      |                                                                        |
| SRAS                                   | O      | Row Address Strobe                                                     |
| <u>SCAS</u>                            | О      | Column Address Strobe                                                  |
| $\overline{\text{SWE}}$                | О      | Write Enable                                                           |
| SCKE                                   | О      | Clock Enable                                                           |
| CLKOUT                                 | 0      | Clock Output                                                           |
| SA10                                   | 0      | A10 Pin                                                                |
| SMS                                    | 0      | Bank Select                                                            |
| Timers                                 | l .    |                                                                        |
| TMR0                                   | I/O    | Timer 0                                                                |
| TMR1/PPI_FS1                           | I/O    | Timer 1/PPI Frame Sync1                                                |
| TMR2/PPI_FS2                           | I/O    | Timer 2/PPI Frame Sync2                                                |
| Parallel Peripheral Interface Po       | rt/GPI | TO                                                                     |
| PF0/ <del>SPISS</del>                  | I/O    | Programmable Flag 0/SPI Slave Select Input                             |
| PF1/SPISEL1/TMRCLK                     | I/O    | Programmable Flag 1/SPI Slave Select Enable 1/External Timer Reference |
| PF2/SPISEL2                            | I/O    | Programmable Flag 2/SPI Slave Select Enable 2                          |
| PF3/SPISEL3/PPI_FS3                    | I/O    | Programmable Flag 3/SPI Slave Select Enable 3/PPI Frame Sync 3         |
| PF4/SPISEL4/PPI15                      | I/O    | Programmable Flag 4/SPI Slave Select Enable 4 / PPI 15                 |
| PF5/SPISEL5/PPI14                      | I/O    | Programmable Flag 5/SPI Slave Select Enable 5 / PPI 14                 |
| PF6/SPISEL6/PPI13                      | I/O    | Programmable Flag 6/SPI Slave Select Enable 6 / PPI 13                 |
| PF7/SPISEL7/PPI12                      | I/O    | Programmable Flag 7/SPI Slave Select Enable 7 / PPI 12                 |
| PF8/ <i>PPI11</i>                      | I/O    | Programmable Flag 8/PPI 11                                             |
| PF9/ <i>PPI10</i>                      | I/O    | Programmable Flag 9/PPI 10                                             |
| PF10/ <i>PPI9</i>                      | I/O    | Programmable Flag 10/PPI 9                                             |
| PF11/ <i>PPI8</i>                      | I/O    | Programmable Flag 11/PPI 8                                             |
| PF12/ <i>PPI7</i>                      | I/O    | Programmable Flag 12/PPI 7                                             |
| PF13/ <i>PPI6</i>                      | I/O    | Programmable Flag 13/PPI 6                                             |
| PF14/ <i>PPI5</i>                      | I/O    | Programmable Flag 14/PPI 5                                             |
| PF15/ <i>PPI4</i>                      | I/O    | Programmable Flag 15/PPI 4                                             |
|                                        | 1,0    | 12                                                                     |

# ADSP-BF53x

For current information contact Analog Devices at 800/262-5643

March 2003

Table 9. Pin Descriptions (Continued)

| Pin Name          | I/O | Function                       |
|-------------------|-----|--------------------------------|
| PPI3-0            | I/O | PPI3-0                         |
| PPI_CLK           | I   | PPI Clock                      |
| Serial Ports      |     |                                |
| RSCLK0            | I/O | SPORT0 Receive Serial Clock    |
| RFS0              | I/O | SPORT0 Receive Frame Sync      |
| DR0PRI            | I   | SPORT0 Receive Data Primary    |
| DR0SEC            | I   | SPORT0 Receive Data Secondary  |
| TSCLK0            | I/O | SPORT0 Transmit Serial Clock   |
| TFS0              | I/O | SPORT0 Transmit Frame Sync     |
| DT0PRI            | O   | SPORT0 Transmit Data Primary   |
| DT0SEC            | O   | SPORT0 Transmit Data Secondary |
| RSCLK1            | I/O | SPORT1 Receive Serial Clock    |
| RFS1              | I/O | SPORT1 Receive Frame Sync      |
| DR1PRI            | I   | SPORT1 Receive Data Primary    |
| DR1SEC            | I   | SPORT1 Receive Data Secondary  |
| TSCLK1            | I/O | SPORT1 Transmit Serial Clock   |
| TFS1              | I/O | SPORT1 Transmit Frame Sync     |
| DT1PRI            | O   | SPORT1 Transmit Data Primary   |
| DT1SEC            | О   | SPORT1 Transmit Data Secondary |
| SPI Port          |     |                                |
| MOSI              | I/O | Master Out Slave In            |
| MISO              | I/O | Master In Slave Out            |
| SCK               | I/O | SPI Clock                      |
| UART Port         |     |                                |
| RX                | I   | UART Receive                   |
| TX                | O   | UART Transmit                  |
| Real Time Clock   |     |                                |
| $RTXI^2$          | I   | RTC Crystal Input              |
| RTXO              | O   | RTC Crystal Output             |
| JTAG Port         | ı   |                                |
| TCK               | I   | JTAG Clock                     |
| TDO               | O   | JTAG Serial Data Out           |
| TDI               | I   | JTAG Serial Data In            |
| TMS               | I   | JTAG Mode Select               |
| TRST              | I   | JTAG Reset                     |
| EMU               | О   | Emulation Output               |
| Clock             |     |                                |
| CLKIN             | I   | Clock/Crystal Input            |
| XTAL              | O   | Crystal Output                 |
| Mode Controls     |     |                                |
| RESET             | I   | Reset                          |
| $NMI^2$           | I   | Non-maskable Interrupt         |
| BMODE1-0          | I   | Boot Mode Strap                |
| Voltage Regulator |     | 1                              |
| VROUT1-0          | О   | External FET Drive             |
|                   | 1   | 1                              |

| March 2003 | For current information contact Analog Devices at 800/262-5643 | ADSP-BF53x |
|------------|----------------------------------------------------------------|------------|
|------------|----------------------------------------------------------------|------------|

#### Table 9. Pin Descriptions (Continued)

| Pin Name          | I/O | Function                     |
|-------------------|-----|------------------------------|
| Supplies          |     |                              |
| $ m V_{ m DDEXT}$ | P   | I/O Power Supply             |
| $ m V_{DDINT}$    | P   | Core Power Supply            |
| $ m V_{DDRTC}$    | P   | Real Time Clock Power Supply |
| GND               | G   | External Ground              |

<sup>&</sup>lt;sup>1</sup>This pin should always be pulled HIGH when not used.

<sup>&</sup>lt;sup>2</sup>This pin should always be pulled LOW when not used.

# ADSP-BF53x SPECIFICATIONS

For current information contact Analog Devices at 800/262-5643

March 2003

### RECOMMENDED OPERATING CONDITIONS

| Parameter <sup>1</sup>           | Parameter                                                             | Minimum | Nominal    | Maximum | Unit |
|----------------------------------|-----------------------------------------------------------------------|---------|------------|---------|------|
| $ m V_{DDINT}$                   | Internal Supply Voltage                                               | 0.7     | 1.2        | 1.26    | V    |
| $ m V_{ m DDEXT}$                | External Supply Voltage                                               | 2.25    | 2.5 or 3.3 | 3.6     | V    |
| $V_{	ext{ddrtc}}$                | Real Time Clock Power Supply Voltage                                  | 2.25    |            | 3.6     | V    |
| $ m V_{IH}$                      | High Level Input Voltage <sup>2</sup> , @ V <sub>DDEXT</sub> =maximum | 2.0     |            | 3.6     | V    |
| $ m V_{\scriptscriptstyle IL}$   | Low Level Input Voltage <sup>2</sup> , @ V <sub>DDEXT</sub> =minimum  | -0.3    |            | 0.6     | V    |
| $T_{\scriptscriptstyle AMBIENT}$ | Ambient Operating Temperature                                         |         |            |         |      |
|                                  | Industrial                                                            | -40     |            | 85      | °C   |
|                                  | Commercial                                                            | 0       |            | 70      | °C   |

<sup>&</sup>lt;sup>1</sup>Specifications subject to change without notice.

### **ELECTRICAL CHARACTERISTICS**

| Parameter <sup>1</sup>                         |                                          | <b>Test Conditions</b>                                  | Minimum | Maximum | Unit |
|------------------------------------------------|------------------------------------------|---------------------------------------------------------|---------|---------|------|
| $V_{\text{OH}}$                                | High Level Output Voltage <sup>2</sup>   | $@V_{DDEXT} = 3.0V,$                                    | 2.4     |         | V    |
|                                                |                                          | $I_{OH} = -0.5 \text{ mA}$                              |         |         |      |
| $ m V_{OL}$                                    | Low Level Output Voltage <sup>2</sup>    | $@V_{\text{DDEXT}} = 3.0\text{V},$                      |         | 0.4     | V    |
|                                                |                                          | $I_{OL} = 2.0 \text{ mA}$                               |         |         |      |
| $\mathbf{I}_{	ext{IH}}$                        | High Level Input Current <sup>3</sup>    | $@V_{\text{DDEXT}} = \text{maximum},$                   |         | TBD     | μΑ   |
| _                                              |                                          | $V_{IN} = V_{DD}$ maximum                               |         |         |      |
| $\mathbf{I}_{\scriptscriptstyle{\mathrm{IL}}}$ | Low Level Input Current <sup>4</sup>     | $@V_{DDEXT} = maximum,$                                 |         | TBD     | μA   |
| т                                              | T1 C 1 1 C 14                            | $V_{IN} = 0 V$                                          |         | TDD     |      |
| $I_{OZH}$                                      | Three-State Leakage Current <sup>4</sup> |                                                         |         | TBD     | μΑ   |
| т                                              | Three-State Leakage Current <sup>5</sup> | $V_{IN} = V_{DD}$ maximum<br>$(a) V_{DDEXT} = maximum,$ |         | TBD     |      |
| $I_{OZL}$                                      | Tillee-State Leakage Current             | $V_{\text{DDEXT}} = 0 \text{ V}$                        |         | TBD     | μΑ   |
| $C_{IN}$                                       | Input Capacitance <sup>5, 6</sup>        | $f_{IN} = 1 \text{ MHz},$                               |         | TBD     | pF   |
| -114                                           |                                          | $T_{\text{CASE}} = 25^{\circ}\text{C},$                 |         |         | F -  |
|                                                |                                          | $V_{IN} = 2.5 \text{ V}$                                |         |         |      |

<sup>&</sup>lt;sup>1</sup>Specifications subject to change without notice.

 $<sup>^2</sup>$ The ADSP-BF53x Processor is 3.3 V tolerant (always accepts up to 3.6 V maximum  $V_{IH}$ ), but voltage compliance (on outputs,  $V_{OH}$ ) depends on the input  $V_{DDEXT}$ , because  $V_{OH}$  (maximum) approximately equals  $V_{DDEXT}$  (maximum). This 3.3 V tolerance applies to bi-directional pins (DATA15-0, TMR2-0, PF15-0, PPI3-0, RSCLK1-0, TSCLK1-0, RFS1-0, TFS1-0, MOSI, MISO, SCK) and input only pins ( $\overline{BR}$ , ARDY, PPI\_CLK, DR0PRI, DR0SEC, DR1PRI, DR1SEC, RX, RTXI, TCK, TDI, TMS,  $\overline{TRST}$ , CLKIN,  $\overline{RESET}$ , NMI, and BMODE1-0).

<sup>&</sup>lt;sup>2</sup>Applies to output and bidirectional pins.

<sup>&</sup>lt;sup>3</sup>Applies to input pins.

<sup>&</sup>lt;sup>4</sup>Applies to three-statable pins.

<sup>&</sup>lt;sup>5</sup>Applies to all signal pins.

<sup>&</sup>lt;sup>6</sup>Guaranteed, but not tested.

March 2003

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### **ABSOLUTE MAXIMUM RATINGS**

| Internal (Core) Supply Voltage $(V_{DDINT}) \dots -0.3 \text{ V to } + 1.5 \text{ V}$ |
|---------------------------------------------------------------------------------------|
| External (I/O) Supply Voltage <sup>1</sup> ( $V_{DDEXT}$ ) $-0.3$ V to $+4.0$ V       |
| Input Voltage¹                                                                        |
| Output Voltage Swing <sup>1</sup> 0.5 V to V <sub>DDEXT</sub> + 0.5 V                 |
| Load Capacitance <sup>1,2</sup>                                                       |
| Core Clock (CCLK) <sup>1</sup>                                                        |
| ADSP-BF533600 MHz                                                                     |
| ADSP-BF532/BF531400 MHz                                                               |
| Peripheral Clock (SCLK) <sup>1</sup>                                                  |
| Storage Temperature Range <sup>1</sup> 65°C to +150°C                                 |
| Lead Temperature (5 seconds) <sup>1</sup>                                             |

#### **ESD SENSITIVITY**

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADSP-BF53x Processor features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



<sup>&</sup>lt;sup>1</sup>Stresses greater than those listed above may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

 $<sup>^2</sup>$  For proper SDRAM controller operation, the maximum load capacitance is 50 pF (at 3.3V) or 30 pF (at 2.5V) for ADDR, DATA,  $\overline{ABE}/SDQM$ , CLKOUT, SCKE, SA10,  $\overline{SRAS}$ ,  $\overline{SCAS}$ ,  $\overline{SWE}$ , and  $\overline{SMS}$ .

# ADSP-BF53x

For current information contact Analog Devices at 800/262-5643

**March 2003** 

# **TIMING SPECIFICATIONS**

Table 10 and Table 12 describe the timing requirements for the ADSP-BF53x Processor clocks. Take care in selecting MSEL, SSEL, and CSEL ratios so as not to exceed the maximum core clock, system clock and Voltage Controlled Oscillator (VCO) operating frequencies, as described in *ABSOLUTE MAXIMUM RATINGS*. Table 12 describes Phase-Locked Loop operating conditions.

Table 10. Core and System Clock Requirements—ADSP-BF533

| Parameter            |                                                  | Minimum Maximum                          | Unit |
|----------------------|--------------------------------------------------|------------------------------------------|------|
| t <sub>CCLK1.2</sub> | Core Cycle Period (V <sub>DDINT</sub> =1.2 V-5%) | 1.67                                     | ns   |
| t <sub>CCLK1.1</sub> | Core Cycle Period (V <sub>DDINT</sub> =1.1 V-5%) | TBD                                      | ns   |
| $t_{CCLK1.0}$        | Core Cycle Period (V <sub>DDINT</sub> =1.0 V-5%) | TBD                                      | ns   |
| t <sub>CCLK0.9</sub> | Core Cycle Period (V <sub>DDINT</sub> =0.9 V-5%) | TBD                                      | ns   |
| t <sub>CCLK0.8</sub> | Core Cycle Period (V <sub>DDINT</sub> =0.8 V-5%) | TBD                                      | ns   |
| t <sub>CCLK0.7</sub> | Core Cycle Period (V <sub>DDINT</sub> =0.7 V-5%) | TBD                                      | ns   |
| $t_{SCLK}$           | System Clock Period                              | Maximum of (7.5 or t <sub>CCLKNN</sub> ) | ns   |

Table 11. Core and System Clock Requirements—ADSP-BF532/531

| Parameter            |                                                  | Minimum                           | Maximum | Unit |
|----------------------|--------------------------------------------------|-----------------------------------|---------|------|
| t <sub>CCLK1.2</sub> | Core Cycle Period (V <sub>DDINT</sub> =1.2 V-5%) | 2.5                               |         | ns   |
| t <sub>CCLK1.1</sub> | Core Cycle Period (V <sub>DDINT</sub> =1.1 V-5%) | TBD                               |         | ns   |
| t <sub>CCLK1.0</sub> | Core Cycle Period (V <sub>DDINT</sub> =1.0 V-5%) | TBD                               |         | ns   |
| t <sub>CCLK0.9</sub> | Core Cycle Period (V <sub>DDINT</sub> =0.9 V-5%) | TBD                               |         | ns   |
| t <sub>CCLK0.8</sub> | Core Cycle Period (V <sub>DDINT</sub> =0.8 V-5%) | TBD                               |         | ns   |
| t <sub>CCLK0.7</sub> | Core Cycle Period (V <sub>DDINT</sub> =0.7 V-5%) | TBD                               |         | ns   |
| $t_{ m SCLK}$        | System Clock Period                              | Maximum of (7.5 or $t_{CCLKNN}$ ) |         | ns   |

Table 12. Phase-Locked Loop Operating Conditions

| Parameter                                     | Minimum | Maximum      | Unit |
|-----------------------------------------------|---------|--------------|------|
| Voltage Controlled Oscillator (VCO) Frequency | 50      | Maximum CCLK | MHz  |

March 2003

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### Clock and Reset Timing

Table 13 and Figure 11 describe clock and reset operations. Per ABSOLUTE MAXIMUM RATINGS on Page 19, combinations of CLKIN and clock multipliers must not select core/peripheral clocks in excess of 600/133 MHz.

Table 13. Clock and Reset Timing

| Parame               | Parameter                                  |               | Maximum | Unit |
|----------------------|--------------------------------------------|---------------|---------|------|
| Timing I             | Requirements                               |               |         |      |
| $t_{ m CKIN}$        | CLKIN Period                               | 30.0          | 100.0   | ns   |
| $t_{\text{CKINL}}$   | CLKIN Low Pulse <sup>1</sup>               | 10.0          |         | ns   |
| $t_{CKINH}$          | CLKIN High Pulse <sup>1</sup>              | 10.0          |         | ns   |
| $t_{\text{WRST}} \\$ | RESET Asserted Pulsewidth Low <sup>2</sup> | $11 t_{CKIN}$ |         | ns   |
| Switchin             | ng Characteristics                         |               |         |      |
| $t_{\text{SCLK}} \\$ | CLKOUT Period <sup>3</sup>                 | 7.5           |         | ns   |

<sup>&</sup>lt;sup>1</sup>Applies to bypass mode and non-bypass mode.

<sup>&</sup>lt;sup>3</sup>The figure below shows a x2 ratio between t<sub>CKIN</sub> and t<sub>SCLK</sub>, but the ratio has many programmable options. For more information, see the System Design chapter of the *ADSP-BF533 Processor Hardware Reference*.



Figure 11. Clock and Reset Timing

<sup>&</sup>lt;sup>2</sup> Applies after power-up sequence is complete. At power-up, the processor's internal phase-locked loop requires no more than 2000 CLKIN cycles, while RESET is asserted, assuming stable power supplies and CLKIN (not including start-up time of external clock oscillator).

For current information contact Analog Devices at 800/262-5643

**March 2003** 

Asynchronous Memory Read Cycle Timing

Table 14. Asynchronous Memory Read Cycle Timing

| Parameter    |                                        | Minimum | Maximum | Unit |
|--------------|----------------------------------------|---------|---------|------|
| Timing I     | Requirements                           |         |         |      |
| $t_{SDAT}$   | DATA15-0 Setup Before CLKOUT           | 2.1     |         | ns   |
| $t_{HDAT}$   | DATA15-0 Hold After CLKOUT             | 0.8     |         | ns   |
| $t_{SARDY}$  | ARDY Setup Before CLKOUT               | 5.5     |         | ns   |
| $t_{HARDY}$  | ARDY Hold After CLKOUT                 | 0.0     |         | ns   |
| Switchin     | ng Characteristic                      |         |         |      |
| $t_{DO}$     | Output Delay After CLKOUT <sup>1</sup> |         | 6.0     | ns   |
| $t_{\rm HO}$ | Output Hold After CLKOUT <sup>1</sup>  | 0.8     |         | ns   |

 $<sup>^{1}</sup>$ Output pins include  $\overline{AMS3-0}$ ,  $\overline{ABE1-0}$ , ADDR19-1,  $\overline{AOE}$ ,  $\overline{ARE}$ .



Figure 12. Asynchronous Memory Read Cycle Timing

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### Asynchronous Memory Write Cycle Timing

Table 15. Asynchronous Memory Write Cycle Timing

| Parame                        | eter                                   | Minimum | Maximum | Unit |
|-------------------------------|----------------------------------------|---------|---------|------|
| Timing .                      | Requirements                           |         |         |      |
| t <sub>SARDY</sub>            | ARDY Setup Before CLKOUT               | 5.5     |         | ns   |
| $t_{\text{HARDY}}$            | ARDY Hold After CLKOUT                 | 0.0     |         | ns   |
| $t_{ m DDAT}$                 | DATA15-0 Disable After CLKOUT          |         | 6.0     | ns   |
| $\mathbf{t}_{\mathrm{ENDAT}}$ | DATA15-0 Enable After CLKOUT           | 1.0     |         | ns   |
| Switchin                      | ng Characteristic                      |         |         |      |
| $t_{DO}$                      | Output Delay After CLKOUT <sup>1</sup> |         | 6.0     | ns   |
| $t_{HO}$                      | Output Hold After CLKOUT <sup>1</sup>  | 0.8     |         | ns   |

<sup>&</sup>lt;sup>1</sup>Output pins include  $\overline{AMS}$ 3-0,  $\overline{ABE1}$ - $\overline{0}$ , ADDR19-1, DATA15-0,  $\overline{AOE}$ ,  $\overline{AWE}$ .



Figure 13. Asynchronous Memory Write Cycle Timing

For current information contact Analog Devices at 800/262-5643

March 2003

SDRAM Interface Timing

**Table 16. SDRAM Interface Timing** 

| Parame                   | Parameter                                           |     | Maximum | Unit |
|--------------------------|-----------------------------------------------------|-----|---------|------|
| Timing I                 | Requirement                                         |     |         |      |
| $t_{SSDAT}$              | DATA Setup Before CLKOUT                            | 2.1 |         | ns   |
| $t_{\scriptsize{HSDAT}}$ | DATA Hold After CLKOUT                              | 0.8 |         | ns   |
| Switchin                 | ng Characteristic                                   |     |         |      |
| $t_{\text{SCLK}}$        | CLKOUT Period                                       | 7.5 |         | ns   |
| $t_{\text{SCLKH}}$       | CLKOUT Width High                                   | 2.5 |         | ns   |
| $t_{\text{SCLKL}}$       | CLKOUT Width Low                                    | 2.5 |         | ns   |
| $t_{ m DCAD}$            | Command, ADDR, Data Delay After CLKOUT <sup>1</sup> |     | 6.0     | ns   |
| $t_{ m HCAD}$            | Command, ADDR, Data Hold After CLKOUT <sup>1</sup>  | 0.8 |         | ns   |
| $t_{ m DSDAT}$           | Data Disable After CLKOUT                           |     | 6.0     | ns   |
| t <sub>ENSDAT</sub>      | Data Enable After CLKOUT                            | 1.0 |         | ns   |

<sup>&</sup>lt;sup>1</sup>Command pins include:  $\overline{SRAS}$ ,  $\overline{SCAS}$ ,  $\overline{SWE}$ , SDQM,  $\overline{SMS}$ , SA10, SCKE.



NOTE: COMMAND =  $\overline{SRAS}$ ,  $\overline{SCAS}$ ,  $\overline{SWE}$ , SDQM,  $\overline{SMS}$ , SA10, SCKE.

Figure 14. SDRAM Interface Timing

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### External Port Bus Request and Grant Cycle Timing

Table 17 and Figure 15 describe external port bus request and bus grant operations.

Table 17. External Port Bus Request and Grant Cycle Timing

| Para                                  | Parameter, 1, 2                                                                      |     | Maximum | Unit |
|---------------------------------------|--------------------------------------------------------------------------------------|-----|---------|------|
| Timin                                 | g Requirements                                                                       |     |         |      |
| $t_{BS}$                              | BR asserted to CLKOUT high setup                                                     | 4.6 |         | ns   |
| $t_{\scriptscriptstyle BH}$           | CLKOUT high to $\overline{BR}$ de-asserted hold time                                 | 0.0 |         | ns   |
| Switch                                | hing Characteristics                                                                 |     |         |      |
| $t_{\scriptscriptstyle{\mathrm{SD}}}$ | CLKOUT high to $\overline{xMS}$ , address, and $\overline{RD}/\overline{WR}$ disable |     | 4.3     | ns   |
| $t_{\rm SE}$                          | CLKOUT low to $\overline{xMS}$ , address, and $\overline{RD}/\overline{WR}$ enable   |     | 4.0     | ns   |
| $t_{ m DBG}$                          | CLKOUT high to $\overline{BG}$ asserted setup                                        |     | 2.2     | ns   |
| $t_{\rm EBG}$                         | CLKOUT high to $\overline{BG}$ de-asserted hold time                                 |     | 2.2     | ns   |
| $t_{\mathrm{DBH}}$                    | CLKOUT high to BGH asserted setup                                                    |     | 2.4     | ns   |
| $\mathbf{t}_{\mathrm{EBH}}$           | CLKOUT high to $\overline{BGH}$ de-asserted hold time                                |     | 2.4     | ns   |

<sup>&</sup>lt;sup>1</sup>These are preliminary timing parameters that are based on worst-case operating conditions.

<sup>&</sup>lt;sup>2</sup>The pad loads for these timing parameters are 20 pF.



Figure 15. External Port Bus Request and Grant Cycle Timing

For current information contact Analog Devices at 800/262-5643

March 2003

#### Parallel Peripheral Interface Timing

Table 18 and Figure 16 on page 26, Figure 17 on page 27, and Figure 18 on page 27 describe Parallel Peripheral Interface operations.

Table 18. Parallel Peripheral Interface Timing

| Parame                     | eter                                                    | Minimum | Maximum | Unit            |
|----------------------------|---------------------------------------------------------|---------|---------|-----------------|
| Timing .                   | Requirements                                            |         |         |                 |
| $t_{\text{PCLKW}}$         | PPI_CLK Width                                           |         |         |                 |
|                            | GP Frame Capture and GP Input Modes                     | 6.0     |         | ns              |
|                            | GP Output Mode                                          | 10.0    |         | ns              |
| $t_{\text{PCLK}}$          | PPI_CLK Period <sup>1</sup>                             |         |         |                 |
|                            | GP Frame Capture and GP Input Modes                     | 15.0    |         | ns              |
|                            | GP Output Mode                                          | 25.0    |         | ns              |
| Timing 1                   | Requirements - GP Input and Frame Capture Modes         |         |         |                 |
| $t_{\text{SDRE}}$          | Receive Data Setup Before PPI_CLK <sup>2</sup>          | 3.0     |         | ns              |
| $t_{ m HDRE}$              | Receive Data Hold After PPI_CLK <sup>2</sup>            | 3.0     |         | ns              |
| $t_{\scriptsize IDFSE}$    | FS Input Delay After PPI_CLK                            |         | 3.0     | ns              |
| $t_{\rm IFS1D}$            | Delay Between FS1 Assertion and Valid Data (Input Mode) | 0       | 65535   | PPI_CLK periods |
| Switchin                   | g Characteristics - GP Output and Frame Capture Modes   |         |         |                 |
| $t_{\text{ODFSE}}$         | Output FS Delay After PPI_CLK <sup>3</sup>              |         | 12.0    | ns              |
| $t_{ m DDTE}$              | Transmit Data Delay After PPI_CLK <sup>3</sup>          |         | 12.0    | ns              |
|                            | (GP Output Mode)                                        |         |         |                 |
| $\mathbf{t}_{\text{HDTE}}$ | Transmit Data Hold After PPI_CLK <sup>3</sup>           | 5.0     |         | ns              |
| $t_{ m OFS1D}$             | Delay Between FS1 Assertion and Valid Data              | 1       | 65536   | PPI_CLK periods |
| t <sub>FS12</sub>          | Delay Between FS2 and FS1 Assertion <sup>4</sup>        | 0       |         | PPI_CLK periods |

 $<sup>^{1}</sup>$ PPI\_CLK frequency cannot exceed  $f_{SCLK}/2$ 

<sup>&</sup>lt;sup>4</sup>FS2 period must be an integer multiple of FS1 period.



NOTES: CLOCK AND FRAME SYNC POLARITIES ARE PROGRAMMABLE. PPI\_DELAY = 0 IN THIS FIGURE. ELEMENT 1 IS THE FIRST DATA WORD FRAMED BY THE PPI\_FS1 EDGE SHOWN. ELEMENT N BELONGS TO THE PREVIOUS FRAME.

Figure 16. GP Output Mode and Frame Capture Timing

<sup>&</sup>lt;sup>2</sup>Referenced to sample edge.

<sup>&</sup>lt;sup>3</sup>Referenced to drive edge.

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x



NOTES: CLOCK AND FRAME SYNC POLARITIES ARE PROGRAMMABLE. PPI\_DELAY = 01N THIS FIGURE. ELEMENT 1 IS THE FIRST DATA WORD FRAMED BY THE PPI\_FS1 EDGE SHOWN. ELEMENT N BELONGS TO THE PREVIOUS FRAME.

Figure 17. GP Input Timing



Figure 18. General Purpose Frame Capture and Output Mode Timing

For current information contact Analog Devices at 800/262-5643

March 2003

Serial Ports

Table 19. Serial Ports-External Clock

| Parame                             | ter                                           | Minimum | Maximum | Unit |
|------------------------------------|-----------------------------------------------|---------|---------|------|
| Timing I                           | Requirements                                  |         |         |      |
| t <sub>SFSE</sub>                  | TFS/RFS Setup Before TSCLK/RSCLK <sup>1</sup> | 3.0     |         | ns   |
| $t_{HFSE}$                         | TFS/RFS Hold After TSCLK/RSCLK <sup>1</sup>   | 3.0     |         | ns   |
| $t_{ m SDRE}$                      | Receive Data Setup Before RSCLK <sup>1</sup>  | 3.0     |         | ns   |
| $t_{\scriptscriptstyle	ext{HDRE}}$ | Receive Data Hold After RSCLK <sup>1</sup>    | 3.0     |         | ns   |
| t <sub>sclkew</sub>                | TSCLK/RSCLK Width                             | 4.5     |         | ns   |
| $t_{SCLKE}$                        | TSCLK/RSCLK Period                            | 15.0    |         | ns   |

<sup>&</sup>lt;sup>1</sup>Referenced to sample edge.

Table 20. Serial Ports-Internal Clock

| Parameter           |                                               | Minimum | Maximum | Unit |
|---------------------|-----------------------------------------------|---------|---------|------|
| Timing              | Requirements                                  |         |         |      |
| $t_{SFSI}$          | TFS/RFS Setup Before TSCLK/RSCLK <sup>1</sup> | 6.0     |         | ns   |
| $t_{ m HFSI}$       | TFS/RFS Hold After TSCLK/RSCLK <sup>1</sup>   | 0.0     |         | ns   |
| $t_{\rm SDRI}$      | Receive Data Setup Before RSCLK <sup>1</sup>  | 6.0     |         | ns   |
| $t_{HDRI}$          | Receive Data Hold After RSCLK <sup>1</sup>    | 0.0     |         | ns   |
| t <sub>SCLKEW</sub> | TSCLK/RSCLK Width                             | 4.5     |         | ns   |
| $t_{\text{SCLKE}}$  | TSCLK/RSCLK Period                            | 15.0    |         | ns   |

<sup>&</sup>lt;sup>1</sup>Referenced to sample edge.

Table 21. Serial Ports-External Clock

| Paran                      | neter                                                                       | Minimum | Maximum | Unit |
|----------------------------|-----------------------------------------------------------------------------|---------|---------|------|
| Switch                     | ing Characteristics                                                         |         |         |      |
| $t_{\mathrm{DFSE}}$        | TFS/RFS Delay After TSCLK/RSCLK (Internally Generated TFS/RFS) <sup>1</sup> |         | 10.0    | ns   |
|                            | TFS/RFS Hold After TSCLK/RSCLK (Internally Generated TFS/RFS) <sup>1</sup>  | 0.0     |         | ns   |
|                            | Transmit Data Delay After TSCLK <sup>1</sup>                                |         | 10.0    | ns   |
| $\mathbf{t}_{\text{HDTE}}$ | Transmit Data Hold After TSCLK <sup>1</sup>                                 | 0.0     |         | ns   |

<sup>&</sup>lt;sup>1</sup>Referenced to drive edge.

Table 22. Serial Ports—Internal Clock

| Param                    | Parameter                                                                   |     | Maximum | Unit |
|--------------------------|-----------------------------------------------------------------------------|-----|---------|------|
| Switchi                  | ng Characteristics                                                          |     |         |      |
| $t_{ m DFSI}$            | TFS/RFS Delay After TSCLK/RSCLK (Internally Generated TFS/RFS) <sup>1</sup> |     | 4.0     | ns   |
| $t_{\scriptsize{HOFSI}}$ | TFS/RFS Hold After TSCLK/RSCLK (Internally Generated TFS/RFS) <sup>1</sup>  | 0.0 |         | ns   |
|                          | Transmit Data Delay After TSCLK <sup>1</sup>                                |     | 4.0     | ns   |
| $t_{\scriptsize{HDTI}}$  | Transmit Data Hold After TSCLK <sup>1</sup>                                 | 0.0 |         | ns   |
| $t_{\text{SCLKIW}}$      | TSCLK/RSCLK Width                                                           | 4.5 |         | ns   |

<sup>&</sup>lt;sup>1</sup>Referenced to drive edge.

# March 2003

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### Table 23. Serial Ports-Enable and Three-State

| Parame               | ter                                                 | Minimum | Maximum | Unit |
|----------------------|-----------------------------------------------------|---------|---------|------|
| Switchin             | g Characteristics                                   |         |         |      |
| $t_{\text{DTENE}}$   | Data Enable Delay from External TSCLK <sup>1</sup>  | 5.0     |         | ns   |
| $t_{\mathrm{DDTTE}}$ | Data Disable Delay from External TSCLK <sup>1</sup> |         | 12.0    | ns   |
| $t_{ m DTENI}$       | Data Enable Delay from Internal TSCLK               | 2.0     |         | ns   |
| $t_{\text{DDTTI}}$   | Data Disable Delay from Internal TSCLK <sup>1</sup> |         | 5.0     | ns   |

<sup>&</sup>lt;sup>1</sup>Referenced to drive edge.

#### Table 24. External Late Frame Sync

| Parame               | eter                                                                            | Minimum | Maximum | Unit |
|----------------------|---------------------------------------------------------------------------------|---------|---------|------|
| Switchir             | ng Characteristics                                                              |         |         |      |
| $t_{\text{DDTLFSE}}$ | Data Delay from Late External TFS or External RFS with MCE = 1, MFD = $0^{1,2}$ |         | 10.5    | ns   |
| $t_{\tiny DTENLFSE}$ | Data Enable from late FS or MCE = 1, MFD = $0^{1,2}$                            | 3.5     |         | ns   |

 $<sup>^{1}</sup>MCE$  = 1, TFS enable and TFS valid follow  $t_{\rm DDTENFS}$  and  $t_{\rm DDTLFSE}$ .

 $<sup>^2</sup>$ If external RFS/TFS setup to RSCLK/TSCLK >  $t_{SCLKE}/2$  then  $t_{DDTLSCK}$  and  $t_{DTENLSCK}$  apply, otherwise  $t_{DDTLFSE}$  and  $t_{DTENLFS}$  apply.

For current information contact Analog Devices at 800/262-5643

March 2003



NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.



NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK OR TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.



Figure 19. Serial Ports

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### EXTERNAL RFS WITH MCE = 1, MFD = 0



#### LATE EXTERNAL TFS



Figure 20. External Late Frame Sync (Frame Sync Setup < t<sub>SCLKE</sub>/2)

For current information contact Analog Devices at 800/262-5643

March 2003

#### EXTERNAL RFS WITH MCE=1, MFD=0



#### LATE EXTERNAL TFS



Figure 21. External Late Frame Sync (Frame Sync Setup > t<sub>SCLKE</sub>/2)

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

Serial Peripheral Interface (SPI) Port—Master Timing

Table 25 and Figure 22 describe SPI port master operations.

Table 25. Serial Peripheral Interface (SPI) Port—Master Timing

| Parame                           | ter                                                          | Minimum                 | Maximum | Unit |
|----------------------------------|--------------------------------------------------------------|-------------------------|---------|------|
| Timing I                         | Requirements                                                 |                         |         |      |
| $t_{\rm SSPID}$                  | Data input valid to SCK edge (data input setup)              | 6.0                     |         | ns   |
| $t_{\mathrm{HSPID}}$             | SCK sampling edge to data input invalid                      | 0                       |         | ns   |
| Switchin                         | g Characteristics                                            |                         |         |      |
| $t_{\scriptsize{\text{SDSCIM}}}$ | $\overline{\text{SPISELx}}$ low to first SCK edge (x=0 or 1) | 2t <sub>SCLK</sub> -1.5 |         | ns   |
| $t_{\text{SPICHM}}$              | Serial clock high period                                     | 2t <sub>SCLK</sub> -1.5 |         | ns   |
| $t_{\text{SPICLM}}$              | Serial clock low period                                      | 2t <sub>SCLK</sub> -1.5 |         | ns   |
| $t_{\text{SPICLK}}$              | Serial clock period                                          | 4t <sub>SCLK</sub> -1.5 |         | ns   |
| $t_{HDSM}$                       | Last SCK edge to $\overline{SPISELx}$ high (x=0 or 1)        | 2t <sub>SCLK</sub> -1.5 |         | ns   |
| $t_{SPITDM}$                     | Sequential transfer delay                                    | 2t <sub>SCLK</sub> -1.5 |         | ns   |
| $t_{ m DDSPID}$                  | SCK edge to data out valid (data out delay)                  | 0                       | 6       | ns   |
| $t_{\scriptsize{HDSPID}}$        | SCK edge to data out invalid (data out hold)                 | 0                       | 5       | ns   |



Figure 22. Serial Peripheral Interface (SPI) Port-Master Timing

For current information contact Analog Devices at 800/262-5643

March 2003

Serial Peripheral Interface (SPI) Port—Slave Timing Table 26 and Figure 23 describe SPI port slave operations.

Table 26. Serial Peripheral Interface (SPI) Port—Slave Timing

| Paramo                   | eter                                            | Minimum                 | Maximum | Unit |
|--------------------------|-------------------------------------------------|-------------------------|---------|------|
| Timing                   | Requirements                                    |                         |         |      |
| $t_{\scriptsize SPICHS}$ | Serial clock high period                        | 2t <sub>SCLK</sub> -1.5 |         | ns   |
| $t_{SPICLS}$             | Serial clock low period                         | $2t_{SCLK}$ -1.5        |         | ns   |
| $t_{\text{SPICLK}}$      | Serial clock period                             | $4t_{SCLK}$ -1.5        |         | ns   |
| $t_{ m HDS}$             | Last SCK edge to SPISS not asserted             | 2t <sub>SCLK</sub> -1.5 |         | ns   |
| $t_{SPITDS}$             | Sequential Transfer Delay                       | $2t_{SCLK}$ -1.5        |         | ns   |
| $t_{SDSCI}$              | SPISS assertion to first SCK edge               | 2t <sub>SCLK</sub> -1.5 |         | ns   |
| $t_{\text{SSPID}}$       | Data input valid to SCK edge (data input setup) | 1.6                     |         | ns   |
| $t_{\scriptsize{HSPID}}$ | SCK sampling edge to data input invalid         | 1.6                     |         | ns   |
| Switchin                 | ng Characteristics                              |                         |         |      |
| $t_{DSOE}$               | SPISS assertion to data out active              | 0                       | 8       | ns   |
| $t_{ m DSDHI}$           | SPISS deassertion to data high impedance        | 0                       | 8       | ns   |
| $t_{ m DDSPID}$          | SCK edge to data out valid (data out delay)     | 0                       | 10      | ns   |
| $t_{\rm HDSPID}$         | SCK edge to data out invalid (data out hold)    | 0                       | 10      | ns   |



Figure 23. Serial Peripheral Interface (SPI) Port—Slave Timing

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### Universal Asynchronous Receiver-Transmitter (UART) Port—Receive and Transmit Timing

Figure 24 describes UART port receive and transmit operations. The maximum baud rate is SCLK/16. As shown in Figure 24 there is some latency between the generation internal UART interrupts and the external data operations. These latencies are negligible at the data transmission rates for the UART.



Figure 24. UART Port—Receive and Transmit Timing

# ADSP-BF53x

For current information contact Analog Devices at 800/262-5643

March 2003

### Timer Cycle Timing

Table 27 and Figure 25 describe timer expired operations. The input signal is asynchronous in "width capture mode" and "external clock mode" and has an absolute maximum input frequency of f<sub>SCLK</sub>/2 MHz.

Table 27. Timer Cycle Timing

| Parameter                                                | Minimum | Maximum      | Unit        |
|----------------------------------------------------------|---------|--------------|-------------|
| Timing Characteristics                                   |         |              |             |
| t <sub>wL</sub> Timer Pulsewidth Input Low <sup>1</sup>  | 1       |              | SCLK cycles |
| t <sub>wh</sub> Timer Pulsewidth Input High <sup>1</sup> | 1       |              | SCLK cycles |
| Switching Characteristic                                 |         |              |             |
| t <sub>HTO</sub> Timer Pulsewidth Output <sup>2</sup>    | 1       | $(2^{32}-1)$ | SCLK cycles |

<sup>&</sup>lt;sup>1</sup>The minimum pulsewidths apply for TMRx input pins in width capture and external clock modes. They also apply to the PF1 or PPI\_CLK input pins in PWM output mode.

 $<sup>^2</sup>$ The minimum time for  $t_{HTO}$  is one cycle, and the maximum time for  $t_{HTO}$  equals (2 $^{32}$ –1) cycles.



Figure 25. Timer PWM\_OUT Cycle Timing

March 2003

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### Programmable Flags Cycle Timing

Table 28 and Figure 26 describe programmable flag operations.

Table 28. Programmable Flags Cycle Timing

| Parame             | eter                              | Minimum               | Maximum | Unit |
|--------------------|-----------------------------------|-----------------------|---------|------|
|                    | Requirement Flag input pulsewidth | t <sub>SCLK</sub> + 1 |         | ns   |
| Switchin           | ng Characteristic                 |                       |         |      |
| $t_{\mathrm{DFO}}$ | Flag output delay from CLKOUT low |                       | 6       | ns   |



Figure 26. Programmable Flags Cycle Timing

For current information contact Analog Devices at 800/262-5643

March 2003

#### JTAG Test And Emulation Port Timing

Table 29 and Figure 27 describe JTAG port operations.

**Table 29. JTAG Port Timing** 

| Parame              | Parameter                                       |    | Maximum | Unit       |
|---------------------|-------------------------------------------------|----|---------|------------|
| Timing .            | Parameters                                      |    |         |            |
| $t_{ m TCK}$        | TCK Period                                      | 20 |         | ns         |
| $t_{STAP}$          | TDI, TMS Setup Before TCK High                  | 4  |         | ns         |
| $t_{HTAP}$          | TDI, TMS Hold After TCK High                    | 4  |         | ns         |
| $t_{\rm SSYS}$      | System Inputs Setup Before TCK Low <sup>1</sup> | 4  |         | ns         |
| $t_{HSYS}$          | System Inputs Hold After TCK Low <sup>1</sup>   | 5  |         | ns         |
| $t_{\tiny TRSTW}$   | TRST Pulsewidth <sup>2</sup>                    | 4  |         | TCK cycles |
| Switchir            | ng Characteristics                              |    |         |            |
| $t_{\mathrm{DTDO}}$ | TDO Delay from TCK Low                          |    | 10      | ns         |
| $t_{DSYS}$          | System Outputs Delay After TCK Low <sup>3</sup> | 0  | 12      | ns         |

<sup>&</sup>lt;sup>1</sup>System Inputs = DATA15-0, ARDY, TMR2-0, PF15-0, PPI\_CLK, RSCLK0-1, RFS0-1, DR0PRI, DR0SEC, TSCLK0-1, TFS0-1, DR1PRI, DR1SEC, MOSI, MISO, SCK, RX, RESET, NMI, BMODE1-0, BR, PP3-0.

<sup>&</sup>lt;sup>3</sup>System Outputs=DATA15-0, ADDR19-1, ABE1-0, AOE, ARE, AWE, AMS3-0, SRAS, SCAS, SWE, SCKE, CLKOUT, SA10, SMS, TMR2-0, PF15-0, RSCLK0-1, RFS0-1, TSCLK0-1, TFS0-1, DT0PRI, DT0SEC, DT1PRI, DT1SEC, MOSI, MISO, SCK, TX, BG, BGH, PPI3-0.



Figure 27. JTAG Port Timing

<sup>&</sup>lt;sup>2</sup>50 MHz Maximum

# March 2003

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### 160-LEAD BGA PINOUT

Table 30 lists the BGA pinout by signal name. Table 31 on Page 40 lists the pinout by lead number.

Table 30. 160-Lead BGA Lead Assignment (Alphabetically by Signal)

| Signal                   | Lead<br>Number | Signal                    | Lead<br>Number | Signal  | Lead<br>Number | Signal | Lead<br>Number |
|--------------------------|----------------|---------------------------|----------------|---------|----------------|--------|----------------|
|                          |                |                           |                |         |                | _      |                |
| ABE0                     | H13            | DATA12                    | M5             | GND     | L6             | SCK    | D1             |
| ABE1                     | H12            | DATA13                    | N5             | GND     | L8             | SCKE   | B13            |
| ADDR1                    | J14            | DATA14                    | P5             | GND     | L10            | SMS    | C13            |
| ADDR10                   | M13            | DATA15                    | P4             | GND     | M4             | SRAS   | D13            |
| ADDR11                   | M14            | DATA2                     | P9             | GND     | M10            | SWE    | D12            |
| ADDR12                   | N14            | DATA3                     | M8             | GND     | P14            | TCK    | P2             |
| ADDR13                   | N13            | DATA4                     | N8             | MISO    | E2             | TDI    | M3             |
| ADDR14                   | N12            | DATA5                     | P8             | MOSI    | D3             | TDO    | N3             |
| ADDR15                   | M11            | DATA6                     | <b>M</b> 7     | NMI     | B10            | TFS0   | H3             |
| ADDR16                   | N11            | DATA7                     | N7             | PF0     | D2             | TFS1   | E1             |
| ADDR17                   | P13            | DATA8                     | P7             | PF1     | C1             | TMR0   | L2             |
| ADDR18                   | P12            | DATA9                     | <b>M</b> 6     | PF10    | A4             | TMR1   | M1             |
| ADDR19                   | P11            | DR0PRI                    | K1             | PF11    | A5             | TMR2   | K2             |
| ADDR2                    | K14            | DR0SEC                    | J2             | PF12    | B5             | TMS    | N2             |
| ADDR3                    | L14            | DR1PRI                    | G3             | PF13    | B6             | TRST   | N1             |
| ADDR4                    | J13            | DR1SEC                    | F3             | PF14    | A6             | TSCLK0 | J1             |
| ADDR5                    | K13            | DT0PRI                    | H1             | PF15    | C6             | TSCLK1 | F1             |
| ADDR6                    | L13            | DT0SEC                    | H2             | PF2     | C2             | TX     | K3             |
| ADDR7                    | K12            | DT1PRI                    | F2             | PF3     | C3             | VDDEXT | A1             |
| ADDR8                    | L12            | DT1SEC                    | E3             | PF4     | B1             | VDDEXT | C7             |
| ADDR9                    | M12            | $\overline{\mathrm{EMU}}$ | M2             | PF5     | B2             | VDDEXT | C12            |
| AMS0                     | E14            | GND                       | A10            | PF6     | В3             | VDDEXT | D5             |
| AMS1                     | F14            | GND                       | A14            | PF7     | B4             | VDDEXT | D9             |
| AMS2                     | F13            | GND                       | B11            | PF8     | A2             | VDDEXT | F12            |
| AMS3                     | G12            | GND                       | C4             | PF9     | A3             | VDDEXT | G4             |
| $\overline{AOE}$         | G13            | GND                       | C5             | PPI0    | C8             | VDDEXT | J4             |
| ARDY                     | E13            | GND                       | C11            | PPI1    | B8             | VDDEXT | J12            |
| ARE                      | G14            | GND                       | D4             | PPI2    | A7             | VDDEXT | L7             |
| <del>AWE</del>           | H14            | GND                       | D7             | PPI3    | B7             | VDDEXT | L11            |
| $\overline{\mathrm{BG}}$ | P10            | GND                       | D8             | PPI_CLK | C9             | VDDEXT | P1             |
| BGH                      | N10            | GND                       | D10            | RESET   | C10            | VDDINT | D6             |
| BMODE0                   | N4             | GND                       | D11            | RFS0    | J3             | VDDINT | E4             |
| BMODE1                   | P3             | GND                       | F4             | RFS1    | G2             | VDDINT | E11            |
| $\frac{BR}{BR}$          | D14            | GND                       | F11            | RSCLK0  | L1             | VDDINT | J11            |
| CLKIN                    | A12            | GND                       | G11            | RSCLK1  | G1             | VDDINT | L4             |
| CLKOUT                   | B14            | GND                       | H4             | RTXI    | A9             | VDDINT | L9             |
| DATA0                    | M9             | GND                       | H11            | RTXO    | A8             | VDDRTC | B9             |
| DATA1                    | N9             | GND                       | K4             | RX      | L3             | VROUT0 | A13            |
| DATA10                   | N6             | GND                       | K11            | SA10    | E12            | VROUT1 | B12            |
| DATA11                   | P6             | GND                       | L5             | SCAS    | C14            | XTAL   | A11            |

For current information contact Analog Devices at 800/262-5643

March 2003

Table 31. 160-Lead BGA Lead Assignment (Numerically by Lead Number)

| Lead   |         | Lead   |                          | Lead   |                          | Lead   |                         |
|--------|---------|--------|--------------------------|--------|--------------------------|--------|-------------------------|
| Number | Signal  | Number | Signal                   | Number | Signal                   | Number | Signal                  |
| A1     | VDDEXT  | C13    | SMS                      | H1     | DT0PRI                   | M3     | TDI                     |
| A2     | PF8     | C14    | SCAS                     | H2     | DT0SEC                   | M4     | GND                     |
| A3     | PF9     | D1     | SCK                      | H3     | TFS0                     | M5     | DATA12                  |
| A4     | PF10    | D2     | PF0                      | H4     | GND                      | M6     | DATA9                   |
| A5     | PF11    | D3     | MOSI                     | H11    | GND                      | M7     | DATA6                   |
| A6     | PF14    | D4     | GND                      | H12    | ABE1                     | M8     | DATA3                   |
| A7     | PPI2    | D5     | VDDEXT                   | H13    | $\overline{\text{ABE0}}$ | M9     | DATA0                   |
| A8     | RTXO    | D6     | VDDINT                   | H14    | $\overline{	ext{AWE}}$   | M10    | GND                     |
| A9     | RTXI    | D7     | GND                      | J1     | TSCLK0                   | M11    | ADDR15                  |
| A10    | GND     | D8     | GND                      | J2     | DR0SEC                   | M12    | ADDR9                   |
| A11    | XTAL    | D9     | VDDEXT                   | J3     | RFS0                     | M13    | ADDR10                  |
| A12    | CLKIN   | D10    | GND                      | J4     | VDDEXT                   | M14    | ADDR11                  |
| A13    | VROUT0  | D11    | GND                      | J11    | VDDINT                   | N1     | TRST                    |
| A14    | GND     | D12    | $\overline{\text{SWE}}$  | J12    | VDDEXT                   | N2     | TMS                     |
| B1     | PF4     | D13    | <b>SRAS</b>              | J13    | ADDR4                    | N3     | TDO                     |
| B2     | PF5     | D14    | $\overline{\mathrm{BR}}$ | J14    | ADDR1                    | N4     | BMODE0                  |
| B3     | PF6     | E1     | TFS1                     | K1     | DR0PRI                   | N5     | DATA13                  |
| B4     | PF7     | E2     | MISO                     | K2     | TMR2                     | N6     | DATA10                  |
| B5     | PF12    | E3     | DT1SEC                   | K3     | TX                       | N7     | DATA7                   |
| B6     | PF13    | E4     | VDDINT                   | K4     | GND                      | N8     | DATA4                   |
| B7     | PPI3    | E11    | VDDINT                   | K11    | GND                      | N9     | DATA1                   |
| B8     | PPI1    | E12    | SA10                     | K12    | ADDR7                    | N10    | $\overline{\text{BGH}}$ |
| B9     | VDDRTC  | E13    | ARDY                     | K13    | ADDR5                    | N11    | ADDR16                  |
| B10    | NMI     | E14    | <del>AMS</del> 0         | K14    | ADDR2                    | N12    | ADDR14                  |
| B11    | GND     | F1     | TSCLK1                   | L1     | RSCLK0                   | N13    | ADDR13                  |
| B12    | VROUT1  | F2     | DT1PRI                   | L2     | TMR0                     | N14    | ADDR12                  |
| B13    | SCKE    | F3     | DR1SEC                   | L3     | RX                       | P1     | VDDEXT                  |
| B14    | CLKOUT  | F4     | GND                      | L4     | VDDINT                   | P2     | TCK                     |
| C1     | PF1     | F11    | GND                      | L5     | GND                      | P3     | BMODE1                  |
| C2     | PF2     | F12    | VDDEXT                   | L6     | GND                      | P4     | DATA15                  |
| C3     | PF3     | F13    | AMS2                     | L7     | VDDEXT                   | P5     | DATA14                  |
| C4     | GND     | F14    | AMS1                     | L8     | GND                      | P6     | DATA11                  |
| C5     | GND     | G1     | RSCLK1                   | L9     | VDDINT                   | P7     | DATA8                   |
| C6     | PF15    | G2     | RFS1                     | L10    | GND                      | P8     | DATA5                   |
| C7     | VDDEXT  | G3     | DR1PRI                   | L11    | VDDEXT                   | P9     | DATA2                   |
| C8     | PPI0    | G4     | VDDEXT                   | L12    | ADDR8                    | P10    | $\overline{\text{BG}}$  |
| C9     | PPI_CLK | G11    | GND                      | L13    | ADDR6                    | P11    | ADDR19                  |
| C10    | RESET   | G12    | AMS3                     | L14    | ADDR3                    | P12    | ADDR18                  |
| C11    | GND     | G13    | AOE                      | M1     | TMR1                     | P13    | ADDR17                  |
| C12    | VDDEXT  | G14    | ARE                      | M2     | EMU                      | P14    | GND                     |

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x



Figure 28. 160-Ball Metric BGA Pin Configuration (Top View)



Figure 29. 160-Ball Metric BGA Pin Configuration (Bottom View)

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### **OUTLINE DIMENSIONS**

Dimensions in the outline dimension figure on Page 42 are shown in millimeters.

#### 160-Lead Metric Plastic Ball Grid Array (mini-BGA) (BC-160)



### 176-LEAD LQFP (ST-176-1)



#### NOTES:

- 1. DIMENSIONS IN MILLIMETERS.
- 2. ACTUAL POSITION OF EACH LEAD IS WITHIN 0.08 OF ITS IDEAL POSITION, WHEN MEASURED IN THE LATERAL DIRECTION.
- 3. CENTER DIMENSIONS ARE NOMINAL.

March 2003

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x

#### **ORDERING GUIDE**

### Table 32.

| Part Number                              | Ambient Temperature<br>Range   | Maximum<br>Instruction Rate | Operating Voltage                                                                       |
|------------------------------------------|--------------------------------|-----------------------------|-----------------------------------------------------------------------------------------|
| ADSP-BF533SKBC-600                       | 0°C to 70°C                    | 600 MHz                     | 0.7 V to 1.2 V internal, 2.5 V or 3.3 V I/O                                             |
| ADSP-BF533SBBC-500                       | -40°C to 85°C                  | 500 MHz                     | 0.7 V to 1.2 V internal, 2.5 V or 3.3 V I/O                                             |
| ADSP-BF532SBBC-400                       | -40°C to 85°C                  | 400 MHz                     | 0.7 V to 1.2 V internal, 2.5 V or 3.3 V I/O                                             |
| ADSP-BF532SBST-300                       | -40°C to 85°C                  | 300 MHz                     | 0.7 V to 1.2 V internal, 2.5 V or 3.3 V I/O                                             |
| ADSP-BF531SBBC-400<br>ADSP-BF531SBST-300 | -40°C to 85°C<br>-40°C to 85°C | 400 MHz<br>300 MHz          | 0.7 V to 1.2 V internal, 2.5 V or 3.3 V I/O 0.7 V to 1.2 V internal, 2.5 V or 3.3 V I/O |

March 2003

For current information contact Analog Devices at 800/262-5643

ADSP-BF53x