- Contains Eight D-Type Flip-Flops - Clock Enable Latched to Avoid False Clocking - Applications Include: Buffer/Storage Registers, Shift Registers, Pattern Generators - Flow-Through Architecture Optimizes PCB Layout - Center-Pin V<sub>CC</sub> and GND Configuration Minimizes High-Speed Switching Noise - EPIC™ (Enhanced-Performance Implanted CMOS) 1-µm Process - 500-mA Typical Latch-Up Immunity at 125°C - Package Options Include Plastic Small Outline Packages and Standard Plastic 300-mil DIPs | (TOP VIEW) | | | | | | | | | | | |------------|----|---|----|-------------------|--|--|--|--|--|--| | 1Q [ | 1 | U | 24 | CLKEN | | | | | | | | 2Q [ | 2 | | 23 | ] 1D | | | | | | | | 3Q [ | 3 | | 22 | ] 2D | | | | | | | | 4Q [ | 4 | | 21 | ] 3D | | | | | | | | GND [ | 5 | | 20 | ] 4D | | | | | | | | GND [ | 6 | | 19 | ] v <sub>cc</sub> | | | | | | | | GND [ | 7 | | 18 | ] v <sub>cc</sub> | | | | | | | | GND [ | 8 | | 17 | ] 5D | | | | | | | | 5Q [ | 9 | | 16 | ] 6D | | | | | | | | 6Q [ | 10 | | 15 | ] 7D | | | | | | | | 7Q [ | 11 | | 14 | ] 8D | | | | | | | | 8Q [ | 12 | | 13 | ] CLK | | | | | | | DW OR NT PACKAGE ### description These circuits are positive-edge-triggered D-type flip-flops with a clock enable input. Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse if $\overline{\text{CLKEN}}$ is low. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output. The circuits are designed to prevent false clocking by transitions at the $\overline{\text{CLKEN}}$ input. The 74AC11377 is characterized for operation from $-40^{\circ}$ C to 85°C. FUNCTION TABLE (each flip-flop) | IN | IPUTS | | OUTPUT | |-------|------------|---|----------------| | CLKEN | CLK | D | Q | | Н | Х | Х | Q <sub>0</sub> | | L | $\uparrow$ | Н | Н | | L | $\uparrow$ | L | L | | Х | L | Χ | $Q_0$ | EPIC is a trademark of Texas Instruments Incorporated. ### logic symbol<sup>†</sup> | CLKEN | 24 | G1 | ] | | |-------|----|--------------|----|----| | | 13 | | | | | CLK | - | <b>├</b> 1C2 | | | | | 23 | | 1 | 40 | | 1D | 22 | 2D | 2 | 1Q | | 2D | | - | | 2Q | | | 21 | | 3 | 20 | | 3D | 20 | | 4 | 3Q | | 4D | | | | 4Q | | | 17 | | 9 | | | 5D | 16 | | 10 | 5Q | | 6D | | | 10 | 6Q | | | 15 | | 11 | | | 7D | 14 | 1 | 12 | 7Q | | 8D | 14 | - | 12 | 8Q | <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | – 0.5 V to 7 V | |-------------------------------------------------------------------------------------------------|--------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $\dots$ - 0.5 V to V <sub>CC</sub> + 0.5 V | | Output voltage range, V <sub>O</sub> (see Note 1) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | ± 20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | $\dots \dots \pm 50 \text{ mA}$ | | Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$ | | | Continuous current through V <sub>CC</sub> or GND | $\dots \dots \pm 200 \text{ mA}$ | | Storage temperature range | | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|------------------------------------|--------------------------|------|-----|------|------| | Vcc | Supply voltage | | 3 | 5 | 5.5 | V | | | | V <sub>CC</sub> = 3 V | 2.1 | | | | | $\vee_{IH}$ | High-level input voltage | $V_{CC} = 4.5 V$ | 3.15 | | | V | | | | $V_{CC} = 5.5 V$ | 3.85 | | | | | | | V <sub>CC</sub> = 3 V | | | 0.9 | | | V <sub>IL</sub> | Low-level input voltage | $V_{CC} = 4.5 \text{ V}$ | | | 1.35 | V | | | | $V_{CC} = 5.5 V$ | | | 1.65 | | | VI | Input voltage | | 0 | | VCC | V | | ٧o | Output voltage | | 0 | | Vcc | V | | | | VCC = 3 V | | | - 4 | | | IOH | High-level output current | $V_{CC} = 4.5 V$ | | | - 24 | mA | | | | $V_{CC} = 5.5 V$ | | | -24 | | | | | V <sub>CC</sub> = 3 V | | | 12 | | | lOL | Low-level output current | V <sub>CC</sub> = 4.5 V | | | 24 | mA | | | V <sub>CC</sub> = 5.5 V | | | | 24 | | | Δt/Δν | Input transition rise or fall rate | | 0 | | 10 | ns/V | | TA | Operating free-air temperature | | - 40 | | 85 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST COMPLIANCE | Vaa | T, | 4 = 25°C | ; | MINI | MAV | LINIT | |-------------|-----------------------------------------|-------|------|----------|-------|------|--------------------------------------------------------------|-------| | FARAIVIETER | TEST CONDITIONS | Vcc | MIN | TYP | MAX | MIN | MAX | UNII | | | Ι <sub>ΟΗ</sub> = – 50 μΑ | 3 V | 2.9 | | | 2.9 | | | | | | 4.5 V | 4.4 | | | 4.4 | | | | | | 5.5 V | 5.4 | | | 5.4 | 0.1<br>0.1<br>0.1<br>0.44<br>0.44<br>1.65 | | | Vон | I <sub>OH</sub> = -4 mA | 3 V | 2.58 | | | 2.48 | | V | | | lour 24 mA | 4.5 V | 3.94 | | | 3.8 | | | | | I <sub>OH</sub> = – 24 mA | 5.5 V | 4.94 | | | 4.8 | 0.1<br>0.1<br>0.1<br>0.44<br>0.44<br>1.65<br>± 1 μΑ<br>80 μΑ | | | | $I_{OH} = -75 \text{ mA}^{\dagger}$ | 5.5 V | | | | 3.85 | | | | | I <sub>OL</sub> = 50 μA | 3 V | | | 0.1 | | 0.1 | | | | | 4.5 V | | | 0.1 | | 0.1 | | | | | 5.5 V | | | 0.1 | | 0.1 | | | $V_{OL}$ | I <sub>OL</sub> = 12 mA | 3 V | | | 0.36 | | 0.44 | V | | | lo. – 24 mA | 4.5 V | | | 0.36 | | 0.44 | | | | I <sub>OL</sub> = 24 mA | 5.5 V | | | 0.36 | | 0.1<br>0.1<br>0.1<br>0.44<br>0.44<br>1.65<br>± 1 μA<br>80 μA | | | | I <sub>OL</sub> = 75 mA <sup>†</sup> | 5.5 V | | | | | 1.65 | | | lį | $V_I = V_{CC}$ or GND | 5.5 V | | | ± 0.1 | | ± 1 | μΑ | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 8 | | 80 | μΑ | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 4 | | | | pF | <sup>&</sup>lt;sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. ## timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | | | | T <sub>A</sub> = 25°C | | MIN MAX | | UNIT | |-------------------------------|------------------------|--------------------------------|-----------------------|-----|---------|-----|------| | | | | MIN | MAX | IVIIIV | WAX | UNII | | fclock | clock Clock frequency | | 0 | 60 | 0 | 60 | MHz | | t <sub>W</sub> Pulse duration | Pulso duration | CLK high | 5 | | 5 | | ns | | | ruise duration | CLK low | 5 | | 5 | | 115 | | | | Data high | 6 | | 6 | | | | ١. | Setup time before CLK↑ | Data low | 5 | | 5 | | 20 | | t <sub>su</sub> | Setup time before CEK | CLKEN high | 9 | | 9 | | ns | | | | CLKEN low | 9 | | 9 | | | | th | Hold time after CLK↑ | CLKEN inactive or active, data | 0 | | 0 | | ns | # timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | | | | T <sub>A</sub> = 2 | 25°C | MIN | MAX | UNIT | |-------------------------------|------------------------|--------------------------------|--------------------|------|--------|-----|------| | | | | MIN MAX | | IVIIIV | WAA | UNII | | fclock | Clock frequency | | 0 | 100 | 0 | 100 | MHz | | t <sub>W</sub> Pulse duration | Pulse duration | CLK high | 5 | | 5 | | 20 | | | ruise duration | CLK low | 5 | | 5 | | ns | | | | Data high or low | 4 | | 4 | | | | t <sub>su</sub> | Setup time before CLK↑ | CLKEN high | 6 | | 6 | | ns | | | | CLKEN low | 6 | | 6 | | | | t <sub>h</sub> | Hold time after CLK↑ | CLKEN inactive or active, data | 0 | | 0 | | ns | ## switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO (OUTPUT) M | T <sub>A</sub> = 25°C | | | MIN | MAX | UNIT | |------------------|---------|---------------|-----------------------|------|------|----------|-------|------| | | (INPUT) | | MIN | TYP | MAX | ] IVIIIN | IVIAA | ONT | | f <sub>max</sub> | | | 60 | | | 60 | | MHz | | <sup>t</sup> PLH | CLK | Any Q | 4 | 9.8 | 15.7 | 4 | 17.9 | ns | | t <sub>PHL</sub> | | Ally Q | 4.9 | 11.4 | 18 | 4.9 | 19.9 | 115 | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | T, | <b>Վ = 25°</b> C | ; | MIN | MAX | UNIT | |------------------|---------|----------------|-----|------------------|------|----------|-------|------| | | (INPUT) | | MIN | TYP | MAX | ] IVIIIN | IVIAA | UNIT | | f <sub>max</sub> | | | 100 | | | 100 | | MHz | | <sup>t</sup> PLH | CLK | Any O | 3.3 | 6.6 | 9.9 | 3.3 | 11.3 | ns | | <sup>t</sup> PHL | OLK | Any Q | 4.1 | 7.8 | 11.5 | 4.1 | 12.9 | 115 | ### operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C | PARAMETER | | TEST CONDITIONS | TYP | UNIT | |-----------------|-------------------------------|-------------------------------------------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | $C_L = 50 \text{ pF}, \qquad f = 1 \text{ MHz}$ | 72 | pF | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ , $t_f = 3 \ ns$ , $t_f = 3 \ ns$ . - C. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated