August 1993 Revised April 1999 # 74VHC595 # 8-Bit Shift Register with Output Latches ## **General Description** The VHC595 is an advanced high-speed CMOS Shift Register fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. This device contains an 8-bit Serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has eight 3-STATE outputs. Separate clocks are provided for both the shift register and the storage register. The shift register has a direct-overriding clear, serial input, and serial output (standard) pins for cascading. Both the shift register and storage register use positive-edge triggered clocks. If both clocks are connected together, the shift register state will always be one clock pulse ahead of the storage register. An input protection circuit insures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages. #### **Features** - High Speed: $t_{PD} = 5.4$ ns (typ) at $V_{CC} = 5V$ - Low power dissipation: $I_{CC} = 4 \mu A \text{ (max)}$ at $T_A = 25^{\circ}C$ - High noise immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ (min) - Power down protection is provided on all inputs - Low noise: V<sub>OLP</sub> = 0.9V (typ) - Pin and function compatible with 74HC595 # **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | 74VHC595M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow | | 74VHC595SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHC595MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC595N | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0,300 Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Logic Symbol** # **Connection Diagram** # **Pin Descriptions** | Pin Names | Description | | | | | | | |---------------------------------|---------------------------------------------------|--|--|--|--|--|--| | SER | Serial Data Input | | | | | | | | SCK | Shift Register Clock Input (Active rising edge) | | | | | | | | RCK | Storage Register Clock Input (Active rising edge) | | | | | | | | SCLR | Reset Input | | | | | | | | G | 3-STATE Output Enable Input (Active LOW) | | | | | | | | Q <sub>A</sub> - Q <sub>H</sub> | Parallel Data Outputs | | | | | | | | Q' <sub>H</sub> | Serial Data Output | | | | | | | # **Truth Table** | | li | nputs | | | Function | | | | | |-----|-----|-------|------|---|--------------------------------------------------------|--|--|--|--| | SER | RCK | SCK | SCLR | G | runction | | | | | | Х | Х | Х | Х | Н | Q <sub>A</sub> thru Q <sub>H</sub> 3-STATE | | | | | | Х | Х | Х | Х | L | $\mathbf{Q}_{A}$ thru $\mathbf{Q}_{H}$ outputs enabled | | | | | | Х | Х | Х | L | L | Shift Register cleared | | | | | | | | | | | $Q'_H = 0$ | | | | | | L | Х | 1 | Н | L | Shift Register clocked | | | | | | | | | | | $Q_N = Q_n-1, Q_0 = SER = L$ | | | | | | Н | Х | 1 | Н | L | Shift Register clocked | | | | | | | | | | | $Q_N = Q_{n-1}, Q_0 = SER = H$ | | | | | | Х | 1 | Х | Н | L | Contents of Shift | | | | | | | | | | | Register transferred to<br>output latches | | | | | # **Timing Diagram** ### **Absolute Maximum Ratings**(Note 1) # o +7.0V C $-65^{\circ}C$ to $+150^{\circ}C$ 260°C Storage Temperature (T<sub>STG</sub>) Lead Temperature (T<sub>L</sub>) (Soldering, 10 seconds) # Recommended Operating Conditions (Note 2) Input Rise and Fall Time (t<sub>r</sub>, t<sub>f</sub>) $\begin{array}{c} \mbox{V}_{CC} = 3.3 \mbox{V} \; \pm 0.3 \mbox{V} \\ \mbox{V}_{CC} = 5.0 \mbox{V} \; \pm 0.5 \mbox{V} \\ \end{array} \qquad \begin{array}{c} \mbox{O} \sim 100 \; \mbox{ns/V} \\ \mbox{O} \sim 20 \; \mbox{ns/V} \end{array} \label{eq:VCC}$ Note 1: Absolute Maximum Ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside databook specifica- Note 2: Unused inputs must be held HIGH or LOW. They may not float. ### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | | | |-----------------|--------------------------|-----------------|-----------------------|-----|-------------------------------|-----------------------------------------------|-------------------|--------|------------------------------------------|--------------------------|--| | Symbol | raiametei | (V) | Min | Тур | Max | Min | Max | Ullits | Con | | | | V <sub>IH</sub> | HIGH Level | 2.0 | 1.50 | | | 1.50 | | V | | | | | | Input Voltage | 3.0 - 5.5 | 0.7 V <sub>CC</sub> | | | 0.7 V <sub>CC</sub> | | v | | | | | V <sub>IL</sub> | LOW Level | 2.0 | | | 0.50 | | 0.50 | V | | | | | | Input Voltage | 3.0 - 5.5 | | | $0.3\mathrm{V}_{\mathrm{CC}}$ | | $0.3 V_{\rm CC}$ | v | | | | | V <sub>OH</sub> | HIGH Level | 2.0 | 1.9 | 2.0 | | 1.9 | | | $V_{IN} = V_{IH}$ | $I_{OH} = -50 \mu A$ | | | | Output Voltage | 3.0 | 2.9 | 3.0 | | 2.9 | | V | or V <sub>IL</sub> | | | | | | 4.5 | 4.4 | 4.5 | | 4.4 | | | | | | | | | 3.0 | 2.58 | | | 2.48 | | V | | $I_{OH} = -4 \text{ mA}$ | | | | | 4.5 | 3.94 | | | 3.80 | | v | | $I_{OH} = -8 \text{ mA}$ | | | V <sub>OL</sub> | LOW Level | 2.0 | | 0.0 | 0.1 | | 0.1 | | $V_{IN} = V_{IH}$ | $I_{OL} = 50 \mu A$ | | | | Output Voltage | 3.0 | | 0.0 | 0.1 | | 0.1 | V | or V <sub>IL</sub> | | | | | | 4.5 | | 0.0 | 0.1 | | 0.1 | | | | | | | | 3.0 | | | 0.36 | | 0.44 | V | | I <sub>OL</sub> = 4 mA | | | | | 4.5 | | | 0.36 | | 0.44 | V | | $I_{OL} = 8 \text{ mA}$ | | | I <sub>OZ</sub> | 3-STATE | 5.5 | | | ±0.25 | | ±2.5 | | $V_{IN} = V_{CC}$ or | | | | | Output | | | | | | | μА | $V_{OUT} = V_{CC}$ | or GND | | | | Off-State | | | | | | | μΑ | $V_{IN}\overline{G} = V_{IH}C$ | or V <sub>IL</sub> | | | | Current | | | | | | | | | | | | I <sub>IN</sub> | Input Leakage Current | 0 – 5.5 | | | ±0.1 | | ±1.0 | μΑ | V <sub>IN</sub> = 5.5V or GND | | | | I <sub>CC</sub> | Quiescent Supply Current | 5.5 | | | 4.0 | | 40.0 | μА | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | #### **Noise Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = | 25°C | Units | Conditions | | | |------------------|-------------------------|-----------------|------------------|--------|--------|------------------------|--|--| | - Cyllibor | i didilictor | (V) | Тур | Limits | 011113 | 00.141.101.10 | | | | V <sub>OLP</sub> | Quiet Output Maximum | 5.0 | 0.9 | 1.2 | V | C <sub>L</sub> = 50 pF | | | | (Note 3) | Dynamic V <sub>OL</sub> | | | | V | | | | | V <sub>OLV</sub> | Quiet Output Minimum | 5.0 | -0.9 | -1.2 | V | C <sub>L</sub> = 50 pF | | | | (Note 3) | Dynamic V <sub>OL</sub> | | | | V | | | | | V <sub>IHD</sub> | Minimum HIGH Level | 5.0 | | 3.5 | V | C <sub>L</sub> = 50 pF | | | | (Note 3) | Dynamic Input Voltage | | | | V | | | | | V <sub>ILD</sub> | Maximum LOW Level | 5.0 | | 1.5 | V | C <sub>L</sub> = 50 pF | | | | (Note 3) | Dynamic Input Voltage | | | | V | | | | Note 3: Parameter guaranteed by design. # **AC Electrical Characteristics** | Symbol | Parameter | v <sub>cc</sub> | $T_A = +25^{\circ}C$ | | | T <sub>A</sub> = -40° | C to +85°C | Units | Conditions | | |-------------------|---------------------------------------|-----------------|----------------------|------|------|-----------------------|------------|--------|------------------------|------------------------| | Зуппоп | | (V) | Min | Тур | Max | Min | Max | Ullits | Conditions | | | t <sub>PLH</sub> | Propagation Delay Time | $3.3\pm0.3$ | | 7.7 | 11.9 | 1.0 | 13.5 | | | $C_{L} = 15 pF$ | | t <sub>PHL</sub> | RCK to Q <sub>A</sub> -Q <sub>H</sub> | | | 10.2 | 15.4 | 1.0 | 17.0 | ns | | C <sub>L</sub> = 50 pF | | | | $5.0\pm0.5$ | | 5.4 | 7.4 | 1.0 | 8.5 | no | | C <sub>L</sub> = 15 pF | | | | | | 6.9 | 9.4 | 1.0 | 10.5 | ns | | $C_L = 50 pF$ | | t <sub>PLH</sub> | Propagation Delay Time | $3.3\pm0.3$ | | 8.8 | 13.0 | 1.0 | 15.0 | ns | | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | SCK-Q'H | | | 11.3 | 16.5 | 1.0 | 18.5 | 115 | | $C_L = 50 pF$ | | | | $5.0\pm0.5$ | | 6.2 | 8.2 | 1.0 | 9.4 | ns | | C <sub>L</sub> = 15 pF | | | | | | 7.7 | 10.2 | 1.0 | 11.4 | 115 | | $C_L = 50 pF$ | | t <sub>PHL</sub> | Propagation Delay Time | $3.3\pm0.3$ | | 8.4 | 12.8 | 1.0 | 13.7 | ns | | $C_{L} = 15 pF$ | | | SCLR -Q'H | | | 10.9 | 16.3 | 1.0 | 17.2 | 115 | | $C_{L} = 50 pF$ | | | | $5.0\pm0.5$ | | 5.9 | 8.0 | 1.0 | 9.1 | | | C <sub>L</sub> = 15 pF | | | | | | 7.4 | 10.0 | 1.0 | 11.1 | ns | | C <sub>L</sub> = 50 pF | | t <sub>PZL</sub> | Output Enable Time | $3.3\pm0.3$ | | 7.5 | 11.5 | 1.0 | 13.5 | ns | $R_L = 1 k\Omega$ | C <sub>L</sub> = 15 pF | | t <sub>PZH</sub> | G to Q <sub>A</sub> –Q <sub>H</sub> | | | 9.0 | 15.0 | 1.0 | 17.0 | 115 | | C <sub>L</sub> = 50 pF | | | | $5.0 \pm 0.5$ | | 4.8 | 8.6 | 1.0 | 10.0 | ns | | C <sub>L</sub> = 15 pF | | | | | | 8.3 | 10.6 | 1.0 | 12.0 | 115 | | $C_L = 50 pF$ | | t <sub>PLZ</sub> | Output Disable Time | $3.3\pm0.3$ | | 12.1 | 15.7 | 1.0 | 16.2 | no | $R_L = 1 k\Omega$ | $C_L = 50 pF$ | | $t_{PHZ}$ | G to Q <sub>A</sub> –Q <sub>H</sub> | $5.0\pm0.5$ | | 7.6 | 10.3 | 1.0 | 11.0 | ns | | $C_L = 50 pF$ | | f <sub>MAX</sub> | Maximum Clock | $3.3 \pm 0.3$ | 80 | 150 | | 70 | | MHz | | C <sub>L</sub> = 15 pF | | | Frequency | | 55 | 130 | | 50 | | IVITIZ | | C <sub>L</sub> = 50 pF | | | | $5.0\pm0.5$ | 135 | 185 | | 115 | | MHz | | C <sub>L</sub> = 15 pF | | | | | 95 | 155 | | 85 | | IVITIZ | | C <sub>L</sub> = 50 pF | | t <sub>OSLH</sub> | Output to Output | $3.3\pm0.3$ | | | 1.5 | | 1.5 | ns | (Note 4) | $C_L = 50 pF$ | | toshL | Skew | $5.0\pm0.5$ | | | 1.0 | | 1.0 | 115 | | $C_L = 50 pF$ | | C <sub>IN</sub> | Input Capacitance | | | 5.0 | 10 | | 10 | pF | V <sub>CC</sub> = Open | | | C <sub>OUT</sub> | Output Capacitance | | | 6.0 | | | | pF | $V_{CC} = 5.0V$ | | | C <sub>PD</sub> | Power Dissipation Capacitance | | | 87 | | | | pF | (Note 5) | | Note 4: Parameter guaranteed by design. $t_{OSLH} = |t_{PLH} max - t_{PLH} min|$ ; $t_{OSHL} = |t_{PHL} max - t_{PHL} min|$ . Note 5: $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC}$ (opr.) = $C_{PD}$ \* $V_{CC}$ \* $f_{IN}$ + $I_{CC}$ . #### **AC Operating Requirements** $T_A = 25^{\circ}C$ $T_A = -40^{\circ} C$ to $+85^{\circ} C$ V<sub>CC</sub> (V) Symbol Units Parameter Guaranteed Minimum Тур Minimum Setup Time $3.3 \pm 0.3$ 3.5 ns (SER-SCK) $5.0 \pm 0.5$ 3.0 t<sub>S</sub> Minimum Setup Time $3.3 \pm 0.3$ 8.0 8.5 ns (SCK-RCK) $5.0 \pm 0.5\phantom{0}$ 5.0 5.0 Minimum Setup Time $3.3 \pm 0.3$ 9.0 ts 8.0 ns (SCLR -RCK) $5.0 \pm 0.5$ 5.0 5.0 Minimum Hold Time $3.3 \pm 0.3$ 1.5 1.5 $t_{\mathsf{H}}$ ns (SER-SCK) $5.0 \pm 0.5$ 2.0 2.0 t<sub>H</sub> Minimum Hold Time $3.3 \pm 0.3$ 0.0 0.0 (SCK-RCK) $5.0 \pm 0.5\,$ 0.0 0.0 Minimum Hold Time $3.3 \pm 0.3$ 0.0 0.0 $t_{\mathsf{H}}$ ns $5.0 \pm 0.5\phantom{0}$ 0.0 (SCLR -RCK) 0.0 Minimum Pulse Width 5.0 5.0 $t_{W(L)}$ $3.3\pm0.3$ ns (SCLR) $5.0 \pm 0.5$ 5.0 5.0 Minimum Pulse Width 5.0 5.0 $3.3 \pm 0.3$ $t_{\mathsf{W}(\mathsf{L})}$ ns (SCK) $5.0 \pm 0.5$ 5.0 5.0 $t_{W(H)}$ $t_{W(L)}$ Minimum Pulse Width $3.3 \pm 0.3$ 5.0 5.0 ns (RCK) $t_{W}\!(H)$ $5.0 \pm 0.5\phantom{0}$ 5.0 5.0 3.0 2.5 3.0 2.5 ns $3.3 \pm 0.3$ $5.0 \pm 0.5$ Minimum Removal Time (SCLR -SCK) 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com