March 1999 Revised November 2000 # 74LVT574 • 74LVTH574 Low Voltage Octal D-Type Flip-Flop with 3-STATE Outputs ### **General Description** The LVT574 and LVTH574 are high-speed, low-power octal D-type flip-flop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable $(\overline{OE})$ are common to all flip-flops. The LVTH574 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs. These octal flip-flops are designed for low-voltage (3.3V) $V_{CC}$ applications, but with the capability to provide a TTL interface to a 5V environment. The LVT574 and LVTH574 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation. #### **Features** - $\blacksquare$ Input and output interface capability to systems at 5V $V_{CC}$ - Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH574), also available without bushold feature (74LVT574). - Live insertion/extraction permitted - Power Up/Down high impedance provides glitch-free bus loading - Outputs source/sink -32 mA/+64 mA - Functionally compatible with the 74 series 574 - Latch-up performance exceeds 500 mA - ESD performance: Human-body model > 2000V Machine model > 200V Charged-device model > 1000V ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | 74LVT574WM | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74LVT574SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74LVT574MSA | MSA20 | 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide | | 74LVT574MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74LVTH574WM | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74LVTH574SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74LVTH574MSA | MSA20 | 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide | | 74LVTH574MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. # **Logic Symbols** # **Connection Diagram** # **Pin Descriptions** | Pin Names | Description | |--------------------------------|-----------------------------| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | CP | Clock Pulse Input | | ŌE | 3-STATE Output Enable Input | | O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs | #### **Truth Table** | | Inputs | | | | | | |----------------|--------|----|----------------|--|--|--| | D <sub>n</sub> | СР | ŌĒ | O <sub>n</sub> | | | | | Н | ~ | L | Н | | | | | L | ~ | L | L | | | | | X | L | L | O <sub>o</sub> | | | | | X | Х | Н | Z | | | | H = HIGH Voltage Level ### **Functional Description** The LVT574 and LVTH574 consist of eight edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D-type inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable (OE) LOW, the contents of the eight flip-flops are available at the outputs. When the OE is HIGH, the outputs go to the high impedance state. Operation of the $\overline{\text{OE}}$ input does not affect the state of the flip-flops. #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. L = LOW Voltage Level X = Immaterial Z = High Impedance = LOW-to-HIGH Transition O<sub>o</sub> = Previous O<sub>o</sub> before HIGH to LOW of CP | Symbol | Parameter | Value | Conditions | Units | | |------------------|----------------------------------|--------------|-------------------------------------------------------|-------|--| | V <sub>CC</sub> | Supply Voltage | -0.5 to +4.6 | | V | | | VI | DC Input Voltage | -0.5 to +7.0 | | V | | | Vo | DC Output Voltage | -0.5 to +7.0 | Output in 3-STATE | V | | | | | -0.5 to +7.0 | Output in HIGH or LOW State (Note 2) | V | | | I <sub>IK</sub> | DC Input Diode Current | -50 | V <sub>I</sub> < GND | mA | | | I <sub>OK</sub> | DC Output Diode Current | -50 | V <sub>O</sub> < GND | mA | | | Io | DC Output Current | 64 | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | mA | | | | | 128 | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State | IIIA | | | Icc | DC Supply Current per Supply Pin | ±64 | | mA | | | I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128 | | mA | | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | | °C | | # **Recommended Operating Conditions** | Symbol | Parameter | | Max | Units | |-----------------|----------------------------------------------------------------------|-----|-----|-------| | V <sub>CC</sub> | Supply Voltage | 2.7 | 3.6 | V | | VI | Input Voltage | 0 | 5.5 | V | | I <sub>OH</sub> | HIGH-Level Output Current | | -32 | mA | | I <sub>OL</sub> | LOW-Level Output Current | | 64 | mA | | T <sub>A</sub> | Free-Air Operating Temperature | -40 | 85 | °C | | Δt/ΔV | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | 0 | 10 | ns/V | Note 1: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied. Note 2: I<sub>O</sub> Absolute Maximum Rating must be observed. ### **DC Electrical Characteristics** | | Parameter | | ., | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | | |----------------------|-----------------------------|---------------|------------------------|-----------------------------------------------|----------|------|-------|---------------------------------------| | Symbol | | | V <sub>CC</sub><br>(V) | Min | Тур | Max | Units | Conditions | | | | | | | (Note 3) | | | | | V <sub>IK</sub> | Input Clamp Diode | /oltage | 2.7 | | | -1.2 | V | $I_I = -18 \text{ mA}$ | | V <sub>IH</sub> | Input HIGH Voltage | | 2.7–3.6 | 2.0 | | | V | $V_0 \le 0.1V$ or | | $V_{IL}$ | Input LOW Voltage | | 2.7–3.6 | | | 8.0 | V | $V_O \ge V_{CC} - 0.1V$ | | V <sub>OH</sub> | Output HIGH Voltag | е | 2.7-3.6 | V <sub>CC</sub> - 0.2 | | | | $I_{OH} = -100 \mu A$ | | | | | 2.7 | 2.4 | | | V | $I_{OH} = -8 \text{ mA}$ | | | | | 3.0 | 2.0 | | | | I <sub>OH</sub> = -32 mA | | V <sub>OL</sub> | Output LOW Voltage | Э | 2.7 | | | 0.2 | | I <sub>OL</sub> = 100 μA | | | | | 2.7 | | | 0.5 | | I <sub>OL</sub> = 24 mA | | | | | 3.0 | | | 0.4 | V | I <sub>OL</sub> = 16 mA | | | | | 3.0 | | | 0.5 | | I <sub>OL</sub> = 32 mA | | | | | 3.0 | | | 0.55 | | I <sub>OL</sub> = 64 mA | | I <sub>I(HOLD)</sub> | Bushold Input Minimum Drive | | 3.0 | 75 | | | μА | $V_{I} = 0.8V$ | | (Note 4) | | | | -75 | | | μΛ | V <sub>I</sub> = 2.0V | | I <sub>I(OD)</sub> | Bushold Input Over- | Drive | 3.0 | 500 | | | μА | (Note 5) | | (Note 4) | Current to Change S | State | | -500 | | | μΛ | (Note 6) | | II | Input Current | | 3.6 | | | 10 | | V <sub>I</sub> = 5.5V | | | | Control Pins | 3.6 | | | ±1 | μА | $V_I = 0V \text{ or } V_{CC}$ | | | | Data Pins | 3.6 | | | -5 | μΛ | $V_I = 0V$ | | | | Dala FIIIS | 3.0 | | | 1 | | $V_I = V_{CC}$ | | I <sub>OFF</sub> | Power Off Leakage | Current | 0 | | | ±100 | μΑ | $0V \le V_I \text{ or } V_O \le 5.5V$ | | I <sub>PU/PD</sub> | Power Up/Down 3-5 | STATE | 0-1.5V | | | ±100 | | V <sub>O</sub> = 0.5V to 3.0V | | | Output Current | | U−1.5V | | | ±100 | μА | $V_I = GND \text{ or } V_{CC}$ | | I <sub>OZL</sub> | 3-STATE Output Lea | akage Current | 3.6 | | | -5 | μΑ | V <sub>O</sub> = 0.5V | | I <sub>OZH</sub> | 3-STATE Output Lea | akage Current | 3.6 | | | 5 | μА | V <sub>O</sub> = 3.0V | # DC Electrical Characteristics (Continued) | | | V | T <sub>A</sub> = -40°C to +85°C | | | | | |--------------------|----------------------------------|------------------------|---------------------------------|-----------------|------|-------|--------------------------------------------------------------| | Symbol | Parameter | V <sub>CC</sub><br>(V) | Min | Typ<br>(Note 3) | Max | Units | Conditions | | I <sub>OZH</sub> + | 3-STATE Output Leakage Current | 3.6 | | | 10 | μΑ | $V_{CC} < V_O \le 5.5V$ | | Гссн | Power Supply Current | 3.6 | | | 0.19 | mA | Outputs High | | I <sub>CCL</sub> | Power Supply Current | 3.6 | | | 5 | mA | Outputs Low | | I <sub>CCZ</sub> | Power Supply Current | 3.6 | | | 0.19 | mA | Outputs Disabled | | I <sub>CCZ</sub> + | Power Supply Current | 3.6 | | | 0.19 | mA | V <sub>CC</sub> ≤ V <sub>O</sub> ≤ 5.5V,<br>Outputs Disabled | | Δl <sub>CC</sub> | Increase in Power Supply Current | 3.6 | | | 0.2 | mA | One Input at V <sub>CC</sub> – 0.6V | | | (Note 7) | | | | | | Other Inputs at V <sub>CC</sub> or GND | Note 3: All typical values are at $V_{CC} = 3.3V$ , $T_A = 25$ °C. Note 4: Applies to bushold versions only (74LVTH574). Note 5: An external driver must source at least the specified current to switch from LOW-to-HIGH. Note 6: An external driver must sink at least the specified current to switch from HIGH-to-LOW. Note 7: This is the increase in supply current for each input that is at the specified voltage level rather than V<sub>CC</sub> or GND. # **Dynamic Switching Characteristics** (Note 8) | Symbol | Parameter | V <sub>CC</sub> | | $T_A = 25^{\circ}C$ | | Units | Conditions | | |------------------|----------------------------------------------|-----------------|-----|---------------------|-----|-------|----------------------------------|--| | Зушьы | Farameter | (V) | Min | Тур | Max | Units | $C_L = 50$ pF, $R_L = 500\Omega$ | | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3 | | 0.8 | | V | (Note 9) | | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic VOL | 3.3 | | -0.8 | | V | (Note 9) | | Note 8: Characterized in SOIC package. Guaranteed parameter, but not tested. Note 9: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW. #### **AC Electrical Characteristics** | | | $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ $C_L = 50$ pF, $R_L = 500\Omega$ | | | | | | | |-------------------|---------------------------------|---------------------------------------------------------------------------------------|-------------------------|-----------------|------------------------|-----|-----|--| | Symbol | Parameter | | $V_{CC} = 3.3V \pm 0.3$ | V <sub>CC</sub> | V <sub>CC</sub> = 2.7V | | | | | | | Min | Typ<br>(Note 10) | Max | Min | Max | | | | f <sub>MAX</sub> | Maximum Clock Frequency | 150 | | | 150 | | MHz | | | t <sub>PHL</sub> | Propagation Delay | 1.8 | | 4.6 | 1.8 | 5.3 | | | | t <sub>PLH</sub> | CP to O <sub>n</sub> | 1.8 | | 4.5 | 1.8 | 5.3 | ns | | | t <sub>PZL</sub> | Output Enable Time | 1.5 | | 5.2 | 1.5 | 6.1 | | | | t <sub>PZH</sub> | | 1.5 | | 4.8 | 1.5 | 5.9 | ns | | | t <sub>PLZ</sub> | Output Disable Time | 2.0 | | 4.4 | 2.0 | 4.4 | | | | t <sub>PHZ</sub> | | 2.0 | | 4.8 | 2.0 | 5.1 | ns | | | t <sub>S</sub> | Setup Time | 2.0 | | | 2.4 | | ns | | | t <sub>H</sub> | Hold Time | 0.3 | | | 0.0 | | ns | | | t <sub>W</sub> | Pulse Width | 3.3 | | | 3.3 | | ns | | | t <sub>OSHL</sub> | Output to Output Skew (Note 11) | | | 1.0 | | 1.0 | no | | | t <sub>OSLH</sub> | | | | 1.0 | | 1.0 | ns | | Note 10: All typical values are at $V_{CC} = 3.3V$ , $T_A = 25^{\circ}C$ . Note 11: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (t<sub>OSHL</sub>) or LOW to HIGH (t<sub>OSLH</sub>). ## Capacitance (Note 12) | Symbol | Parameter | Conditions | Typical | Units | |------------------|--------------------|----------------------------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = Open, V <sub>I</sub> = 0V or V <sub>CC</sub> | 4 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0V$ , $V_O = 0V$ or $V_{CC}$ | 6 | pF | Note 12: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012. 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide Package Number MSA20 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com