January 1999 Revised June 2002 # 74LVT16374 • 74LVTH16374 Low Voltage 16-Bit D-Type Flip-Flop with 3-STATE Outputs ## **General Description** The LVT16374 and LVTH16374 contain sixteen non-inverting D-type flip-flops with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. A buffered clock (CP) and Output Enable (OE) are common to each byte and can be shorted together for full 16-bit operation. The LVTH16374 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs. These flip-flops are designed for low-voltage (3.3V) V<sub>CC</sub> applications, but with the capability to provide a TTL interface to a 5V environment. The LVT16374 and LVTH16374 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation. ### **Features** - $\blacksquare$ Input and output interface capability to systems at 5V $V_{CC}$ - Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH16374), also available without bushold feature (74LVT16374) - Live insertion/extraction permitted - Power Up/Power Down high impedance provides glitch-free bus loading - Outputs source/sink -32 mA/+64 mA - Functionally compatible with the 74 series 16374 - Latch-up performance exceeds 500 mA - ESD performance: Human-body model > 2000V Machine model > 200V Charged-device model > 1000V Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA) ### **Ordering Code:** | Order Number | Package Number | Package Description | |----------------------------------|-------------------------|-----------------------------------------------------------------------------| | 74LVT16374G<br>(Note 1)(Note 2) | BGA54A<br>(Preliminary) | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide | | 74LVT16374MEA<br>(Note 2) | MS48A | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide | | 74LVT16374MTD<br>(Note 2) | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | | 74LVTH16374G<br>(Note 1)(Note 2) | BGA54A | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide | | 74LVTH16374MEA<br>(Note 2) | MS48A | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide | | 74LVTH16374MTD<br>(Note 2) | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Note 1: Ordering code "G" indicates Trays. Note 2: Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. ### Logic Symbol # **Connection Diagrams** Pin Assignment for SSOP and TSSOP Pin Assignment for FBGA (Top Thru View) ## **Pin Descriptions** | Pin Names | Description | |---------------------------------|----------------------------------| | ŌE <sub>n</sub> | Output Enable Input (Active LOW) | | CP <sub>n</sub> | Clock Pulse Input | | I <sub>0</sub> -I <sub>15</sub> | Inputs | | O <sub>0</sub> -O <sub>15</sub> | 3-STATE Outputs | | NC | No Connect | ### **FBGA Pin Assignments** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Α | O <sub>0</sub> | NC | OE <sub>1</sub> | CP <sub>1</sub> | NC | $I_0$ | | В | 02 | O <sub>1</sub> | NC | NC | I <sub>1</sub> | l <sub>2</sub> | | С | O <sub>4</sub> | O <sub>3</sub> | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>3</sub> | $I_4$ | | D | O <sub>6</sub> | O <sub>5</sub> | GND | GND | l <sub>5</sub> | I <sub>6</sub> | | E | O <sub>8</sub> | 07 | GND | GND | I <sub>7</sub> | l <sub>8</sub> | | F | O <sub>10</sub> | O <sub>9</sub> | GND | GND | l <sub>9</sub> | I <sub>10</sub> | | G | O <sub>12</sub> | O <sub>11</sub> | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>11</sub> | I <sub>12</sub> | | Н | O <sub>14</sub> | O <sub>13</sub> | NC | NC | I <sub>13</sub> | I <sub>14</sub> | | J | O <sub>15</sub> | NC | ŌE <sub>2</sub> | CP <sub>2</sub> | NC | I <sub>15</sub> | ## **Truth Tables** | | Outputs | | | |-----------------|-----------------|--------------------------------|--------------------------------| | CP <sub>1</sub> | OE <sub>1</sub> | I <sub>0</sub> –I <sub>7</sub> | O <sub>0</sub> -O <sub>7</sub> | | ~ | L | Н | Н | | ~ | L | L | L | | L | L | Χ | O <sub>o</sub> | | Х | Н | Χ | Z | | | Outputs | | | |-----------------|-----------------|---------------------------------|---------------------------------| | CP <sub>2</sub> | OE <sub>2</sub> | I <sub>8</sub> -I <sub>15</sub> | O <sub>8</sub> -O <sub>15</sub> | | ~ | L | Н | Н | | ~ | L | L | L | | L | L | Χ | O <sub>o</sub> | | Х | Н | X | Z | H = HIGH Voltage Level ### **Functional Description** The LVT16374 and LVTH16374 consist of sixteen edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation. Each byte has a buffered clock and buffered Output Enable common to all flip-flops within that byte. The description which follows applies to each byte. Each flip-flop will store the state of their individual D-type inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CPn) transition. With the Output Enable $(\overline{OE}_n)$ LOW, the contents of the flip-flops are available at the outputs. When $\overline{OE}_n$ is HIGH, the outputs go to the high impedance state. Operation of the $\overline{OE}_n$ input does not affect the state of the flip-flops. L = LOW Voltage Level X = Immaterial Z = HIGH Impedance O<sub>o</sub> = Previous O<sub>o</sub> before HIGH to LOW of CP # **Logic Diagrams** Please note that these diagrams are provided for the understanding of logic operation and should not be used to estimate propagation delays. # Absolute Maximum Ratings(Note 3) | Symbol | Parameter | Value | Conditions | Units | |------------------|----------------------------------|--------------|-------------------------------------------------------|-------| | V <sub>CC</sub> | Supply Voltage | -0.5 to +4.6 | | V | | VI | DC Input Voltage | −0.5 to +7.0 | | V | | Vo | DC Output Voltage | -0.5 to +7.0 | Output in 3-STATE | V | | | | −0.5 to +7.0 | Output in High or Low State (Note 4) | V | | I <sub>IK</sub> | DC Input Diode Current | <b>-50</b> | V <sub>I</sub> < GND | mA | | lok | DC Output Diode Current | <b>-50</b> | V <sub>O</sub> < GND | mA | | Io | DC Output Current | 64 | V <sub>O</sub> > V <sub>CC</sub> Output at High State | mA | | | | 128 | V <sub>O</sub> > V <sub>CC</sub> Output at Low State | IIIA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | ±64 | | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128 | | mA | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | | °C | # **Recommended Operating Conditions** | Symbol | Parameter | Min | Max | Units | |---------------------|----------------------------------------------------------------------|-----|-----|-------| | V <sub>CC</sub> | Supply Voltage | 2.7 | 3.6 | V | | VI | Input Voltage | 0 | 5.5 | V | | I <sub>OH</sub> | High-Level Output Current | | -32 | mA | | I <sub>OL</sub> | Low-Level Output Current | | 64 | mA | | T <sub>A</sub> | Free-Air Operating Temperature | -40 | 85 | °C | | $\Delta t/\Delta V$ | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | 0 | 10 | ns/V | Note 3: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied. Note 4: I<sub>O</sub> Absolute Maximum Rating must be observed. ## **DC Electrical Characteristics** | Symbol | | | V <sub>CC</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | |----------------------|-------------------------------|--------------|-----------------|-----------------------------------------------|------|-------|-----------------------------------------| | Зупьог | | | (V) | Min | Max | | | | V <sub>IK</sub> | Input Clamp Diode Voltage | | 2.7 | | -1.2 | V | I <sub>I</sub> = -18 mA | | V <sub>IH</sub> | Input HIGH Voltage | | 2.7-3.6 | 2.0 | | V | $V_0 \le 0.1V$ or | | V <sub>IL</sub> | Input LOW Voltage | | 2.7-3.6 | | 0.8 | ľ | $V_O \ge V_{CC} - 0.1V$ | | V <sub>OH</sub> | Output HIGH Voltage | | 2.7-3.6 | V <sub>CC</sub> - 0.2 | | | $I_{OH} = -100 \mu A$ | | | | | 2.7 | 2.4 | | V | $I_{OH} = -8 \text{ mA}$ | | | | | 3.0 | 2.0 | | | I <sub>OH</sub> = -32 mA | | V <sub>OL</sub> | Output LOW Voltage | | 2.7 | | 0.2 | | I <sub>OL</sub> = 100 μA | | | | | 2.7 | | 0.5 | | I <sub>OL</sub> = 24 mA | | | | | 3.0 | | 0.4 | V | I <sub>OL</sub> = 16 mA | | | | | 3.0 | | 0.5 | | I <sub>OL</sub> = 32 mA | | | | | 3.0 | | 0.55 | | I <sub>OL</sub> = 64 mA | | I <sub>I(HOLD)</sub> | Bushold Input Minimum Drive | | 3.0 | 75 | | μА | V <sub>I</sub> = 0.8V | | (Note 5) | | | | -75 | | | V <sub>I</sub> = 2.0V | | I <sub>I(OD)</sub> | Bushold Input Over-Drive | | 3.0 | 500 | | μА | (Note 6) | | (Note 5) | Current to Change State | | 3.0 | -500 | | μΛ | (Note 7) | | II | Input Current | | 3.6 | | 10 | | V <sub>I</sub> = 5.5V | | | | Control Pins | 3.6 | | ±1 | μА | $V_I = 0V \text{ or } V_{CC}$ | | | | Data Pins | 3.6 | | -5 | μΛ | $V_I = 0V$ | | | | Data i ilis | 3.0 | | 1 | | $V_I = V_{CC}$ | | I <sub>OFF</sub> | Power Off Leakage Current | | 0 | | ±100 | μΑ | $0V \le V_I \text{ or } V_O \le 5.5V$ | | I <sub>PU/PD</sub> | Power Up/Down 3-STATE | | 0-1.5V | | ±100 | μА | V <sub>O</sub> = 0.5V to 3.0V | | | Output Current | | 0-1.5 | | ±100 | μΑ | $V_I = GND \text{ or } V_{CC}$ | | I <sub>OZL</sub> | 3-STATE Output Leakage Currer | nt | 3.6 | | -5 | μΑ | $V_0 = 0.5V$ | | I <sub>OZH</sub> | 3-STATE Output Leakage Currer | nt | 3.6 | | 5 | μΑ | V <sub>O</sub> = 3.0V | | I <sub>OZH</sub> + | 3-STATE Output Leakage Currer | nt | 3.6 | | 10 | μΑ | V <sub>CC</sub> < V <sub>O</sub> ≤ 5.5V | # DC Electrical Characteristics (Continued) | Symbol | Parameter | V <sub>CC</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | |--------------------|----------------------------------|-----------------|-----------------------------------------------|------|-------|----------------------------------------| | Cynnbon | T drameter | (V) | Min | Max | | | | I <sub>CCH</sub> | Power Supply Current | 3.6 | | 0.19 | mA | Outputs HIGH | | I <sub>CCL</sub> | Power Supply Current | 3.6 | | 5 | mA | Outputs LOW | | I <sub>CCZ</sub> | Power Supply Current | 3.6 | | 0.19 | mA | Outputs Disabled | | I <sub>CCZ</sub> + | Power Supply Current | 3.6 | | 0.19 | mA | $V_{CC} \le V_O \le 5.5V$ , | | | | | | | | Outputs Disabled | | $\Delta I_{CC}$ | Increase in Power Supply Current | 3.6 | | 0.2 | mA | One Input at V <sub>CC</sub> – 0.6V | | | (Note 8) | | | | | Other Inputs at V <sub>CC</sub> or GND | Note 5: Applies to bushold versions only (74LVTH16374). Note 6: An external driver must source at least the specified current to switch from LOW-to-HIGH. Note 7: An external driver must sink at least the specified current to switch from HIGH-to-LOW. Note 8: This is the increase in supply current for each input that is at the specified voltage level rather than $V_{CC}$ or GND. # **Dynamic Switching Characteristics** (Note 9) | Symbol | Parameter | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | | Units | Conditions | | |------------------|----------------------------------------------|-----------------|-----------------------|---------|--|-------|----------------------------------|--| | Oyillboi | i didiletei | (V) | Min | Тур Мах | | Omics | $C_L = 50$ pF, $R_L = 500\Omega$ | | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3 | | 0.8 | | V | (Note 10) | | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 3.3 | | -0.8 | | V | (Note 10) | | Note 9: Characterized in SSOP package. Guaranteed parameter, but not tested. Note 10: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW. #### **AC Electrical Characteristics** | | | T <sub>A</sub> = - | | | | | |------------------|---------------------------------|----------------------|-----------------|-------|-----|-----| | Symbol | Parameter | V <sub>CC</sub> = 3. | V <sub>CC</sub> | Units | | | | | | Min | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | 160 | | 160 | | MHz | | t <sub>PHL</sub> | Propagation Delay | 1.9 | 4.3 | 1.9 | 4.6 | ns | | t <sub>PLH</sub> | CP to On | 1.6 | 4.5 | 1.6 | 5.2 | 115 | | t <sub>PZL</sub> | Output Enable Time | 1.3 | 4.4 | 1.3 | 5.0 | | | t <sub>PZH</sub> | | 1.0 | 4.5 | 1.0 | 5.4 | ns | | t <sub>PLZ</sub> | Output Disable Time | 1.5 | 4.6 | 1.5 | 4.8 | ns | | t <sub>PHZ</sub> | | 2.0 | 5.0 | 2.0 | 5.4 | 115 | | t <sub>S</sub> | Setup Time | 1.8 | | 2.0 | | ns | | t <sub>H</sub> | Hold Time | 0.8 | | 0.1 | | ns | | t <sub>W</sub> | Pulse Width | 3.0 | | 3.0 | | ns | | toshl | Output to Output Skew (Note 11) | | 1.0 | | 1.0 | ns | | toslh | | | 1.0 | | 1.0 | 115 | Note 11: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). # Capacitance (Note 12) | Symbol | Parameter | Conditions | Typical | Units | |------------------|--------------------|----------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | $V_{CC} = Open, V_I = 0V \text{ or } V_{CC}$ | 4 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0V$ , $V_{O} = 0V$ or $V_{CC}$ | 8 | pF | Note 12: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012. # Physical Dimensions inches (millimeters) unless otherwise noted #### NOTES: - A. THIS PACKAGE CONFORMS TO JEDEC M0-205 - **B. ALL DIMENSIONS IN MILLIMETERS** - C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined) .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS D. DRAWING CONFORMS TO ASME Y14.5M-1994 ### BGA54ArevD 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA54A Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com