January 2000 Revised March 2000 #### 74VCXH162240 # Low Voltage 16-Bit Inverting Buffer/Line Driver with Bushold and 26 $\Omega$ Series Resistors in Outputs #### **General Description** The VCXH162240 contains sixteen inverting buffers with 3-STATE outputs to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is nibble (4-bit) controlled. Each nibble has separate 3-STATE control inputs which can be shorted together for full 16-bit operation. The VCXH162240 data inputs include active bushold circuitry, eliminating the need for external pull-up resistors to hold unused or floating data inputs at a valid logic level. The 74VCXH162240 is also designed with $26\Omega$ series resistors in the outputs. This design reduces line noise in applications such as memory address drivers, clock drivers, and bus transceivers/transmitters. The 74VCXH162240 is designed for low voltage (1.65V to 3.6V) $\rm V_{CC}$ applications with output capability up to 3.6V. The 74VCXH162240 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining low CMOS power dissipation. #### **Features** - 1.65V-3.6V V<sub>CC</sub> supply operation - 3.6V tolerant control inputs and outputs - Bushold on data inputs eliminating the need for external pull-up/pull-down resistors - $\blacksquare$ 26 $\Omega$ series resistors in outputs - t<sub>pr</sub> 3.3 ns max for 3.0V to 3.6V $V_{CC}$ 3.8 ns max for 2.3V to 2.7V $V_{CC}$ 7.6 ns max for 1.65V to 1.95V $V_{CC}$ ■ Static Drive (I<sub>OH</sub>/I<sub>OL</sub>) ±12 mA @ 3.0V V<sub>CC</sub> $\pm 8$ mA @ 2.3V V<sub>CC</sub> ±3 mA @ 1.65V V<sub>CC</sub> - Uses patented noise/EMI reduction circuitry - Latch-up performance exceeds 300 mA - ESD performance: Human body model > 2000V Machine model > 200V #### **Ordering Code:** | | Dantona | <u></u> | |-----------------------------|-------------------|---------------------------------------------------------------------------------------------| | Order Number | Package<br>Number | Package Descriptions | | 74VCXH162240MTD | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JECED MO-153, 6.1mm Wide [TUBES] | | 74VCXH162240MTX<br>(Note 1) | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JECED MO-153, 6.1mm Wide [TAPE and REEL] | Note 1: Use this Order Number to receive devices in Tape and Reel. #### **Logic Symbol** #### **Pin Descriptions** | Pin Names | Description | |----------------------------------------|----------------------------------| | ŌEn | Output Enable Input (Active LOW) | | I <sub>0</sub> -I <sub>15</sub> | Bushold Inputs | | $\overline{O}_0$ – $\overline{O}_{15}$ | Outputs | #### **Connection Diagram** #### **Truth Tables** | Inp | uts | Outputs | |-----------------|--------------------------------|-----------------------------------| | OE <sub>1</sub> | I <sub>0</sub> –I <sub>3</sub> | $\overline{O}_0 - \overline{O}_3$ | | L | L | Н | | L | Н | L | | Н | Χ | Z | | Inp | uts | Outputs | |-----------------|--------------------------------|-----------------------------------| | OE <sub>2</sub> | I <sub>4</sub> –I <sub>7</sub> | $\overline{O}_4 - \overline{O}_7$ | | L | L | Н | | L | Н | L | | Н | X | Z | | Inp | uts | Outputs | |-----------------|---------------------------------|---------------------------------| | OE <sub>3</sub> | I <sub>8</sub> –I <sub>11</sub> | 0 <sub>8</sub> -0 <sub>11</sub> | | L | L | Н | | L | Н | L | | н | X | Z | | Inp | uts | Outputs | |-----|----------------------------------|----------------------------------| | ŌE₄ | I <sub>12</sub> -I <sub>15</sub> | 0 <sub>12</sub> -0 <sub>15</sub> | | L | L | Н | | L | Н | L | | Н | X | Z | - H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial (HIGH or LOW, inputs may not float) - Z = High Impedance #### **Functional Description** The 74VCXH162240 contains sixteen inverting buffers with 3-STATE outputs. The device is nibble (4 bits) controlled with each nibble functioning identically, but independent of each other. The control pins may be shorted together to obtain full 16-bit operation. The 3-STATE outputs are controlled by an Output Enable $(\overline{OE}_n)$ input. When $\overline{OE}_n$ is LOW, the outputs are in the 2-state mode. When $\overline{OE}_n$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the inputs. #### **Logic Diagram** #### **Absolute Maximum Ratings**(Note 2) Supply Voltage ( $V_{CC}$ ) -0.5V to +4.6V DC Input Voltage (V<sub>I</sub>) Output Voltage (V<sub>O</sub>) Outputs 3-STATED -0.5V to +4.6V Outputs Active (Note 3) -0.5V to $V_{CC}$ +0.5V DC Input Diode Current ( $I_{IK}$ ) $V_I < 0V$ –50 mA DC Output Diode Current ( $I_{OK}$ ) $V_O < 0V \qquad \qquad -50 \text{ mA}$ $V_O > V_{CC} \qquad \qquad +50 \text{ mA}$ DC Output Source/Sink Current $(I_{OH}/I_{OL})$ ±50 mA DC V<sub>CC</sub> or GND Current per Supply Pin (I $_{\rm CC}$ or GND) $\pm 100$ mA Storage Temperature Range (T $_{\rm STG}$ ) $-65^{\circ}{\rm C}$ to +150 $^{\circ}{\rm C}$ ## Recommended Operating Conditions (Note 4) Power Supply $\begin{array}{ccc} \text{Operating} & 1.65 \text{V to } 3.6 \text{V} \\ \text{Data Retention Only} & 1.2 \text{V to } 3.6 \text{V} \\ \text{Input Voltage} & -0.3 \text{V to } \text{V}_{\text{CC}} \end{array}$ Output Voltage (V<sub>O</sub>) Output in Active States $OV \text{ to } V_{CC}$ Output in 3-STATE 0.0V to 3.6V Output Current in I<sub>OH</sub>/I<sub>OL</sub> $\begin{array}{c} \text{V}_{\text{CC}} = 3.0 \text{V to } 3.6 \text{V} & \pm 12 \text{ mA} \\ \text{V}_{\text{CC}} = 2.3 \text{V to } 2.7 \text{V} & \pm 8 \text{ mA} \\ \text{V}_{\text{CC}} = 1.65 \text{V to } 2.3 \text{V} & \pm 3 \text{ mA} \\ \end{array}$ Free Air Operating Temperature (T\_A) $-40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ Minimum Input Edge Rate (Δt/ΔV) $V_{IN} = 0.8V$ to 2.0V, $V_{CC} = 3.0V$ 10 ns/V Note 2: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 3: IO Absolute Maximum Rating must be observed. Note 4: Floating or unused control inputs must be held HIGH or LOW. #### DC Electrical Characteristics (2.7V < $V_{\mbox{\footnotesize CC}} \leq$ 3.6V) | Symbol | Parameter | | Conditions | V <sub>CC</sub><br>(V) | Min | Max | Units | |----------------------|---------------------------------------|--------------------------|----------------------------------------------|------------------------|-----------------------|------|-------| | V <sub>IH</sub> | HIGH Level Input Voltage | HIGH Level Input Voltage | | 2.7 – 3.6 | 2.0 | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | 2.7 – 3.6 | | 0.8 | V | | V <sub>OH</sub> | HIGH Level Output Voltage | | $I_{OH} = -100 \mu A$ | 2.7 – 3.6 | V <sub>CC</sub> - 0.2 | | V | | | | | $I_{OH} = -6 \text{ mA}$ | 2.7 | 2.2 | | V | | | | | $I_{OH} = -8 \text{ mA}$ | 3.0 | 2.4 | | V | | | | | $I_{OH} = -12 \text{ mA}$ | 3.0 | 2.2 | | V | | V <sub>OL</sub> | LOW Level Output Voltage | | $I_{OL} = 100 \mu A$ | 2.7 – 3.6 | | 0.2 | V | | | | | I <sub>OL</sub> = 6 mA | 2.7 | | 0.4 | V | | | | | I <sub>OL</sub> = 8 mA | 3.0 | | 0.55 | V | | | | | I <sub>OL</sub> = 12 mA | 3.0 | | 0.80 | V | | I | Input Leakage Current | Control Pins | $0 \le V_1 \le 3.6V$ | 2.7 – 3.6 | | ±5.0 | μΑ | | | | Data Pins | $V_I = V_{CC}$ or GND | 2.7 – 3.6 | | ±5.0 | μΑ | | I <sub>I(HOLD)</sub> | Bushold Input Minimum | • | V <sub>IN</sub> = 0.8V | 3.0 | 75 | | μА | | | Drive Hold Current | | V <sub>IN</sub> = 2.0V | 3.0 | -75 | | μΑ | | I <sub>I(OD)</sub> | Bushold Input Over-Drive | | (Note 5) | 3.6 | 450 | | μА | | | Current to Change State | | (Note 6) | 3.6 | -450 | | μΑ | | I <sub>OZ</sub> | 3-STATE Output Leakage | | $0 \le V_O \le 3.6V$ | 2.7 – 3.6 | | ±10 | μА | | | | | $V_I = V_{IH}$ or $V_{IL}$ | 2.7 - 3.0 | | ±10 | μΑ | | I <sub>OFF</sub> | Power-OFF Leakage Current | | 0 ≤ (V <sub>O</sub> ) ≤ 3.6V | 0 | | 10 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current | | $V_I = V_{CC}$ or GND | 2.7 – 3.6 | | 20 | μΑ | | | | | $V_{CC} \le (V_O) \le 3.6V \text{ (Note 7)}$ | 2.7 – 3.6 | | ±20 | μΑ | | $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | | $V_{IH} = V_{CC} - 0.6V$ | 2.7 – 3.6 | | 750 | μΑ | Note 5: An external driver must source at least the specified current to switch from LOW-to-HIGH. Note 6: An external driver must sink at least the specified current to switch from HIGH-to-LOW. Note 7: Outputs disabled or 3-STATE only. ## DC Electrical Characteristics (2.3V $\leq$ $V_{CC} \leq$ 2.7V) | Symbol | Parameter | | Conditions | V <sub>CC</sub><br>(V) | Min | Max | Units | |----------------------|---------------------------|--------------------------|-----------------------------------------------|------------------------|-----------------------|------|-------| | V <sub>IH</sub> | HIGH Level Input Voltage | HIGH Level Input Voltage | | 2.3 – 2.7 | 1.6 | | V | | V <sub>IL</sub> | LOW Level Input Voltage | LOW Level Input Voltage | | 2.3 – 2.7 | | 0.7 | V | | V <sub>OH</sub> | HIGH Level Output Voltage | | $I_{OH} = -100 \mu A$ | 2.3 – 2.7 | V <sub>CC</sub> - 0.2 | | V | | | | | $I_{OH} = -4 \text{ mA}$ | 2.3 | 2.0 | | V | | | | | $I_{OH} = -6 \text{ mA}$ | 2.3 | 1.8 | | V | | | | | $I_{OH} = -8 \text{ mA}$ | 2.3 | 1.7 | | V | | V <sub>OL</sub> | LOW Level Output Voltage | | $I_{OL} = 100 \mu\text{A}$ | 2.3 – 2.7 | | 0.2 | V | | | | | I <sub>OL</sub> = 6 mA | 2.3 | | 0.4 | V | | | | | I <sub>OL</sub> = 8 mA | 2.3 | | 0.6 | V | | l <sub>l</sub> | Input Leakage Current | Control Pins | $0 \le V_I \le 3.6V$ | 2.3 – 2.7 | | ±5.0 | μА | | | | Data Pins | $V_I = V_{CC}$ or GND | 2.3 – 2.7 | | ±5.0 | μА | | I <sub>I(HOLD)</sub> | Bushold Input Minimum | • | $V_{IN} = 0.7V$ | 2.3 | 45 | | | | | Drive Hold Current | | V <sub>IN</sub> = 1.6V | 2.3 | -45 | | μΑ | | I <sub>I(OD)</sub> | Bushold Input Over-Drive | | (Note 8) | 2.7 | 300 | | | | | Current to Change State | | (Note 9) | 2.7 | -300 | | μΑ | | loz | 3-STATE Output Leakage | | 0 ≤ V <sub>O</sub> ≤ 3.6V | 2.3 – 2.7 | | ±10 | | | | | | $V_I = V_{IH}$ or $V_{IL}$ | 2.3 – 2.7 | | ±10 | μΑ | | l <sub>OFF</sub> | Power-OFF Leakage Current | | $0 \le (V_O) \le 3.6V$ | 0 | | 10 | μА | | Icc | Quiescent Supply Current | | $V_I = V_{CC}$ or GND | 2.3 – 2.7 | | 20 | μА | | | | | $V_{CC} \le (V_O) \le 3.6V \text{ (Note 10)}$ | 2.3 – 2.7 | | ±20 | μΑ | Note 8: An external driver must source at least the specified current to switch from LOW-to-HIGH. Note 9: An external driver must sink at least the specified current to switch from HIGH-to-LOW. Note 10: Outputs disabled or 3-STATE only. ## DC Electrical Characteristics (1.65V $\leq$ $V_{\mbox{\footnotesize CC}}$ < 2.3V) | Symbol | Paramete | r | Conditions | V <sub>CC</sub><br>(V) | Min | Max | Units | |----------------------|---------------------------|--------------|-----------------------------------------------|------------------------|-----------------------|----------------------|-------| | V <sub>IH</sub> | HIGH Level Input Voltage | | | 1.65 - 2.3 | $0.65 \times V_{CC}$ | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | 1.65 - 2.3 | | $0.35 \times V_{CC}$ | V | | V <sub>OH</sub> | HIGH Level Output Voltage | | $I_{OH} = -100 \mu A$ | 1.65 - 2.3 | V <sub>CC</sub> - 0.2 | | V | | | | | $I_{OH} = -3 \text{ mA}$ | 1.65 | 1.25 | | V | | V <sub>OL</sub> | LOW Level Output Voltage | | $I_{OL} = 100 \mu\text{A}$ | 1.65 - 2.3 | | 0.2 | V | | | | | I <sub>OL</sub> = 3 mA | 1.65 | | 0.3 | V | | I <sub>I</sub> | Input Leakage Current | Control Pins | $0 \le V_1 \le 3.6V$ | 1.65 - 2.3 | | ±5.0 | μΑ | | | | Data Pins | $V_I = V_{CC}$ or GND | 1.65 - 2.3 | | ±5.0 | μΑ | | I <sub>I(HOLD)</sub> | Bushold Input Minimum | • | $V_{IN} = 0.57V$ | 1.65 | 25 | | ^ | | | Drive Hold Current | | $V_{IN} = 1.07V$ | 1.65 | -25 | | μА | | I <sub>I(OD)</sub> | Bushold Input Over-Drive | | (Note 11) | 1.95 | 200 | | ^ | | | Current to Change State | | (Note 12) | 1.95 | -200 | | μА | | l <sub>OZ</sub> | 3-STATE Output Leakage | | $0 \le V_O \le 3.6V$ | 1.65 - 2.3 | | ±10 | ^ | | | | | $V_I = V_{IH}$ or $V_{IL}$ | 1.00 - 2.3 | | ±10 | μА | | l <sub>OFF</sub> | Power-OFF Leakage Current | | $0 \le (V_O) \le 3.6V$ | 0 | | 10 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current | | $V_I = V_{CC}$ or GND | 1.65 - 2.3 | | 20 | μΑ | | | | | $V_{CC} \le (V_O) \le 3.6V \text{ (Note 13)}$ | 1.65 - 2.3 | | ±20 | μΑ | Note 11: An external driver must source at least the specified current to switch from LOW-to-HIGH. $\textbf{Note 12:} \ \textbf{An external driver must sink at least the specified current to switch from HIGH-to-LOW}.$ Note 13: Outputs disabled or 3-STATE only. #### **AC Electrical Characteristics** (Note 14) | | | $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $C_L = 30$ pF, $R_L = 500\Omega$ | | | | | | | |-------------------------------------|-----------------------|-----------------------------------------------------------------------------------------|-----------|-----------------------|-----------|-----------------------|-----------|-------| | Symbol | Parameter | V <sub>CC</sub> = 3.3 | 3V ± 0.3V | V <sub>CC</sub> = 2.5 | 5V ± 0.2V | V <sub>CC</sub> = 1.8 | V ± 0.15V | Units | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Prop Delay | 0.8 | 3.3 | 1.0 | 3.8 | 1.5 | 7.6 | ns | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 0.8 | 3.8 | 1.0 | 5.1 | 1.5 | 9.8 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time | 0.8 | 3.6 | 1.0 | 4.0 | 1.5 | 7.2 | ns | | toshl | Output to Output Skew | | 0.5 | | 0.5 | | 0.75 | ns | | t <sub>OSLH</sub> | (Note 15) | | 0.5 | | 0.5 | | 0.73 | 113 | Note 14: For $C_L = 50$ pF, add approximately 300 ps to the AC maximum specification. Note 15: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). #### **Dynamic Switching Characteristics** | Symbol | Parameter | Conditions | v <sub>cc</sub> | $T_A = +25^{\circ}C$ | Units | |------------------|---------------------------------------------|-----------------------------------------------------|-----------------|----------------------|--------| | Symbol | r ai ailletei | Conditions | (V) | Typical | Offics | | V <sub>OLP</sub> | Quiet Output Dynamic Peak V <sub>OL</sub> | $C_L = 30 \text{ pF}, V_{IH} = V_{CC}, V_{IL} = 0V$ | 1.8 | 0.15 | | | | | | 2.5 | 0.25 | V | | | | | 3.3 | 0.35 | | | V <sub>OLV</sub> | Quiet Output Dynamic Valley V <sub>OL</sub> | $C_L = 30 \text{ pF}, V_{IH} = V_{CC}, V_{IL} = 0V$ | 1.8 | -0.15 | | | | | | 2.5 | -0.25 | V | | | | | 3.3 | -0.35 | | | V <sub>OHV</sub> | Quiet Output Dynamic Valley VOH | $C_L = 30 \text{ pF}, V_{IH} = V_{CC}, V_{IL} = 0V$ | 1.8 | 1.55 | | | | | | 2.5 | 2.05 | V | | | | | 3.3 | 2.65 | | #### Capacitance | Symbol | Parameter | Conditions | T <sub>A</sub> = +25°C<br>Typical | Units | |------------------|-------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------|-------| | C <sub>IN</sub> | Input Capacitance | $V_{CC} = 1.8, 2.5 \text{V or } 3.3 \text{V}, V_{I} = 0 \text{V or } V_{CC}$ | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_I = 0V \text{ or } V_{CC}, V_{CC} = 1.8V, 2.5V \text{ or } 3.3V$ | 7 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | $V_I = 0V \text{ or } V_{CC}, f = 10 \text{ MHz}, V_{CC} = 1.8V, 2.5V \text{ or } 3.3V$ | 20 | pF | ## AC Loading and Waveforms | TEST | SWITCH | | | |-------------------------------------|-------------------------------------------------------------------------------------------------|--|--| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V at $V_{CC} = 3.3 \pm 0.3V$ ; $V_{CC} \times 2$ at $V_{CC} = 2.5 \pm 0.2V$ ; $1.8V \pm 0.15V$ | | | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | | | FIGURE 1. AC Test Circuit FIGURE 2. Waveform for Inverting and Non-Inverting Functions FIGURE 3. 3-STATE Output High Enable and Disable Times for Low Voltage Logic FIGURE 4. 3-STATE Output Low Enable and Disable Times for Low Voltage Logic | Symbol | V <sub>CC</sub> | | | | |-----------------|------------------------|-------------------------|-------------------------|--| | | $3.3V \pm 0.3V$ | 2.5V ± 0.2V | 1.8V ± 0.15V | | | V <sub>mi</sub> | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | $V_{mo}$ | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | V <sub>X</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | V <sub>OL</sub> + 0.15V | | | V <sub>Y</sub> | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | V <sub>OH</sub> – 0.15V | | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com