March 1997 Revised March 1999 # 74VHCT244A Octal Buffer/Line Driver with 3-STATE Outputs #### **General Description** The VHCT244A is an advanced high speed CMOS octal bus transceiver fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The VHCT244A is a non-inverting 3-STATE buffer having two active-LOW output enables. This device is designed to be used as 3-STATE memory address drivers, clock drivers, and bus oriented transmitter/receivers. Protection circuits ensure that 0V to 7V can be applied to the input and output (Note 1) pins without regard to the supply voltage. These circuits prevent device destruction due to mismatched supply and input/output voltages. This device can be used to interface 5V to 3V systems and two supply systems such as battery back up. Note 1: Outputs in OFF-State #### **Features** - High Speed: $t_{PD} = 5.9$ ns (typ) at $V_{CC} = 5V$ - Power down protection is provided on inputs and - Low power dissipation: $I_{CC} = 4 \mu A \text{ (max)} @ T_A = 25^{\circ}C$ - Pin and function compatible with 74HCT244 #### **Ordering Code:** | Order Number | Package Number | Package Description | | | | | | |---------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--| | 74VHCT244AM | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | | | | | | 74VHCT244ASJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | | | | | | 74VHCT244AMTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | | | | | | 74VHCT244AN | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | | | | | | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Logic Symbol** #### **Connection Diagram** ### **Pin Descriptions** | Pin Names | Description | |------------------------------------|------------------------------| | $\overline{OE}_1, \overline{OE}_2$ | 3-STATE Output Enable Inputs | | I <sub>0</sub> –I <sub>7</sub> | Inputs | | O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs | # **Truth Tables** | Inp | uts | Outputs | |-----------------|----------------|-----------------------| | OE <sub>1</sub> | l <sub>n</sub> | (Pins 12, 14, 16, 18) | | L | L | L | | L | Н | Н | | Н | X | Z | | Inp | uts | Outputs | |-----------------|----------------|------------------------------| | OE <sub>2</sub> | I <sub>n</sub> | Outputs<br>(Pins 3, 5, 7, 9) | | L | L | L | | L | Н | Н | | Н | Х | Z | H = HIGH Voltage Level L = LOW Voltage Level I = Immaterial Z = High Impedance #### **Absolute Maximum Ratings**(Note 2) $\begin{tabular}{lll} Supply Voltage (V_{CC}) & -0.5V to +7.0V \\ DC Input Voltage (V_{IN}) & -0.5V to +7.0V \\ \end{tabular}$ DC Output Voltage (VOUT) (Note 3) $-0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V}$ (Note 4) -0.5 V to +7.0 V Storage Temperature (T<sub>STG</sub>) -65°C to +150°C Lead Temperature (T<sub>L</sub>) (Soldering, 10 seconds) 260°C # Recommended Operating Conditions (Note 6) Supply Voltage ( $V_{CC}$ ) 4.5V to +5.5V Input Voltage ( $V_{IN}$ ) 0V to +5.5V $\begin{aligned} & \text{Input Voltage (V}_{\text{IN}}) \\ & \text{Output Voltage (V}_{\text{OUT}}) \end{aligned}$ (Note 3) 0V to $V_{CC}$ (Note 4) 0V to +5.5V Operating Temperature ( $T_{OPR}$ ) $-40^{\circ}C$ to +85 $^{\circ}C$ Input Rise and Fall Time (t<sub>r</sub>, t<sub>f</sub>) $V_{CC} = 5.0V \pm 0.5V$ 0 ns/V ~ 20 ns/V Note 2: Absolute Maximum Ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside databook specifications. Note 3: HIGH or LOW state. $I_{\mbox{\scriptsize OUT}}$ absolute maximum rating must be observed. Note 4: When outputs are in OFF-STATE or when $V_{CC} = OV$ . Note 5: $V_{OUT} < GND$ , $V_{OUT} > V_{CC}$ (Outputs Active). Note 6: Unused inputs must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Parameter | ν <sub>cc</sub><br>(۷) | T <sub>A</sub> = 25°C | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | | |------------------|--------------------------------|------------------------|-----------------------|------|-------|-----------------------------------------------|------|-------|----------------------------------------|--| | Syllibol | | | Min | Тур | Max | Min | Max | Units | Conditions | | | $V_{IH}$ | HIGH Level | 4.5 | 2.0 | | | 2.0 | | V | | | | | Input Voltage | 5.5 | 2.0 | | | 2.0 | | · · | | | | $V_{IL}$ | LOW Level | 4.5 | | | 0.8 | | 0.8 | V | | | | | Input Voltage | 5.5 | | | 8.0 | | 8.0 | ı v | | | | V <sub>OH</sub> | HIGH Level | 4.5 | 4.40 | 4.50 | | 4.40 | | V | $V_{IN} = V_{IH}$ $I_{OH} = -50 \mu A$ | | | | Output Voltage | 4.5 | 3.94 | | | 3.80 | | V | or $V_{IL}$ $I_{OH} = -8 \text{ mA}$ | | | $V_{OL}$ | LOW Level | 4.5 | | 0.0 | 0.1 | | 0.1 | V | $V_{IN} = V_{IH}$ $I_{OL} = 50 \mu A$ | | | | Output Voltage | 4.5 | | | 0.36 | | 0.44 | V | or $V_{IL}$ $I_{OL} = 8 \text{ mA}$ | | | I <sub>OZ</sub> | 3-STATE Output | 5.5 | | | ±0.25 | | ±2.5 | μА | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | Off-State Current | 5.5 | | | ±0.23 | | ±2.5 | μΑ | $V_{OUT} = V_{CC}$ or GND | | | I <sub>IN</sub> | Input Leakage | 0–5.5 | | | ±0.1 | | ±1.0 | μА | V <sub>IN</sub> = 5.5V or GND | | | | Current | 0-5.5 | | | ±0.1 | | ±1.0 | μΛ | | | | Icc | Quiescent Supply | 5.5 | | | 4.0 | | 40.0 | μА | $V_{IN} = V_{CC}$ or GND | | | | Current | 5.5 | | | 4.0 | | 40.0 | μΛ | | | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | | | 1.35 | | 1.50 | mA | $V_{IN} = 3.4V$ | | | | | 5.5 | | | 1.33 | | 1.50 | IIIA | Other Input = V <sub>CC</sub> or GND | | | I <sub>OFF</sub> | Output Leakage Current | 0.0 | | | 0.5 | | 5.0 | μА | V <sub>OUT</sub> = 5.5V | | | | (Power Down State) | 0.0 | | | 0.5 | | 5.0 | | | | | | | | • | | | • | | • | • | | # **Noise Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = | : 25°C | Units | Conditions | | | |------------------------------|----------------------------------------------|-----------------|------------------|--------|-------|------------------------|--|--| | - Cymbol | i didilicioi | (V) | Тур | Limits | Omio | | | | | V <sub>OLP</sub><br>(Note 7) | Quiet Output Maximum Dynamic V <sub>OL</sub> | 5.0 | 0.9 | 1.1 | V | C <sub>L</sub> = 50 pF | | | | V <sub>OLV</sub><br>(Note 7) | Quiet Output Minimum Dynamic V <sub>OL</sub> | 5.0 | -0.9 | -1.1 | V | C <sub>L</sub> = 50 pF | | | | V <sub>IHD</sub><br>(Note 7) | Minimum HIGH Level Dynamic Input Voltage | 5.0 | | 2.0 | V | C <sub>L</sub> = 50 pF | | | | V <sub>ILD</sub><br>(Note 7) | Maximum LOW Level Dynamic Input Voltage | 5.0 | | 0.8 | V | C <sub>L</sub> = 50 pF | | | Note 7: Parameter guaranteed by design. #### **AC Electrical Characteristics** | Symbol | Parameter | (V) | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -40° | C to +85°C | Units | Conditions | | |-------------------|-------------------|-----------|-----------------------|-----|------|-----------------------|------------|-------|------------------------|-------------------------| | Cy201 | | | Min | Тур | Max | Min | Max | 0 | 00.141110110 | | | t <sub>PLH</sub> | Propagation Delay | 5.0 ± 0.5 | | 5.4 | 7.4 | 1.0 | 8.5 | ns | | $C_{L} = 15 \text{ pF}$ | | t <sub>PHL</sub> | Time | 3.0 ± 0.5 | | 5.9 | 8.4 | 1.0 | 9.5 | 113 | | $C_L = 50 pF$ | | t <sub>PZL</sub> | 3-STATE Output | 5.0 ± 0.5 | | 7.7 | 10.4 | 1.0 | 12.5 | ns | $R_L = 1 k\Omega$ | $C_L = 15 pF$ | | t <sub>PZH</sub> | Enable Time | 3.0 ± 0.5 | | 8.2 | 11.4 | 1.0 | 13.5 | 115 | | $C_{L} = 50 \text{ pF}$ | | t <sub>PLZ</sub> | 3-STATE Output | 5.0±0.5 | | 8.8 | 11.4 | 1.0 | 13.0 | ns | $R_L = 1 k\Omega$ | $C_{L} = 50 \text{ pF}$ | | t <sub>PHZ</sub> | Disable Time | 3.0 ± 0.3 | | 0.0 | 11.4 | 1.0 | 13.0 | 113 | | | | t <sub>OSLH</sub> | Output to | 5.0 ± 0.5 | | | 1.0 | | 1.0 | ns | (Note 8) | | | t <sub>OSHL</sub> | Output Skew | 3.0 ± 0.3 | | | 1.0 | | 1.0 | 113 | | | | C <sub>IN</sub> | Input | | | 4 | 10 | | 10 | pF | V <sub>CC</sub> = Open | | | | Capacitance | | | 4 | 10 | | 10 | рі | | | | C <sub>OUT</sub> | Output | | | 9 | | | | pF | $V_{CC} = 5.0V$ | , | | | Capacitance | | | 9 | | | | рі | | | | C <sub>PD</sub> | Power Dissipation | | | 18 | | | | pF | (Note 9) | | | | Capacitance | | | 10 | | | | PΕ | | | Note 8: Parameter guaranteed by design. t<sub>OSLH</sub> = |t<sub>PLH max</sub> - t<sub>PLH min</sub>|; t<sub>OSHL</sub> = |t<sub>PHL max</sub> - t<sub>PHL min</sub>| Note 9: $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC}$ (opr.) = $C_{PD} * V_{CC} * f_{|N} + I_{CC}/8$ (per F/F). The total $C_{PD}$ when n pcs. of the Octal D Flip-Flop operates can be calculated by the equation: $C_{PD}$ (total) = 20 + 12n. # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) -0.20 و2ا 7.72 4.16 6,4 4.4±0.1 -B-3,2 10.42 PIN #1 IDENT. LAND PATTERN RECOMMENDATION O.1 C SEE DETAIL A -0.90+0.15 0.09-0.20 0.1±0.05 0.65 0.19-0.30 | \$\P\$ | 0.10\P\$ | A| P\$ | C\$ | -12.00° R0.09min GAGE PLANE DIMENSIONS ARE IN MILLIMETERS NOTES: 0.25 SEATING PLANE A. CONFORMS TO JEDEC REGISTRATION MID-153, VARIATION AC, REF NOTE 6, DATE $7/93.\,$ -0.6±0.1-R0.09mln -1.00 B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS. DETAIL A D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com