## **FEATURES:** - Rad-Pak® radiation-hardened against natural space radiation - · Total dose hardness: - > 100 krad (Si), depending upon space mission - Latch-up Protection Technology (LPT<sup>TM</sup>) - SEL converted into a reset - Rate based on cross section and mission - Same footprint as ADS7809 - Package: 24 pin Rad-Pak flat package - 100 kHz min sampling rate - ±10 V and 0 V to 5 V input range - Advanced CMOS technology - DNL: 16-bits "No Missing Codes" - 83 dB min SINAD with 20 kHz input - Single +5 V supply operation - Utilizes internal or external reference - · Serial output - Power dissipation: 132 mW max ### **DESCRIPTION:** Maxwell Technologies' 7809LP high-speed 16-bit analog to digital converter features a greater than 100 kilorad (Si) total dose tolerance depending upon space mission. Using Maxwell's radiation-hardened RAD-PAK® packaging technology, the 7809LP has the same footprint as ADS7809 and is latchup protected by Maxwell Technologies' Latchup Protection Technology (LPTTM). It is a 24 pin, 16-bit sampling analog-to-digital converter using state-of-the-art CMOS structures. The 7809LP contains a 16-bit capacitor based SAR A/D with S/H, reference, clock, interface for microprocessor use, and serial output drivers. The 7809LP is specified at a 100kHz sampling rate, and guaranteed over the full temperature range. Lasertrimmed scaling resistors provide various input ranges include ±10 V and 0 to 5 V, while the innovative design allows operation from a single +5 V supply, with power dissipation of under 132 mW. Maxwell Technologies' patented Rad-Pak packaging technology incorporates radiation shielding in the microcircuit package. It eliminates the need for box shielding while providing the required radiation shielding for a lifetime in orbit or space mission. In a GEO orbit, Rad-Pak provides greater than 100 krad (Si) radiation dose tolerance. This product is available with screening up to Class K. TABLE 1. 7809LP PIN DESCRIPTION | PIN | Symbol | Description | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | R1IN | Analog Input. | | 2 | AGND1 | Analog Ground. Used internally as ground reference point. | | 3 | R2IN | Analog Input. | | 4 | R3IN | Analog Input. | | 5 | CAP | Reference Buffer Capacitor. 2.2 µF tantalum to ground. | | 6 | REF | Reference Input/Output. 2.2 µF tantalum capacitor to ground. | | 7 | AGND2 | Analog Ground. | | 8 | SB/BTC | Select Straight Binary or Binary Two's Complement data output format. If HIGH, data will be output in a Straight Binary format. If LOW, data will be output in a Binary Two's Complement format. | | 9 | EXT/INT | Select External or Internal Clock for transmitting data. If HIGH, data will be output synchronized to the clock input on DATACLK. If LOW, a convert command will initiate the transmission of the data from the previous conversion, along with 16 clock pulses output on DATACLK. | | 10 | DGND | Digital Ground. | | 11 | LPBIT | Built In test function of the latchup protection. Drive LOW during normal operation. | | 12 | LPSTATUS | Latchup Protection Status Output. LPSTATUS when HIGH indicates latchup protection is active and output data is invalid. | | 13 | VANA | Analog Supply Input. Nominally 5V. | | 14 | VDIG | Digital Supply Input. Nominally 5V. | | 15 | SYNC | Sync Output. If EXT/INT is HIGH, either a rising edge on $R/\overline{C}$ with $\overline{CS}$ LOW or a falling edge on $\overline{CS}$ with $R/\overline{C}$ HIGH will output a pulse on SYNC synchronized to the external DATACLK. | | 16 | DATACLK | Either an input or an output depending on the EXT/INT level. Output data will be synchronized to this clock. If EXT/INT is LOW, DATACLK will transmit 16 pulses after each conversion, and then remain LOW between conversions. | | 17 | DATA | Serial Data Output. Data will be synchronized to DATACLK, with the format determined by the level of SB/BTC. In the external clock mode, after 16-bits of data, the 7809LOPO will output the level input of TAG as long as $\overline{CS}$ is LOW and R/ $\overline{C}$ is HIGH. If EXT/INT is LOW, data will be valid on both the rising and falling edges of DATACLK, and between conversions DATA will stay at the level of the TAG input when the conversion was started. | | 18 | TAG | Tag input for use in external clock mode. If EXT/INT is HIGH, the digital data input on TAG will be output on DATA with a delay of 16 DATACLK pulses as long as CS is LOW and R/C is HIGH. | | 19 | R/C | Read/Convert Input. With $\overline{CS}$ LOW, a falling edge on R/ $\overline{C}$ puts the internal sample/hold into the hold state and starts a conversion. When EXT/INT is LOW, this also initiates the transmission of the data results from the previous conversion. If EXT/INT is HIGH, a rising edge on R/ $\overline{C}$ with $\overline{CS}$ LOW, or a falling edge on $\overline{CS}$ with R/C HIGH, transmits a pulse on SYNC and initiates the transmission of data from the previous conversion. | | 20 | CS | Chip Select. Internally OR'ed with R/C. | TABLE 1. 7809LP PIN DESCRIPTION | Pin | Symbol | Description | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21 | BUSY | Busy Output. Falls when a conversion is started, and remains LOW until the conversion is completed and the data is latched into the output shift register. $\overline{CS}$ or $R/\overline{C}$ must be HIGH when $\overline{BUSY}$ rises, or another conversion will start without time for signal acquisition. | | 22 | PWRD | Power Down Input. If HIGH, conversions are inhibited and power consumption is significantly reduced. Results from the previous conversions are maintained in the output shift register. | | 23 | LPVANA | Latchup Protection Analog Supply. | | 24 | LPVDIG | Latchup Protection Digital Supply. | TABLE 2. 7809LP ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------|-------------| | Analog Inputs | R1 <sub>IN</sub><br>R2 <sub>IN</sub><br>R3 <sub>IN</sub><br>CAP<br>REF <sup>1</sup> | -25<br>-25<br>-25<br>V <sub>ANA</sub> + 0.3 | 25<br>25<br>25<br>AGND2 - 0.3 | V<br>V<br>V | | Ground Voltage Differences: DGND, AGND2 | | -0.3 | 0.3 | V | | V <sub>ANA</sub> | | | 7 | V | | $V_{DIG}$ | | | 7 | V | | $V_{DIG}$ to $V_{ANA}$ | | | 0.3 | V | | Operating Temperature | | -40 | 85 | °C | | Digital Inputs | | -0.3 | V <sub>DIG</sub> + 0.3 | V | | Storage Temperature | T <sub>STG</sub> | -65 | 150 | °C | <sup>1.</sup> Indefinite short to AGND2, momentarily short to $V_{\text{ANA}}$ . TABLE 3. DELTA LIMITS | PARAMETER | Variations | |-----------|------------| | Icc | +/- 10% | TABLE 4. 7809LP DC ACCURACY SPECIFICATIONS (Specified Performance -40 to +85°C) | PARAMETER | Subgroups | Min | Түр | Max | Unit | |------------------------------|-----------|-----|-----|-------|------------------| | Integral Linearity Error | | | | | LSB <sup>1</sup> | | + 25°C | 1 | | | ±3 | | | -40 to 85°C | 2, 3 | | | ±5 | | | Differential Linearity Error | | | | | LSB | | + 25°C | 1 | | | -2, 3 | LSB | | -40 to 85°C | 2, 3 | | | -1, 6 | | ### TABLE 4. 7809LP DC ACCURACY SPECIFICATIONS (Specified Performance -40 to +85°C) | Parameter | Subgroups | Min | Түр | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----|-----------|------------| | No Missing Codes <sup>2</sup> | 1, 2, 3 | 15 | | | Bits | | Transition Noise <sup>3</sup> | 1, 2, 3 | | 1.3 | | LSB | | Full Scale Error <sup>4,5</sup> | 1, 2, 3 | | | ±0.6 | % | | Full Scale Error <sup>4,5</sup> (using ext. 2.5000 V <sub>ref</sub> ) | 1, 2, 3 | | | ±0.6 | % | | Full Scale Error Drift | | | ±7 | | ppm/°C | | Full Scale Error Drift (using ext. 2.5000 V <sub>ref</sub> ) | | | ±2 | | ppm/°C | | Bipolar Zero Error <sup>4</sup> | 1, 2, 3 | | | ±10 | mV | | Bipolar Zero Error Drift | | | ±2 | | ppm/°C | | Unipolar Zero Error <sup>4</sup><br>+ 25°C<br>-40 to 85°C | 1<br>2, 3 | | | ±3<br>±16 | mV<br>mV | | Unipolar Zero Error Drift | | | ±2 | | ppm/°C | | Recovery to Rated Accuracy after Power Down (1 uF Capacitor to CAP) | | | 1 | | ms | | Power Supply Sensitivity ( $V_{DIG} = V_{ANA} = V_{D}$ ) 4.75 $V_{\ge} V_{D} \le 5.2 \text{ V} + 25^{\circ}\text{C}$ -40 to 85° C | 1<br>2, 3 | | | ±8<br>±32 | LSB<br>LSB | - 1. LSB stands for Least Significant Bit. One LSB is equal to 305 $\mu$ V. - 2. Not tested. - 3. Typical rms noise at worst case transitions and temperatures. - 4. Measured with various fixed resistors. - 5. For bipolar input ranges, full scale error is the worst case of -Full Scale or +Full Scale untrimmed deviation from ideal first and last scale code transitions, divided by the transition voltage (not divided by the full-scale range) and includes the effect of offset error. For unipolar input ranges, full scale error is the deviation of the last code transition divided by the transition voltage. It also includes the effect of offset error. ## TABLE 5. 7809LP DIGITAL INPUTS (Specified Performance -40 to +85°C) | PARAMETER | | Мім | Түр | Max | Unit | |----------------------------------|---------|------|-----|-------------------|------| | V <sub>IL</sub> | 1, 2, 3 | -0.3 | | 0.8 | V | | V <sub>IH</sub> | 1, 2, 3 | 2.0 | | $V_{\rm D} + 0.3$ | V | | Ո <sub>ւ.</sub> , Ո <sub>H</sub> | 1, 2, 3 | | | ±10 | μΑ | ## TABLE 6. 7809LP ANALOG INPUT AND THROUGHPUT SPEED (Specified Performance -40 to +85°C) | Parameter | Subgroups | Min | Түр | Max | Unit | |----------------|-----------|----------------------------------|-----|-----|------| | Voltage Ranges | | 10 V, 0 V to 5 V<br>See Table 2. | | | | | Impedance | | | | | | 02.18.02 Rev 4 All data sheets are subject to change without notice ### TABLE 6. 7809LP ANALOG INPUT AND THROUGHPUT SPEED (Specified Performance -40 to +85°C) | PARAMETER | Subgroups | Min | Түр | Max | Unit | |--------------------------------------|-----------|-----|-----|-----|------| | Capacitance | | | 35 | | pF | | Conversion Time | 9, 10, 11 | | 7.6 | 8 | μs | | Complete Cycle (Acquire and Convert) | | | | 10 | μs | | Throughput Rate 1 | 9, 10, 11 | 100 | | | kHz | 1. Tested by application of signal. ### TABLE 7. 7809LP AC ACCURACY SPECIFICATIONS<sup>1</sup> (Specified Performance -40 to +85°C) | Parameter | Subgroups | Min | Түр | Max | Unit | |-----------------------------------------------------------------------------------------------|-----------|-----|----------|-----|-----------------| | Spurious-Free Dynamic Range, f <sub>IN</sub> = 20 kHz <sup>1</sup> | | 90 | 100 | | dB <sup>2</sup> | | Total Harmonic Distortion, f <sub>IN</sub> = 20 kHz <sup>1</sup> | | | -100 | -90 | dB | | Signal-to-Noise (Noise + Distortion) <sup>1</sup><br>f <sub>IN</sub> = 20 kHz<br>-60 dB Input | | 83 | 88<br>30 | | dB | | Signal-to-Noise <sup>1</sup> , f <sub>IN</sub> = 20 kHz | | 83 | 88 | | dB | | Full-Power Bandwidth 1,3 | | | 250 | | kHz | - 1. Guaranteed by design. - 2. All specifications in dB are referred to a full-scale ±10 V input. - 3. Full-Power Bandwidth defined as Full-Scale input frequency at which Signal-to-Noise (Noise + Distortion) degrades to 60 dB. ### TABLE 8. 7809LP SAMPLING DYNAMICS (Specified Performance -40 to +85°C) | PARAMETER | Min | Түр | Max | Unit | | | |-----------------------------------|-------------------------------------|-----|-----|------|--|--| | Aperture Delay | | 40 | | ns | | | | Aperture Jitter | Sufficient to meet AC specification | | | | | | | Transient Response FS Step | | 2 | | us | | | | Overvoltage Recovery <sup>1</sup> | | 150 | | ns | | | 1. Recovers to specified performance after 2 X FS input overvoltage. ### Table 9. 7809LP Reference (Specified Performance -40 to +85°C) | Parameter | Conditions | SUBGROUPS | Min | Түр | Max | Unit | |----------------------------|------------|-----------|------|-----|------|------| | Internal Reference Voltage | No Load | 1, 2, 3 | 2.48 | 2.5 | 2.52 | V | 02.18.02 Rev 4 All data sheets are subject to change without notice ### TABLE 9. 7809LP REFERENCE (Specified Performance -40 to +85°C) | Parameter | Conditions | SUBGROUPS | Min | Түр | Max | Unit | |-----------------------------------------------------------------------|------------------|-----------|-----|-----|-----|------| | Internal Reference Source Current (Must be ext. buffer) | | | | 1 | | μA | | External Reference Voltage Range for Specified Linearity <sup>1</sup> | | | | 2.5 | | V | | External Reference Current Drain <sup>2</sup> | Ext. 2.5000V Ref | | | | 100 | μA | <sup>1.</sup> Tested by application of signal. ## TABLE 10. 7809LP DIGITAL OUTPUTS (SPECIFIED PERFORMANCE -40 TO +85°C) | Parameter | Conditions | Subgroups | Min | Түр | Max | Unit | | | |------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|--------|------|--|--| | Data Format<br>Data Coding<br>Pipeline Delay | Serial 16-bits Binary Two's Complement or Straight Binary Conversion results only available after completed conversion | | | | | | | | | Data Clock | Selectable for internal or | r external data | clock | | | | | | | Internal (Output Only When Transmitting Data) External (Can Run Continually) | EXT/INT Low<br>EXT/INT High | 9, 10, 11 | <br>0.1 | 2.3 | <br>10 | MHz | | | | V <sub>OL</sub><br>V <sub>OH</sub> | $I_{SINK}$ = 1.6 mA<br>$I_{SOURCE}$ = 500 $\mu$ A | 9, 10, 11 | 4 | | 0.4 | V | | | | Leakage Current <sup>1</sup> | High-Z State,<br>V <sub>OUT</sub> = 0V to V <sub>DIG</sub> | 9, 10, 11 | | | ±10 | μA | | | | Output Capacitance 1 | High-Z State | 9, 10, 11 | | 15 | | pF | | | <sup>1.</sup> Not tested. ### TABLE 11. 7809LP POWER SUPPLIES (Specified Performance -40 to +85°C) | Parameter | Conditions | Subgroups | Min | Түр | Max | Unit | |--------------------------------------|-----------------------------------------------------|--------------------|------|-----|------------|------| | V <sub>DIG</sub> | Must be < V <sub>ANA</sub> | | 4.75 | 5 | 5.25 | V | | V <sub>ANA</sub> | | | 4.75 | 5 | 5.25 | V | | I <sub>DIG</sub> | | | | 0.3 | | mA | | I <sub>ANA</sub> | | | | 16 | | mA | | Power Dissipation PWRD LOW PWRD HIGH | $V_{ANA} = V_{DIG} = 5V$<br>$f_s = 100 \text{ kHz}$ | 1, 2, 3<br>1, 2, 3 | | | 132<br>350 | mW | <sup>2.</sup> Not Tested TABLE 12. 7809LP CONTROL LINE FUNCTIONS FOR READ AND CONVERT | Specific Function | CS | R/C | BUSY | EXT/INT | DATACL<br>K | PWRD | SB/BTC | Operation | |----------------------------------------------------------|----------------|---------|-------|---------|------------------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Initiate Conversion and Output Data using Internal Clock | 1 > 0 | 0 1 > 0 | 1 | 0 | Output<br>Output | 0 | x<br>x | Initiates conversion "n". Data from conversion "n- 1" clocked out on DATA synchronized to 16 clock pulses output on DATA- CLK | | | | | | | | | | Initiates conversion "n". Data from conversion "n- 1" clocked out on DATA synchronized to 16 clock pulses output on DATA- CLK | | Initiate Conver- | 1 > 0 | 0 | 1 | 1 | Input | 0 | Х | Initiates conversion "n" | | sion and Output Data using Exter- | 0 | 1 > 0 | 1 | 1 | Input | 0 | Х | Initiates conversion "n" | | nal Clock | 1 > 0<br>1 > 0 | 1 | 0 | 1 | Input<br>Input | х<br>0 | X<br>X | Outputs a pulse on SYNC followed by data from conversion "n" clocked out synchronized to external DATACLK. | | | 0 | 0 > 1 | 0 | 1 | Input | 0 | X | Outputs a pules on SYNC followed by data from conversion "n-1" clocked out synchronized to external DATACLK <sup>1</sup> . Conversion "n" in process. | | | | | | | | | | Outputs a pulse on SYNC followed by data from conversion "n-1" clocked out synchronized to external DATACLK <sup>1</sup> . Conversion "n" in process. | | Incorrect Conversions | 0 | 0 | 0 > 1 | Х | Х | 0 | Х | CS or R/C must be HIGH or a new conversion will be initiated without time for acquisition | | Power Down | X | X | X | X | X | 0 | X | Analog circuitry powered. Conversion will be initiated without time for acquisition | | | ^ | * | ^ | ^ | ^ | • | Α | Analog circuitry disabled. Data from previous conversion maintained in output registers | TABLE 12. 7809LP CONTROL LINE FUNCTIONS FOR READ AND CONVERT | Specific Function | CS | R/C | BUSY | EXT/INT | DATACL<br>K | PWRD | SB/BTC | Operation | |----------------------------|----|-----|------|---------|-------------|------|--------|---------------------------------------------------------------| | Selecting Output<br>Format | Х | Х | Х | Х | Х | Х | 0<br>3 | Serial data is output in<br>Binary Two's Comple- | | | Х | Х | Х | Х | Х | Х | 1 | ment format. Serial data is output in Straight Binary format. | <sup>1.</sup> See Figure 4 for constraints on previous data valid during conversion. TABLE 13. 7809LP INPUT RANGE CONNECTION | Analog Input Range | Connect $R1_IN$ via $200\Omega$ | Connect $R2_IN$ via $100\Omega$ | CONNECT R3 <sub>IN</sub> TO | Impedance | |--------------------|---------------------------------|---------------------------------|-----------------------------|-----------------| | ±10V | V <sub>IN</sub> | AGND | CAP | 22.9 k $\Omega$ | | ±5V | AGND | V <sub>IN</sub> | CAP | 13.3 k $\Omega$ | | ±3.3V | V <sub>IN</sub> | V <sub>IN</sub> | CAP | 10.7 k $\Omega$ | | OV to 10V | AGND | V <sub>IN</sub> | AGND | 13.3k $\Omega$ | | 0V to 5V | AGND | AGND | V <sub>IN</sub> | 10.0 kΩ | | 0V to 4V | V <sub>IN</sub> | AGND | $V_{IN}$ | 10.7 k $\Omega$ | ### TABLE 14. 7809LP CONVERSION AND DATA TIMING $(T_A = -40 \, ^{\circ}\text{C} \text{ to } 85 \, ^{\circ}\text{C} \text{ unless otherwise specified)}$ | Symbol | DESCRIPTION | Subgroups | Min | Түр | Max | Unit | |---------|------------------------------------|-----------|-----|-----|------|------| | t1 | Convert Pulse Width | 9, 10, 11 | 40 | | 6000 | ns | | t2 | BUSY Delay | 9, 10, 11 | | | 65 | ns | | t3 | BUSY LOW | 9, 10, 11 | | | 8 | μs | | t4 | BUSY Delay after End of Conversion | 9, 10, 11 | | 220 | | ns | | t5 | Aperture Delay | 9, 10, 11 | | 40 | | ns | | t6 | Conversion Time | 9, 10, 11 | | 7.6 | 8 | μs | | t7 | Acquisition Time | 9, 10, 11 | | | 2 | μs | | t6 + t7 | Throughput Time | 9, 10, 11 | | 9 | 10 | μs | | t8 | R/C Low to DATACLK Delay | 9, 10, 11 | | 450 | | ns | | t9 | DATACLK Period | 9, 10, 11 | | 440 | | ns | | t10 | Data Valid to DATACLK HIGH Delay | 9, 10, 11 | 20 | 75 | | ns | | t11 | Data Valid after DATACLK LOW Delay | 9, 10, 11 | 100 | 125 | | ns | | t12 | External DATACLK | 9, 10, 11 | 100 | | | ns | | t13 | External DATACLK HIGH | 9, 10, 11 | 20 | | | ns | 02.18.02 Rev 4 All data sheets are subject to change without notice ## TABLE 14. 7809LP CONVERSION AND DATA TIMING $(T_A = -40 \, ^{\circ}\text{C} \text{ to } 85 \, ^{\circ}\text{C} \text{ unless otherwise specified})$ | Symbol | DESCRIPTION | Subgroups | Min | Түр | Max | Unit | |--------|-------------------------------|-----------|-----|-----|---------|------| | t14 | External DATACLK LOW | 9, 10, 11 | 30 | | | ns | | t15 | DATACLK HIGH Setup Time | 9, 10, 11 | 20 | | t12 + 5 | ns | | t16 | R/C to CS Setup Time | 9, 10, 11 | 10 | | | ns | | t17 | SYNC Delay After DATACLK High | 9, 10, 11 | 15 | | 35 | ns | | t18 | Data Valid Delay | 9, 10, 11 | 25 | | 55 | ns | | t19 | CS to Rising Edge Delay | 9, 10, 11 | 25 | | | ns | | t20 | Data Available after CS LOW | 9, 10, 11 | 6 | | | μs | TABLE 15. 7809LP CONVERSION DATA TIMING | | | | | | | | | Digital | Оитрит | | |----------------------------------|---------------|------------------------------------------------------------|---------------|---------------|---------------|---------------|------------------------|----------------------------------|------------------------|------| | Description | | Analog Input | | | | | | VO'S STRAIGHT BINAR (SB/BTC HIGH | | | | | | | | | | BINARY CODE | Hex<br>Code | BINARY CODE | Hex<br>Code | | | Full Scale<br>Range | ±10 | ±5 | ±3.33V | 0V to<br>10V | 0V to 5V | 0V to 4V | | | | | | Least Signifi-<br>cant Bit (LSB) | 305 µ V | 153 µ V | 102 μV | 153 µ V | 76 µ V | 61 µ V | | | | | | + Full Scale<br>(FS - 1 LSB) | 9.99969<br>5V | 4.99984<br>7V | 3.33323<br>1V | 9.99984<br>7V | 4.99992<br>4V | 3.99993<br>8V | 0111 1111<br>1111 1111 | 7FFF | 1111 1111<br>1111 1111 | FFFF | | Midscale | 0V | 0V | 0V | 5V | 2.5V | 2V | 0000 0000<br>0000 0000 | 0000 | 1000 0000<br>0000 0000 | 8000 | | One LSB<br>Below Mid-<br>scale | -305 μV | 305 μV -153 μV -102 μV 4.99984 2.49992 1.99993<br>7V 4V 9V | | | | | 1111 1111<br>1111 1111 | FFFF | 0111 1111<br>1111 1111 | 7FFF | | -Full Scale | -10V | -5V | 3.33333<br>3V | 0V | 0V | 0V | 1000 0000<br>0000 0000 | 8000 | 0000 0000<br>0000 0000 | 0000 | FIGURE 1. CONVERSION TIMING FIGURE 2. SERIAL DATA TIMING USING INTERNAL CLOCK (CS, EXT/INT AND TAG TIED LOW) FIGURE 3. CONVERSION AND READ TIMING WITH EXTERNAL CLOCK (EXT/INT TIED HIGH). READ AFTER CONVERSION FIGURE 4. CONVERSION AND READ TIMING WITH EXTERNAL CLOCK (EXT/INT TIED HIGH). READ DURING CONVERSION FIGURE 5. OFFSET/GAIN CIRCUITS FOR UNIPOLAR INPUT RANGES ## 7809LP With Trim (Adjust offset first at 0V, then adjust gain) Input Range Without Trim film: AGND1 AGND1 1000 R2<sub>au</sub> R2<sub>m</sub> ±10V <33.2kg R3<sub>m</sub> RS<sub>M</sub> < 33.2kg CAP 225 246 576k() REF REF 2.2µF AGNDE AGNDE AGNO1 AGNO1 33.240 ≤ ≥ 33.260 ±5V CAP 576kΩ 224 REF AGNDE AGNDS Rtm RII in ≥100Ω ADNOT ≤1000 R2<sub>es</sub> R2<sub>M</sub> ±3.33V RS<sub>pe</sub> $\leq$ mao RS<sub>FR</sub> CAP CAP REF REF FIGURE 6. OFFSET/GAIN CIRCUITS FOR BIPOLAR INPUT RANGES AGNO2 225 AGNO2 #### **LPT™** Operation Latchup Protection Technology (LPT<sup>TM</sup>) automatically detects an increase in the supply current of the 7809LP converter due to a single event effect and internally cycles the power to the converter off, then on, which restores the steady state operation of the device. A simplified block diagram of the 7809LP circuitry is shown in Figure 7. The LPT<sup>TM</sup> circuitry consists of two power switch and current sensor blocks, an LPT<sup>TM</sup> controller block, a BIT current load block, and an active input protection block. Figure 7. 7809LP Simplified Block Diagram The power switch/current sensor blocks sense the supply current drawn by the protected device on the analog and digital supply pins. When a threshold level is exceeded on either supply line, indicating single event induced latchup of the protected device, a signal is sent to the LPT<sup>TM</sup> controller block. The LPT<sup>TM</sup> controller then drives the power switches to an off state which removes the power supplies from the protected device. At the same time, a signal is sent to open the active input protection circuits and the LPSTATUS output pin is activated. After a period of time sufficient to clear the latchup, the LPT<sup>TM</sup> controller drives the power switches and input protection back to the on state restoring the operation of the protected device. The BIT circuit is used during system test to electrically trigger the latchup function by drawing current through the power switch/current sensor blocks sufficient to trigger the LPT<sup>TM</sup> protection. #### Differences Between the 7809LP and the ADS7809 Because the 7809LP uses the ADS7809 die to perform the analog to digital conversion function, its operation and performance is very similar to the ADS7809 packaged part from Burr-Brown. In general the operation and application will be the same for both parts. There are three primary differences: the operation of the supply pins, the operation of the additional LPBIT and LPSTATUS pins, and the operation of the I/O pins when a latchup is detected. The ADS7809 provides separate analog and digital supply pins, VANA and VDIG. These same supply pins on the 7809LPRP should be connected to the analog and digital supplies. There is no limit to the capacitance that can be connected to these pins in the system application. The 7809LP package also provides access to the ADS7809 die supply pins with the LPVANA and LPVDIG pins. The signal paths between the supply input pins and the respective die supply pins are low resistance during normal device operation. When an excessive supply current due to a single event latchup is sensed on either of the supply pins, the LPT™ circuit opens both paths to the die supply pins allowing the latchup condition to clear. The LPVANA and LPV-DIG pins allow access to the current sense circuitry for electrical testing at the component level and provide optimal locations for attaching supply decoupling capacitors. **CAUTION**: The LPVANA and LPVDIG pins must not be connected to the respective power supplies since this will defeat the LPT™ power switch and could result in permanent latchup of the device during operation in a radiation environment. Electrolytic capacitors should not be connected to these decoupling pins because the large capacitance will increase the recovery time of the 7809LP. Low ESR ceramic capacitors should be used with a maximum of .2µF per pin. The LPBIT input provides a means to electrically test the LPT<sup>TM</sup> circuit. A high level on the this pin causes a preset current to be drawn in addition to the normal device current through the analog and digital current sensors. If the high level is maintained for a sufficient duration, it will trigger the LPT<sup>TM</sup> circuit which will cycle the power to the protected device. If the LPBIT remains high, the LPT<sup>TM</sup> circuit will continuously cycle the supply voltages off then on. Driving this input with a 10 µs high level pulse is sufficient duration to assure the LPT<sup>TM</sup> circuit cycles the power off then on one time only. A high level on the LPSTATUS output indicates that the LPT<sup>TM</sup> circuit has removed power from the protected device. The LPSTATUS returns low when the power is restored. LPSTATUS can be used to generate an input to the system data processor indicating that an LPT<sup>TM</sup> cycle has occurred and the protected device output accuracy may not be met until after the respective recovery time to the event. During the time that power is removed from the protected device, it is critical that external circuitry driving the device I/I O pins does not back-drive the device supply through input protection diodes or similar integrated structures. Back-driving of the supply through the device I/I O pins could contribute to an extended or even a permanent latchup condition. For the ADS7809 testing has shown that for the normal signal range of operation on the analog input pins R1IN, R2IN, and R3IN, latchup will not be sustained. In order to prevent back-driving the supply from the digital I/O pins DATA, SYNC, TAG, $R/\overline{C}$ , $\overline{CS}$ , and PWRD, the 7809LP incorporates active input protection circuits. These circuits act as transmission gates in series with the digital inputs. During normal operation, these gates are on and present low resistance connections between the package input pins and the respective die pins. When the LPT<sup>TM</sup> circuit detects a latchup, these gates are switched off and present a high resistance path between the package inputs and the die inputs. The protected I/O pins are crow barred during the latchup. The bidirectional signal, DATACLK, is also protected by a transmission gate. 7809LP Dedicated digital outputs are not similarly protected since in most applications there will be no appreciable drive signal on these outputs to back-drive the pins. Pull up resistors on these outputs should be 10 K $\Omega$ or greater to limit the back-drive current. Low on resistance, transmission gate circuits are also connected between the package pins and the die REF and CAP pins. These gates minimize the transient loading on the external filter capacitors required on these pins. This greatly reduces the single event recovery time of the 7809LP to full accuracy after an LPT<sup>TM</sup> cycle. During an LPT™ cycle, all outputs of the 7809LP are invalid and unpredictable until after the functional recovery time. After the functional recovery time, data conversions occur with a degraded accuracy until the full accuracy recovery time. A summary of the pin differences between the ADS7809 and the 7809LP is provided in the table below. TABLE 15. ADS7809 AND 7809LP PIN DIFFERENCES | PIN NUMBER | ADS7809 | 7809LPRP | PIN DIFFERENCE DESCRIPTION | |------------|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-10 | Various | Various | Equivalent function to ADS7809 pins 1-10 respectively. Timing specifications change slightly (0 - 10 ns) for the 7809LPRP due to the latchup protection circuitry on ADS7809 die inputs. | | 15-22 | Various | Various | Equivalent function to ADS7809 pins 11-18 respectively. Timing specifications change slightly (0 - 10 ns) for the 7809LPRP due to the latchup protection circuitry on ADS7809 die inputs. | | 11 | | LPBIT | A built in test function of latchup protection. A TTL high level pulse for > 5 microseconds duration on this input will trigger latchup protection of the device. This input shall be low during normal operation. | | 12 | | LPSTATUS | Latchup protection status output. This TTL level output is low during normal operation and goes high during a 10 $\mu$ s decision time period prior to power being removed. If the latch up current does not last at least 10 $\mu$ s then LPTSTATUS will go low (inactive) after the 10 $\mu$ s decision period without power being removed. When latchup protection is triggered, this output will go high for the duration of the time that power is removed from the protected device (50 $\mu$ s). All output except LPSTATUS are invalid during the time that power is removed from the ADS7809 die. This output foes low within 1 us of the power being re-applied to the protected device. Functional operation of the device is within ~25 $\mu$ s after the LPSTATUS output returns low with degraded accuracy due to the latchup filter circuitry. Full accuracy is restored ~5 ms later. This output can be used to inform the system processor of the latchup protection trigger and the subsequent degraded accuracy in the 7809LPRP output data. Output pull-up resistors should be $10k\Omega$ or larger on outputs. I/O pins must not be driven high while this signal is active. | | 13 | VANA | VANA | Equivalent function to ADS7809 pin 19. Analog Supply Input. | | 14 | VDIG | VDIG | Equivalent function to ADS7809 pin 20. Digital Supply Input. | | 23 | | LPVANA | Latchup protected analog supply pin to the ADS7809 die. Decouple to analog ground with 0.1 $\mu$ F ceramic capacitor. Do not exceed 0.2 $\mu$ F. Do not connect to VDIG and/or VANA. | | 24 | | LPVDIG | Latchup protected digital supply pin to the ADS7809 die. Decouple to digital ground with 0.1 $\mu$ F ceramic capacitor. Do not exceed 0.2 $\mu$ F. Do not connect to VDIG and/ or VANA. | #### Testing the 7809LPRP Latchup Protection Circuitry The LPVANA and LPVDIG pins provide direct access to the 7809LP converter supply pins for attaching external decoupling capacitors to ground. These pins can also be used to test the LPT<sup>TM</sup> operation and threshold level by sinking a pulsed current load to ground as shown in the test circuit in Figure 8. The most accurate threshold current measurements are made with the ADS7809 in its lowest power state (PWRD = 5V). The LPT<sup>TM</sup> operation and device recovery times are most easily measured using the LPBIT input to trigger protection and recovery. Applying a 10 $\mu$ sec high duration TTL level to the LPBIT pin causes internal test currents sufficient to trigger the LPT<sup>TM</sup> circuit to be drawn through both the analog and digital supply sense circuits. LPT<sup>TM</sup> operating characteristics are summarized in Table 16 according to the timing diagram shown in Figure 9. During the time that the power is cycled, output signals and data from the 7809LP are invalid. The LPSTATUS signal high indicates that power is removed from the ADS7809 die. When this signal is low, power is applied to the ADS7809 die. The LPSTATUS signal is used to measure the supply recovery time. The supply recovery time interval starts when the supply current rises (causing LPSTATUS to go high) and ends when the LPSTATUS signal stabilizes low again. Within the functional recovery time interval ( $\sim$ 25 $\mu$ sec after the LPT<sup>TM</sup> circuit reapplies power), the normal functional operation of the converter is restored with less than 5% full scale error. Additional settling time is then required to return to full accuracy operation. Recovery time intervals are defined which indicate the time to recover first to within 8 bit accuracy, then to within 12 bit accuracy, and finally to full 16 bit accuracy. These recovery times are primarily due to the single event and power cycling effects on the reference circuits and the settling times of their respective filter capacitors. TABLE 16. 7809LP LPT<sup>TM</sup> OPERATING CHARACTERISTICS | Parameter | Symbol | Conditions | Түр | Unit | |------------------------------|--------|-----------------------|----------|------| | Supply Threshold Current | ITHR | PWRD = 5V | 50 | mA | | Protection Time | TPT | LPBIT = 2.4V for 5 µs | 1 | μsec | | Supply Recovery Time | TSR | LPBIT = 2.4V for 5 µs | 50 | μsec | | Functional Recovery Time | TFR | LPBIT = 2.4V for 5 µs | TSR + 25 | μsec | | 8-bit Accuracy Recovery Time | T8R | LPBIT = 2.4V for 5 µs | 80 | μsec | | Full Accuracy Recovery Time | TFAR | LPBIT = 2.4V for 5 µs | 5 | msec | FIGURE 8. 7809LP LPTTM TEST CIRCUIT 2.4V PULSE GENERATOR 1 LPBIT .4V 0V PULSE GENERATOR 2 -VP CHARGE CURRENT INTO DECOUPLING CAPACITOR IS PEAK SUPPLY CURRENT (IS) IS (TYP) IS (TYP) TSR 5V LPSTATUS 0V OUTPUTS INVALID OUTPUTS VALID OUTPUTS VALID ALL OUTPUTS FULL SCALE (F.S.) <1/20 F.S. FULL ACCURACY FULL ACCURACY <1/4096 F.S <1/256 F.S. OUTPUT DATA ERROR <u>>-1/2</u>0 F.S. - FULL SCALE T8R T12R TFAR\_ FIGURE 9. 7809LP LPTTM TIMING DIAGRAM FIGURE 10. SEL CROSS SECTION #### 7809 Characterization SEL Plot FIGURE 11. SEU CROSS SECTION #### 7809 Characterization SEU Plot 24-PIN RAD-PAK® FLAT PACKAGE | Symbol | DIMENSION | | | | | | | | |--------|-----------|-----------|-------|--|--|--|--|--| | | Min | Nom | Max | | | | | | | А | 0.157 | 0.170 | 0.183 | | | | | | | b | 0.015 | 0.017 | 0.022 | | | | | | | С | 0.004 | 0.005 | 0.009 | | | | | | | D | | 0.596 | 0.640 | | | | | | | E | 0.350 | 0.400 | 0.420 | | | | | | | E1 | | | 0.450 | | | | | | | E2 | 0.180 | 0.236 | | | | | | | | E3 | 0.030 | 0.082 | | | | | | | | е | | 0.050 BSC | | | | | | | | L | 0.315 | 0.325 | 0.335 | | | | | | | Q | 0.026 | 0.053 | 0.056 | | | | | | | S1 | 0.005 | 0.015 | | | | | | | | N | 24 | | | | | | | | F24-01 Note: All dimensions in inches #### **Important Notice:** These data sheets are created using the chip manufacturers published specifications. Maxwell Technologies verifies functionality by testing key parameters either by 100% testing, sample testing or characterization. The specifications presented within these data sheets represent the latest and most accurate information available to date. However, these specifications are subject to change without notice and Maxwell Technologies assumes no responsibility for the use of this information. Maxwell Technologies' products are not authorized for use as critical components in life support devices or systems without express written approval from Maxwell Technologies. Any claim against Maxwell Technologies must be made within 90 days from the date of shipment from Maxwell Technologies. Maxwell Technologies' liability shall be limited to replacement of defective parts. ## **Product Ordering Options**