# Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp. The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Note: Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices. Renesas Technology Corp. Customer Support Dept. April 1, 2003 # 7531 Group #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **DESCRIPTION** The 7531 Group is the 8-bit microcomputer based on the 740 family core technology. The 7531 Group has a serial I/O, 8-bit timers, and an A-D converter, and is useful for control of home electric appliances and office automation equipment. #### **FEATURES** | LAIGNEO | | |-------------------------------------|---------------------------------------| | Basic machine-language instruction | tions 69 | | • The minimum instruction execut | tion time 0.50 µs | | (at 8 MHz oscillation frequency for | or the shortest instruction, in high- | | speed mode) | | | Memory size ROM | 8K to 16K bytes | | RAM | 256 to 384 bytes | | Programmable I/O ports | 29 | | | (25 in 32-pin version) | | Interrupts | 12 sources, 8 vectors | | (11 sou | rces, 8 vectors for 32-pin version) | | • Timers | 8-bit <b>X</b> 3 | | • Serial I/O1 | 8-bit <b>X</b> 1 | | | (UART) | | Serial I/O2 | 8-bit X 1 | | | (Clock-synchronized) | | A-D converter | 10-bit X 8 channels | | | (6 channels for 32-pin version) | | Clock generating circuit | Built-in type | | (connect to external ceramic res | sonator or quartz-crystal oscillator | | | permitting RC oscillation) | | | | | Watchdog timer 16-bit X 1 | |-------------------------------------------------------------------| | Power source voltage | | At 8 MHz XIN oscillation frequency at ceramic oscillation | | | | At 4 MHz XIN oscillation frequency at ceramic oscillation | | | | At 2 MHz XIN oscillation frequency at ceramic oscillation | | | | At 4 MHz XIN oscillation frequency at RC oscillation | | | | At 2 MHz XIN oscillation frequency at RC oscillation | | | | At 1 MHz XIN oscillation frequency at RC oscillation | | | | • Power dissipation | | ● Operating temperature range −20 to 85 °C | | (–40 to 85 °C or –40 to 125 °C for extended operating temperature | | version) | #### **APPLICATION** Office automation equipment, factory automation equipment, home electric appliances, consumer electronics, car, etc. Fig. 1 Pin configuration (36P2R package type) Fig. 2 Pin configuration (32P6B package type) Fig. 3 Pin configuration (32P4B package type) Fig. 4 Pin configuration (42S1M package type) # **FUNCTIONAL BLOCK** Fig. 5 Functional block diagram (36P2R package) Fig. 6 Functional block diagram (32P6B package) Fig. 7 Functional block diagram (32P4B package) # **PIN DESCRIPTION** Table 1 Pin description | Pin | Name | Function | Function expect a port function | | | | |----------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--|--| | Vcc, Vss | Power source (Note 1) | •Apply voltage of 2.2–5.5 V to Vcc, and 0 V to Vss. | | | | | | VREF | Analog reference voltage | •Reference voltage input pin for A-D converter | | | | | | CNVss | CNVss | Chip operating mode control pin, which is always connected to Vss. | | | | | | RESET | Reset input | •Reset input pin for active "L" | | | | | | XIN | Clock input | •Input and output pins for main clock generating circuit | | | | | | | | •Connect a ceramic resonator or quartz crystal oscillator between the XIN and XOUT pins. | | | | | | Хоит | Clock output | •For using RC oscillator, short between the XIN and XOUT pins, an | d connect the capacitor and resistor | | | | | | | •If an external clock is used, connect the clock source to the XIN p | in and leave the Xout pin open. | | | | | P00-P07 | I/O port P0 | •8-bit I/O port. | •Key-input (key-on wake up | | | | | | | •I/O direction register allows each pin to be individually programmed as either input or output. | interrupt input) pins | | | | | | | •CMOS compatible input level | | | | | | | | •CMOS 3-state output structure | | | | | | | •Whether a built-in pull-up resistor is to be used or not can be determined by program. | | | | | | | P1o/RxD | I/O port P1 | •5-bit I/O port | Serial I/O1 function pin | | | | | P11/TxD | | •I/O direction register allows each pin to be individually pro- | | | | | | P12/SCLK | | grammed as either input or output. | •Serial I/O2 function pin | | | | | P13/SDATA | | •CMOS compatible input level | | | | | | P14/CNTR0 | | •CMOS 3-state output structure | •Timer X function pin | | | | | | | •CMOS/TTL level can be switched for P10, P12 and P13 | | | | | | P20/AN0-<br>P27/AN7 | I/O port P2 (Note 2) | •8-bit I/O port having almost the same function as P0 | •Input pins for A-D converter | | | | | 1 ZI/AIN | | •CMOS compatible input level | | | | | | | <u> </u> | OMOS 3-state output structure | | | | | | P30-P35 | I/O port P3 (Note 3) | •8-bit I/O port | | | | | | | | •I/O direction register allows each pin to be individually programmed as either input or output. | | | | | | | | •CMOS compatible input level (CMOS/TTL level can be switched for P36 and P37). | | | | | | | | •CMOS 3-state output structure | | | | | | | | •P3o to P3e can output a large current for driving LED. | | | | | | P36/INT1<br>P37/INT0 | | <ul> <li>Whether a built-in pull-up resistor is to be used or not can be<br/>determined by program.</li> </ul> | •Interrupt input pins | | | | Notes 1: Vcc = 2.4 to 5.5 V for the extended operating temperature version (-40 to 85 °C) and the extended operating temperature 125 °C version (-40 to 125 °C). - 2: 6-bit I/O port (P20-P25) for the 32-pin version. - 3: 6-bit I/O port (P30–P34, P37/INT0) for the 32-pin version. # **GROUP EXPANSION** Mitsubishi plans to expand the 7531 group as follow: # Memory type Support for Mask ROM version, One Time PROM version, and Emulator MCU . #### **Memory size** # **Package** | 32P4R | 32 pin plastic molded SDIP | |---------|----------------------------------| | | • • | | | 0.8 mm-pitch plastic molded LQFP | | 36P2R-A | 0.8 mm-pitch plastic molded SSOP | | 42S1M | 42 pin shrink ceramic PIGGY BACK | Fig. 8 Memory expansion plan Currently supported products are listed below. Table 2 List of supported products | Product | (P) ROM size (bytes)<br>ROM size for User () | RAM size<br>(bytes) | Package | Remarks | | |-----------------|----------------------------------------------|---------------------|---------|------------------------------------------------------------------|--| | M37531M4-XXXSP | | | | Mask ROM version | | | M37531M4T-XXXSP | | | | Mask ROM version (extended operating temperature version) | | | M37531E4SP | | | | One Time PROM version (blank) | | | M37531M4-XXXFP | | | | Mask ROM version | | | M37531M4T-XXXFP | | | | Mask ROM version (extended operating temperature version) | | | M37531E4FP | | | | One Time PROM version (blank) | | | M37531M4-XXXGP | 8192 (8062) 256 | 256 | | Mask ROM version | | | M37531M4T-XXXGP | | 0192 (0002) | 32P6B-A | Mask ROM version (extended operating temperature version) | | | M37531M4V-XXXGP | | | | Mask ROM version (extended operating temperature 125 °C version) | | | M37531E4GP | | | | One Time PROM version (blank) | | | M37531E4T-XXXGP | | | | One Time PROM version (shipped after programming, extended | | | | - | | | operating temperature version) | | | M37531E4V-XXXGP | | | | One Time PROM version (shipped after programming, extended | | | | | | | operating temperature 125 °C version) | | | M37531M8-XXXSP | | | 32P4B | Mask ROM version | | | M37531E8SP | | | | One Time PROM version (blank) | | | M37531M8-XXXFP | 16384 (16254) | 201 | 36P2R-A | Mask ROM version | | | M37531E8FP | - 384 | | SUFZR-A | One Time PROM version (blank) | | | M37531M8-XXXGP | 1 | | | Mask ROM version | | | M37531RSS | | 1 | 42S1M | Emulator MCU | | #### **FUNCTIONAL DESCRIPTION** #### **CPU** #### [CPU Mode Register] CPUM The CPU mode register contains the stack page selection bit. This register is allocated at address 003B<sub>16</sub>. #### Switching method of CPU mode register Switch the CPU mode register (CPUM) at the head of program after releasing Reset in the following method. Fig. 9 Structure of CPU mode register Fig. 10 Switching method of CPU mode register #### Memory #### Special function register (SFR) area The SFR area in the zero page contains control registers such as I/O ports and timers. #### RAM RAM is used for data storage and for a stack area of subroutine calls and interrupts. #### ROM The first 128 bytes and the last 2 bytes of ROM are reserved for device testing and the rest is a user area for storing programs. #### Interrupt vector area The interrupt vector area contains reset and interrupt vectors. #### Zero page The 256 bytes from addresses 000016 to 00FF16 are called the zero page area. The internal RAM and the special function registers (SFR) are allocated to this area. The zero page addressing mode can be used to specify memory and register addresses in the zero page area. Access to this area with only 2 bytes is possible in the zero page addressing mode. # Special page The 256 bytes from addresses FF0016 to FFFF16 are called the special page area. The special page addressing mode can be used to specify memory addresses in the special page area. Access to this area with only 2 bytes is possible in the special page addressing mode. Fig. 11 Memory map diagram Fig. 12 Memory map of special function register (SFR) #### I/O Ports #### [Direction registers] PiD The I/O ports have direction registers which determine the input/output direction of each pin. Each bit in a direction register corresponds to one pin, and each pin can be set to be input or output. When "1" is set to the bit corresponding to a pin, this pin becomes an output port. When "0" is set to the bit, the pin becomes an input port. When data is read from a pin set to output, not the value of the pin itself but the value of port latch is read. Pins set to input are floating, and permit reading pin values. If a pin set to input is written to, only the port latch is written to and the pin remains floating. #### [Pull-up control] PULL By setting the pull-up control register (address 001616), ports P0 and P3 can exert pull-up control by program. However, pins set to output are disconnected from this control and cannot exert pull-up control. #### [Port P1P3 control] P1P3C By setting the port P1P3 control register (address 001716), a CMOS input level or a TTL input level can be selected for ports P10, P12, P13, P36, and P37 by program. Fig. 13 Structure of pull-up control register Fig. 14 Structure of port P1P3 control register # **7531 Group** # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Table 5 I/O port function table | Pin | Name | Input/output | I/O format | Non-port function | Related SFRs | Diagram No. | |---------------------|-------------------------|---------------------|-----------------------------------------------------|-------------------------------|--------------------------|-------------| | P00-P07 | I/O port P0 | I/O individual bits | CMOS compatible input level CMOS 3-state output | Key input interrupt | Pull-up control register | (1) | | P1o/RxD | I/O port P1 | | (Note 1) | Serial I/O1 function | Serial I/O1 control | (2) | | P11/TxD | | | | input/output | register | (3) | | P12/Sclk | | | | Serial I/O2 function | Serial I/O2 control | (4) | | P13/SDATA | | | | input/output | register | (5) | | P14/CNTR0 | | | | Timer X function input/output | Timer X mode register | (6) | | P20/AN0-<br>P27/AN7 | I/O port P2<br>(Note 2) | | | A-D conversion input | A-D control register | (7) | | P30-P35 | I/O port P3 | | | | | (8) | | P36/INT1 | (Note 3) | | | External interrupt | Interrupt edge | (9) | | P37/INTo | | | | input | selection register | (9) | Notes 1: Ports P10, P12, P13, P36, and P37 are CMOS/TTL level. - 2: The P26/AN6 and P27/AN7 pins do not exist for the 32-pin version. - 3: The P35 and P36/INT1 pins do not exist for the 32-pin version. Fig. 15 Block diagram of ports (1) Fig. 16 Block diagram of ports (2) ### Interrupts Interrupts occur by 12 different sources : 4 external sources, 7 internal sources and 1 software source. #### Interrupt control All interrupts except the BRK instruction interrupt have an interrupt request bit and an interrupt enable bit, and they are controlled by the interrupt disable flag. When the interrupt enable bit and the interrupt request bit are set to "1" and the interrupt disable flag is set to "0", an interrupt is accepted. The interrupt request bit can be cleared by program but not be set. The interrupt enable bit can be set and cleared by program. It becomes usable by switching CNTRo and AD conversion interrupt sources with bit 7 of the interrupt edge selection register, timer 2 and serial I/O2 interrupt sources with bit 6, timer X and key-on wake-up interrupt sources with bit 5, and serial I/O1 transmit and INT1 interrupt sources with bit 4. The reset and BRK instruction interrupt can never be disabled with any flag or bit. All interrupts except these are disabled when the interrupt disable flag is set. When several interrupts occur at the same time, the interrupts are received according to priority. #### Interrupt operation Upon acceptance of an interrupt the following operations are automatically performed: - 1. The processing being executed is stopped. - 2. The contents of the program counter and processor status register are automatically pushed onto the stack. - The interrupt disable flag is set and the corresponding interrupt request bit is cleared. - 4. Concurrently with the push operation, the interrupt destination address is read from the vector table into the program counter. #### Notes on use When the active edge of an external interrupt (INTo, INT1,CNTRo) is set, the interrupt request bit may be set. Therefore, please take following sequence: - 1. Disable the external interrupt which is selected. - Change the active edge in interrupt edge selection register. (in case of CNTRo: Timer X mode register) - 3. Clear the set interrupt request bit to "0". - 4. Enable the external interrupt which is selected. Table 6 Interrupt vector address and priority | | | · · · · · · | | | 1 | | |---------------------------|----------|---------------------------|--------------------|------------------------------------------------------------------------------|---------------------------------------------|--| | Interment course | Priority | Vector addresses (Note 1) | | Interrupt request generating conditions | Remarks | | | Interrupt source | Priority | High-order | Low-order | Interrupt request generating conditions | Remarks | | | Reset (Note 2) | 1 | FFFD16 | FFFC16 | At reset input | Non-maskable | | | Serial I/O1 receive | 2 | FFFB <sub>16</sub> | FFFA <sub>16</sub> | At completion of serial I/O1 data receive | Valid when serial I/O1 is selected | | | Serial I/O1<br>transmit | 3 | FFF9 <sub>16</sub> | FFF8 <sub>16</sub> | At completion of serial I/O1 transmit shift or when transmit buffer is empty | Valid when serial I/O1 is selected | | | INT <sub>1</sub> (Note 3) | | | | At detection of either rising or falling edge of INT1 input | External interrupt (active edge selectable) | | | INT <sub>0</sub> | 4 | FFF7 <sub>16</sub> | FFF6 <sub>16</sub> | At detection of either rising or falling edge of INTo input | External interrupt (active edge selectable) | | | Timer X | 5 | FFF516 | FFF416 | At timer X underflow | | | | Key-on wake-up | | | | At falling of conjunction of input logical level for port P0 (at input) | External interrupt (valid at falling) | | | Timer 1 | 6 | FFF316 | FFF216 | At timer 1 underflow | STP release timer underflow | | | Timer 2 | 7 | FFF116 | FFF016 | At timer 2 underflow | | | | Serial I/O2 | | | | At completion of transmit/receive shift | | | | CNTR <sub>0</sub> | 8 | FFEF16 | FFEE16 | At detection of either rising or falling edge of CNTRo input | External interrupt (active edge selectable) | | | A-D conversion | | | | At completion of A-D conversion | T — — — — — — — — | | | BRK instruction | 9 | FFED16 | FFEC16 | At BRK instruction execution | Non-maskable software interrupt | | Note 1: Vector addressed contain internal jump destination addresses. - 2: Reset function in the same way as an interrupt with the highest priority. - 3: It is an interrupt which can use only for 36 pin version. Fig. 17 Interrupt control Fig. 18 Structure of Interrupt-related registers # **Key Input Interrupt (Key-On Wake-Up)** A key-on wake-up interrupt request is generated by applying "L" level to any pin of port P0 that has been set to input mode. In other words, it is generated when the AND of input level goes from "1" to "0". An example of using a key input interrupt is shown in Figure 21, where an interrupt request is generated by pressing one of the keys provided as an active-low key matrix which uses ports P00 to P03 as input ports. Fig. 19 Connection example when using key input interrupt and port P0 block diagram #### **Timers** The 7531 Group has 3 timers: timer X, timer 1 and timer 2. The division ratio of every timer and prescaler is 1/(n+1) provided that the value of the timer latch or prescaler is n. All the timers are down count timers. When a timer reaches "0", an underflow occurs at the next count pulse, and the corresponding timer latch is reloaded into the timer. When a timer underflows, the interrupt request bit corresponding to each timer is set to "1". # ●Timer 1, Timer 2 Prescaler 12 always counts f(Xin)/16. Timer 1 and timer 2 always count the prescaler output and periodically sets the interrupt request bit. #### ●Timer X Timer X can be selected in one of 4 operating modes by setting the timer X mode register. #### • Timer Mode The timer counts the signal selected by the timer X count source selection bit. #### Pulse Output Mode The timer counts the signal selected by the timer X count source selection bit, and outputs a signal whose polarity is inverted each time the timer value reaches "0", from the CNTRo pin. When the CNTR $_0$ active edge switch bit is "0", the output of the CNTR $_0$ pin is started with an "H" output. At "1", this output is started with an "L" output. When using a timer in this mode, set the port P14 direction register to output mode. #### • Event Counter Mode The operation in the event counter mode is the same as that in the timer mode except that the timer counts the input signal from the $CNTR_0$ pin. When the CNTR<sub>0</sub> active edge switch bit is "0", the timer counts the rising edge of the CNTR<sub>0</sub> pin. When this bit is "1", the timer counts the falling edge of the CNTR<sub>0</sub> pin. #### • Pulse Width Measurement Mode When the CNTRo active edge switch bit is "0", the timer counts the signal selected by the timer X count source selection bit while the CNTRo pin is "H". When this bit is "1", the timer counts the signal while the CNTRo pin is "L". In any mode, the timer count can be stopped by setting the timer X count stop bit to "1". Each time the timer overflows, the interrupt request bit is set. Fig. 20 Structure of timer X mode register Fig. 21 Timer count source setting register Fig. 22 Block diagram of timer X, timer 1 and timer 2 # Serial I/O ●Serial I/O1 Serial I/O1 can be used as an asynchronous (UART) serial I/O. A dedicated timer (baud rate generator) is also provided for baud rate generation when serial I/O1 is in operation. Eight serial data transfer formats can be selected, and the transfer formats to be used by a transmitter and a receiver must be identical. Each of the transmit and receive shift registers has a buffer register (the same address on memory). Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer, and receive data is read from the respective buffer registers. These buffer registers can also hold the next data to be transmitted and receive 2-byte receive data in succession. By selecting "1" for continuous transmit valid bit (bit 2 of SIO1CON), continuous transmission of the same data is made possible. This can be used as a simplified PWM. Fig. 23 Block diagram of UART serial I/O Fig. 24 Operation of UART serial I/O function #### [Serial I/O1 control register] SIO1CON The serial I/O1 control register consists of eight control bits for the serial I/O1 function. #### [UART control register] UARTCON The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer. One bit in this register (bit 4) is always valid and sets the output structure of the P11/TxD pin. #### [Serial I/O1 status register] SIO1STS The read-only serial I/O1 status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O function and various errors. The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer is read. If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer, and the receive buffer full flag is set. A write to the serial I/O1 status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "11" to bits 7 and 6 of the serial I/O1 control register initializes this register. All bits of the serial I/O1 status register are initialized to "8116" at reset # [Transmit/Receive buffer register] TB/RB The transmit buffer and the receive buffer are located at the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7-bit, the MSB of data stored in the receive buffer is "0". #### [Baud Rate Generator] BRG The baud rate generator determines the baud rate for serial transfer. The baud rate generator divides the frequency of the count source by 1/(n + 1), where n is the value written to the baud rate generator. Fig. 25 Continuous transmission operation of UART serial I/O Fig. 26 Structure of serial I/O1-related registers (1) #### ●Serial I/O2 The serial I/O2 function can be used only for clock synchronous serial I/O. For clock synchronous serial I/O2 the transmitter and the receiver must use the same clock. When the internal clock is used, transfer is started by a write signal to the serial I/O2 register. # [Serial I/O2 control register] SIO2CON The serial I/O2 control register contains 8 bits which control various serial I/O functions. - •Set "0" to bit 3 to receive. - •At reception, clear bit 7 to "0" by writing a dummy data to the serial I/ O2 register after completion of shift. - •Bit 7 is set to "1" a half cycle (of the shift clock) earlier than completion of shift operation. Accordingly, when using this bit to confirm shift completion, a half cycle or more of the shift clock must pass after confirming that this bit is set to "1", before performing read/write to the serial I/O2 register. Fig. 27 Structure of serial I/O2 control registers Fig. 28 Block diagram of serial I/O2 #### Serial I/O2 operation By writing to the serial I/O2 register (address 003116) the serial I/O2 counter is set to "7". After writing, the SDATA pin outputs data every time the transfer clock shifts from a high to a low level. And, as the transfer clock shifts from a low to a high, the SDATA pin reads data, and at the same time the contents of the serial I/O2 register are shifted by 1 bit. When the internal clock is selected as the transfer clock source, the following operations execute as the transfer clock counts up to 8. - Serial I/O2 counter is cleared to "0". - Transfer clock stops at an "H" level. - Interrupt request bit is set. - Shift completion flag is set. Also, the SDATA pin is in a high impedance state after the data transfer is complete (refer to Figure 29). When the external clock is selected as the transfer clock source, the interrupt request bit is set as the transfer clock counts up to 8, but external control of the clock is required since it does not stop. Notice that the SDATA pin is not in a high impedance state on the completion of data transfer. Fig. 29 Serial I/O2 timing (LSB first) #### **A-D Converter** The functional blocks of the A-D converter are described below. #### [A-D conversion register] AD The A-D conversion register is a read-only register that stores the result of A-D conversion. Do not read out this register during an A-D conversion. #### [A-D control register] ADCON The A-D control register controls the A-D converter. Bit 2 to 0 are analog input pin selection bits. Bit 4 is the AD conversion completion bit. The value of this bit remains at "0" during A-D conversion, and changes to "1" at completion of A-D conversion. A-D conversion is started by setting this bit to "0". #### [Comparison voltage generator] The comparison voltage generator divides the voltage between Vss and VREF by 1024 by a resistor ladder, and outputs the divided voltages. Since the generator is disconnected from VREF pin and Vss pin, current is not flowing into the resistor ladder. #### [Channel Selector] The channel selector selects one of ports P27/AN7 to P20/AN0, and inputs the voltage to the comparator. #### [Comparator and control circuit] The comparator and control circuit compares an analog input voltage with the comparison voltage and stores its result into the A-D conversion register. When A-D conversion is completed, the control circuit sets the AD conversion completion bit and the AD interrupt request bit to "1". Because the comparator is constructed linked to a capacitor, set f(XIN) to 500 kHz or more during A-D conversion. Fig. 30 Structure of A-D control register Fig. 31 Structure of A-D conversion register Fig. 32 Block diagram of A-D converter #### **Watchdog Timer** The watchdog timer gives a means for returning to a reset status when the program fails to run on its normal loop due to a runaway. The watchdog timer consists of an 8-bit watchdog timer H and an 8-bit watchdog timer L, being a 16-bit counter. #### Standard operation of watchdog timer The watchdog timer stops when the watchdog timer control register (address 003916) is not set after reset. Writing an optional value to the watchdog timer control register (address 003916) causes the watchdog timer to start to count down. When the watchdog timer H underflows, an internal reset occurs. Accordingly, it is programmed that the watchdog timer control register (address 003916) can be set before an underflow occurs. When the watchdog timer control register (address 003916) is read, the values of the high-order 6-bit of the watchdog timer H, STP instruction disable bit and watchdog timer H count source selection bit are read. #### Initial value of watchdog timer By a reset or writing to the watchdog timer control register (address 0039<sub>16</sub>), the watchdog timer H is set to "FF<sub>16</sub>" and the watchdog timer L is set to "FF<sub>16</sub>". #### Operation of watchdog timer H count source selection bit A watchdog timer H count source can be selected by bit 7 of the watchdog timer control register (address 003916). When this bit is "0", the count source becomes a watchdog timer L underflow signal. The detection time is 131.072 ms at f(XIN)=8 MHz. When this bit is "1", the count source becomes $f(X_{IN})/16$ . In this case, the detection time is 512 $\mu$ s at $f(X_{IN})=8$ MHz. This bit is cleared to "0" after reset. #### Operation of STP instruction disable bit When the watchdog timer is in operation, the STP instruction can be disabled by bit 6 of the watchdog timer control register (address 0039<sub>16</sub>). When this bit is "0", the STP instruction is enabled. When this bit is "1", the STP instruction is disabled, and an internal reset occurs if the STP instruction is executed. Once this bit is set to "1", it cannot be changed to "0" by program. This bit is cleared to "0" after reset. Fig. 33 Block diagram of watchdog timer Renesas Technology Corp. #### **Reset Circuit** The microcomputer is put into a reset status by holding the $\overline{\text{RESET}}$ pin at the "L" level for the following interval or more according to the power source voltage and XIN is in stable oscillation. After that, this reset status is released by returning the $\overline{\text{RESET}}$ pin to the "H" level. The program starts from the address having the contents of address FFFD16 as high-order address and the contents of address FFFC16 as low-order address. When Vcc = 2.2 to 5.5 V, reset input "L" interval is 45 $\mu$ s or more When Vcc = 2.4 to 5.5 V, reset input "L" interval is 35 $\mu$ s or more When Vcc = 4.0 to 5.5 V, reset input "L" interval is 15 $\mu$ s or more In the case of $f(\phi) \le 4$ MHz, the reset input voltage must be 0.8 V or less when the power source voltage passes 4.0 V. In the case of $f(\phi) \le 2$ MHz, the reset input voltage must be 0.48 V or less when the power source voltage passes 2.4 V. In the case of $f(\phi) \le 1$ MHz, the reset input voltage must be 0.44 V or less when the power source voltage passes 2.2 V. Fig. 35 Example of reset circuit Fig. 36 Timing diagram at reset | | Address Register contents | |---------------------------------------|------------------------------------| | Port P0 direction register | 000116 0016 | | 2) Port P1 direction register | 000316 X X X 0 0 0 0 0 | | Port P2 direction register | 000516 0016 | | 4) Port P3 direction register | 000716 0016 | | 5) Pull-up control register | 001616 FF <sub>16</sub> | | 6) Port P1P3 control register | 001716 0016 | | 7) Serial I/O1 status register | 001916 1 0 0 0 0 0 0 1 | | 8) Serial I/O1 control register | 001A16 0216 | | 9) UART control register | 001B <sub>16</sub> 1 1 1 0 0 0 0 0 | | 10) Prescaler 12 | 002816 FF16 | | 11) Timer 1 | 002916 0116 | | 12) Timer 2 | 002A16 0016 | | 13) Timer X mode register | 002B16 0016 | | 14) Prescaler X | 002C16 FF16 | | 15) Timer X | 002D16 FF16 | | 16) Timer count source set register | 002E16 0016 | | 17) Serial I/O2 control register | 003016 0016 | | 18) A-D control register | 003416 1016 | | 19) MISRG | 003816 0016 | | 20) Watchdog timer control register | 003916 0 0 1 1 1 1 1 1 | | 21) Interrupt edge selection register | 003A16 0016 | | 22) CPU mode register | 003B <sub>16</sub> 1 0 0 0 0 0 0 0 | | 23) Interrupt request register 1 | 003C16 0016 | | 24) Interrupt control register 1 | 003E16 0016 | | 25) Processor status register | (PS) X X X X X 1 X X | | 26) Program counter | (PCH) Contents of address FFFD16 | | | (PCL) Contents of address FFFC16 | | | Note X : Undefined | # **Clock Generating Circuit** An oscillation circuit can be formed by connecting a resonator between XIN and XOUT, and an RC oscillation circuit can be formed by connecting a resistor and a capacitor. Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip. Set the constants of the resistor and capacitor when an RC oscillator is used, so that a frequency variation due to LSI variation and resistor and capacitor variations may not exceed the standard input frequency. # Oscillation control #### Stop mode When the STP instruction is executed, the internal clock f stops at an "H" level and the XIN oscillator stops. At this time, timer 1 is set to "0116" and prescaler 12 is set to "FF16" when the oscillation stabilization time set bit after release of the STP instruction is "0". On the other hand, timer 1 and prescaler 12 are not set when the above bit is "1". Accordingly, set the wait time fit for the oscillation stabilization time of the oscillator to be used. f(XIN)/16 is forcibly connected to the input of prescaler 12. When an external interrupt is accepted, oscillation is restarted but the internal clock f remains at "H" until timer 1 underflows. As soon as timer 1 underflows, the internal clock f is supplied. This is because when a ceramic oscillator is used, some time is required until a start of oscillation. In case oscillation is restarted by reset, no wait time is generated. So apply an "L" level to the RESET pin while oscillation becomes stable. #### Wait mode If the WIT instruction is executed, the internal clock f stops at an "H" level, but the oscillator does not stop. The internal clock restarts if a reset occurs or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted. To ensure that interrupts will be received to release the STP or WIT state, interrupt enable bits must be set to "1" before the STP or WIT instruction is executed. When the STP status is released, prescaler 12 and timer 1 will start counting clock which is XIN divided by 16, so set the timer 1 interrupt enable bit to "0" before the STP instruction is executed. #### Note For use with the oscillation stabilization set bit after release of the STP instruction set to "1", set values in timer 1 and prescaler 12 after fully appreciating the oscillation stabilization time of the oscillator to be used. #### Switch of ceramic and RC oscillations After releasing reset the operation starts by starting a built-in ring oscillator. Then, a ceramic oscillation or an RC oscillation is selected by setting bit 5 of the CPU mode register. The bit 5 can be rewritten only once after releasing reset. However, after rewriting it is disable to write any value to the bit. # Double-speed mode When a ceramic oscillation is selected, a double-speed mode can be used. Do not use it when an RC oscillation is selected. MISRG(address 003816, initial value: 0016) Oscillation stabilization time set bit after release of the STP instruction 0: Set "0116" in timer1, and "FF16" in prescaler 12 automatically 1: Not set automatically Reserved bits (return "0" when read) (Do not write "1" to these bits) Not used (return "0" when read) Fig. 41 Structure of MISRG Fig. 38 External circuit of ceramic resonator Fig. 39 External circuit of RC oscillation Fig. 40 External clock input circuit Fig. 42 Block diagram of internal clock generating circuit (for ceramic resonator) Fig. 43 Block diagram of internal clock generating circuit (for RC oscillation) ### **NOTES ON PROGRAMMING** # **Processor Status Register** The contents of the processor status register (PS) after reset are undefined except for the interrupt disable flag I which is "1". After reset, initialize flags which affect program execution. In particular, it is essential to initialize the T flag and the D flag because of their effect on calculations. #### Interrupts The contents of the interrupt request bit do not change even if the BBC or BBS instruction is executed immediately after they are changed by program because this instruction is executed for the previous contents. For executing the instruction for the changed contents, execute one instruction before executing the BBC or BBS instruction. #### **Decimal Calculations** - For calculations in decimal notation, set the decimal mode flag D to "1", then execute the ADC instruction or SBC instruction. In this case, execute SEC instruction, CLC instruction or CLD instruction after executing one instruction before the ADC instruction or SBC instruction. - In the decimal mode, the values of the N (negative), V (overflow) and Z (zero) flags are invalid. #### **Timers** - When n (0 to 255) is written to a timer latch, the frequency division ratio is 1/(n+1). - When a count source of timer X is switched, stop a count of timer X. #### **Ports** The values of the port direction registers cannot be read. That is, it is impossible to use the LDA instruction, memory operation instruction when the T flag is "1", addressing mode using direction register values as qualifiers, and bit test instructions such as BBC and BBS. It is also impossible to use bit operation instructions such as CLB and SEB and read/modify/write instructions of direction registers for calculations such as ROR. For setting direction registers, use the LDM instruction, STA instruction, etc. Set "1" to each bit 6 of the port P3 direction register and the port P3 register. # **A-D Converter** The comparator uses internal capacitors whose charge will be lost if the clock frequency is too low. Make sure that f(XIN) is 500kHz or more during A-D conversion. Do not execute the STP instruction during A-D conversion. # **Instruction Execution Timing** The instruction execution time can be obtained by multiplying the frequency of the internal clock $\phi$ by the number of cycles mentioned in the machine-language instruction table. The frequency of the internal clock $\phi$ is the same as that of the XIN in double-speed mode, twice the XIN cycle in high-speed mode and 8 times the XIN cycle in middle-speed mode. # **CPU Mode Register** The oscillation mode selection bit can be rewritten only once after releasing reset. However, after rewriting it is disable to write any value to the bit. When a ceramic oscillation is selected, a double-speed mode of the clock division ratio selection bits can be used. Do not use it when an RC oscillation is selected. #### **NOTES ON USE** # **Handling of Power Source Pin** In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (Vcc pin) and GND pin (Vss pin). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.01 $\mu F$ to 0.1 $\mu F$ is recommended. #### **One Time PROM Version** The CNVss pin is connected to the internal memory circuit block by a low-ohmic resistance, since it has the multiplexed function to be a programmable power source pin (VPP pin) as well. To improve the noise reduction, connect a track between CNVss pin and Vss pin with 1 to 10 $k\Omega$ resistance. The mask ROM version track of CNVss pin has no operational interference even if it is connected via a resistor. #### DATA REQUIRED FOR MASK ORDERS The following are necessary when ordering a mask ROM production: - (1) Mask ROM Order Confirmation Form - (2) Mark Specification Form - (3) Data to be written to ROM, in EPROM form (three identical copies) # DATA REQUIRED FOR ROM PROGRAMMING ORDERS The following are necessary when ordering a ROM writing: - (1) ROM Programming Confirmation Form - (2) Mark Specification Form (for Special Mark) - (3) Data to be written to ROM, in EPROM form (three identical copies) # **ROM PROGRAMMING METHOD** The built-in PROM of the blank One Time PROM version can be read or programmed with a general-purpose PROM programmer using a special programming adapter. Set the address of PROM programmer in the user ROM area. Table 7 Special programming adapter | Package | Name of Programming Adapter | |---------|-----------------------------| | 32P4B | PCA7435SP | | 32P6B-A | PCA7435GP | | 36P2R-A | PCA7435FP | The PROM of the blank One Time PROM version is not tested or screened in the assembly process and following processes. To ensure proper operation after programming, the procedure shown in Figure 44 is recommended to verify programming. Fig. 44 Programming and testing of One Time PROM version # **ELECTRICAL CHARACTERISTICS** (1) 7531 Group (General purpose) Applied to: M37531M4-XXXFP/SP/GP, M37531M8-XXXFP/SP/GP, M37531E4FP/SP/GP, M37531E8FP/SP #### Table 8 Absolute maximum ratings | Symbol | | Parameter | Conditions | Ratings | Unit | |--------|--------------------|---------------------------------------------|----------------------------------|-------------------|------| | Vcc | Power source volta | age | | -0.3 to 7.0 | V | | VI | Input voltage | P00-P07, P10-P14, P20-P27,<br>P30-P37, VREF | All voltages are | -0.3 to Vcc + 0.3 | V | | Vı | Input voltage | RESET, XIN | based on Vss. Output transistors | -0.3 to Vcc + 0.3 | V | | Vı | Input voltage | CNVss (Note 1) | are cut off. | -0.3 to 13 | V | | Vo | Output voltage | P00-P07, P10-P14, P20-P27,<br>P30-P37, XOUT | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | | Ta = 25°C | 300 (Note 2) | mW | | Topr | Operating tempera | ature | | -20 to 85 | °C | | Tstg | Storage temperatu | ire | | -40 to 125 | °C | Note 1: It is a rating only for the One Time PROM version. Connect to VSS for the mask ROM version. 2: 200 mW for the 32P6B package product. Table 9 Recommended operating conditions (1) (VCC = 2.2 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted) | Cymphol | Daran | a a tar | | Limits | | Unit | |--------------------|---------------------------------------------|---------------------------------------|--------|--------|---------|-------| | Symbol | Param | ietei | Min. | Тур. | Max. | Offic | | Vcc | Power source voltage (ceramic) f(XI | N) = 8 MHz (High-, Middle-speed mode) | 4.0 | 5.0 | 5.5 | V | | | f(XI | N) = 4 MHz (High-, Middle-speed mode) | 2.4 | 5.0 | 5.5 | V | | | f(XI | N) = 2 MHz (High-, Middle-speed mode) | 2.2 | 5.0 | 5.5 | V | | | f(XI | N) = 4 MHz (Double-speed mode) | 4.0 | 5.0 | 5.5 | V | | | f(XI | N) = 2 MHz (Double-speed mode) | 2.4 | 5.0 | 5.5 | V | | | f(Xi | N) = 1 MHz (Double-speed mode) | 2.2 | 5.0 | 5.5 | V | | | Power source voltage (CR) f(XI | N) = 4 MHz (High-, Middle-speed mode) | 4.0 | 5.0 | 5.5 | V | | | f(XI | N) = 2 MHz (High-, Middle-speed mode) | 2.4 | 5.0 | 5.5 | V | | | | N) = 1 MHz (High-, Middle-speed mode) | 2.2 | 5.0 | 5.5 | V | | Vss | Power source voltage | | | 0 | | V | | VREF | Analog reference voltage | | 2.0 | | Vcc | V | | VIH | "H" input voltage | P00-P07, P10-P14, P20-P27,<br>P30-P37 | 0.8Vcc | | Vcc | V | | VIH | "H" input voltage (TTL input level selecte | ed) P10, P12, P13, P36, P37 (Note 1) | 2.0 | | Vcc | V | | VIH | "H" input voltage | RESET, XIN | 0.8Vcc | | Vcc | V | | VIL | "L" input voltage | P00–P07, P10–P14, P20–P27,<br>P30–P37 | 0 | | 0.3Vcc | V | | VIL | "L" input voltage (TTL input level selected | d) P10, P12, P13, P36, P37 (Note 1) | 0 | | 0.8 | V | | VIL | "L" input voltage | RESET, CNVss | 0 | | 0.2Vcc | V | | VIL | "L" input voltage | XIN | 0 | | 0.16Vcc | V | | ∑IOH(peak) | "H" total peak output current (Note 2) | P00–P07, P10–P14, P20–P27,<br>P30–P37 | | | -80 | mA | | ∑lOL(peak) | "L" total peak output current (Note 2) | P00–P07, P10–P14, P20–P27,<br>P37 | | | 80 | mA | | $\Sigma$ IOL(peak) | "L" total peak output current (Note 2) | P30-P36 | | | 60 | mA | | ∑IOH(avg) | "H" total average output current (Note 2) | P00-P07, P10-P14, P20-P27,<br>P30-P37 | | | -40 | mA | | $\sum$ IOL(avg) | "L" total average output current (Note 2) | | | | 40 | mA | | $\Sigma$ IOL(avg) | "L" total average output current (Note 2) | P30-P36 | | | 30 | mA | **Note 1:** Vcc = 4.0 to 5.5V <sup>2:</sup> The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents. Table 10 Recommended operating conditions (2) (Vcc = 2.2 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted) | Courselle and | Downwater | | | Limits | | Llait | |---------------|-------------------------------------------------------------------------------|------------------------------------------------|------|--------|------|-------| | Symbol | Parameter | | Min. | Тур. | Max. | Unit | | IOH(peak) | "H" peak output current (Note 1) | P00-P07, P10-P14, P20-P27,<br>P30-P37 | | | -10 | mA | | IOL(peak) | "L" peak output current (Note 1) | P00–P07, P10–P14, P20–P27,<br>P37 | | | 10 | mA | | IOL(peak) | "L" peak output current (Note 1) | P30-P36 | | | 30 | mA | | IOH(avg) | "H" average output current (Note 2) | P00-P07, P10-P14, P20-P27, P30-P37 | | | -5 | mA | | IOL(avg) | "L" average output current (Note 2) | P00–P07, P10–P14, P20–P27,<br>P37 | | | 5 | mA | | IOL(avg) | "L" average output current (Note 2) | P30-P36 | | | 15 | mA | | f(XIN) | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 4.0 to 5.5 V<br>Double-speed mode | | | 4 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | VCC = 2.4 to 5.5 V<br>Double-speed mode | | | 2 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | VCC = 2.2 to 5.5 V<br>Double-speed mode | | | 1 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 4.0 to 5.5 V<br>High-, Middle-speed mode | | | 8 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | VCC = 2.4 to 5.5 V<br>High-, Middle-speed mode | | | 4 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 2.2 to 5.5 V<br>High-, Middle-speed mode | | | 2 | MHz | | | Oscillation frequency (Note 3) at RC oscillation | Vcc = 4.0 to 5.5 V<br>High-, Middle-speed mode | | | 4 | MHz | | | Oscillation frequency (Note 3) at RC oscillation | VCC = 2.4 to 5.5 V<br>High-, Middle-speed mode | | | 2 | MHz | | | Oscillation frequency (Note 3) at RC oscillation | Vcc = 2.2 to 5.5 V<br>High-, Middle-speed mode | | | 1 | MHz | Notes 1: The peak output current is the peak current flowing in each port. 2: The average output current IoL (avg), IoH (avg) in an average value measured over 100 ms. 3: When the oscillation frequency has a duty cycle of 50 %. Table 11 Electrical characteristics (Vcc = 2.2 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Comme la mal | | D | | Tanta | | | Limits | | Unit | |--------------|--------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------|-----------------------|---------|--------|------|------| | Symbol | | Para | ameter | l est c | onditions | Min. | Тур. | Max. | Unit | | Vон | "H" output voltage | | 707, P10–P14, P20–P27,<br>737 (Note 1) | IOH = -5 m<br>VCC = 4.0 | | Vcc-1.5 | | | V | | | | | | IOH = -1.0<br>VCC = 2.2 | | Vcc-1.0 | | | V | | VoL | "L" output voltage | P00-F<br>P37 | 207, P10–P14, P20–P27, | IOL = 5 mA<br>VCC = 4.0 | | | | 1.5 | V | | | | | IOL = 1.5 n<br>VCC = 4.0 | | | | 0.3 | V | | | | | | | IOL = 1.0 n<br>VCC = 2.2 | | | | 1.0 | V | | VoL | "L" output voltage | P30-F | 736 | IOL = 15 m<br>VCC = 4.0 | | | | 2.0 | V | | | | | | IOL = 1.5 mA<br>VCC = 4.0 to 5.5 V | | | | 0.3 | V | | | | | | IOL = 10 m<br>VCC = 2.2 | | | | 1.0 | V | | VT+-VT- | Hysteresis | | 0, INT0, INT1(Note 2)<br>207 (Note 3) | | | | 0.4 | | V | | VT+-VT- | Hysteresis | RxD, SCLK, SDATA (Note 2) | | | | 0.5 | | V | | | VT+-VT- | Hysteresis | RESE | T | | | | 0.5 | | V | | lін | "H" input current | P00-F<br>P30-F | 907, P10–P14, P20–P27,<br>937 | VI = VCC<br>(Pin floatin<br>transistors | | | | 5.0 | μА | | Іін | "H" input current | RESE | T | VI = VCC | | | | 5.0 | μA | | Іін | "H" input current | XIN | | VI = VCC | | | 4.0 | | μA | | liL | "L" input current | P00-F<br>P30-F | 07, P10–P14, P20–P27,<br>37 | VI = VSS<br>(Pin floatin<br>transistors | ig. Pull up<br>"off") | | | -5.0 | μA | | lıL | "L" input current | RESE | T, CNVss | VI = VSS | | | | -5.0 | μΑ | | lıL | "L" input current | XIN | , | VI = VSS | | | -4.0 | | μA | | lıL | "L" input current | P00-F | 07, P30–P37 | VI = VSS<br>(Pull up trar | nsistors "on") | | -0.2 | -0.5 | mA | | VRAM | RAM hold voltage | | | When cloc | k stopped | 2.0 | | 5.5 | V | | Icc | Power source curr | ent | High-speed mode, f(XIN) = Output transistors "off" | 8 MHz | | | 5.0 | 8.0 | mA | | | | | High-speed mode, f(XIN) = Output transistors "off" | 2 MHz, Vcc | = 2.2 V | | 0.5 | 1.5 | mA | | | | | Double-speed mode, f(XIN) Output transistors "off" | = 4 MHz | | | 5.0 | 8.0 | mA | | | | | Middle-speed mode, f(XIN) Output transistors "off" | = 8 MHz | | | 2.0 | 5.0 | mA | | | | f(XIN) = 8 MHz (in WIT state<br>Functions except timers 1 a<br>Output transistors "off" | | | | | 1.6 | 3.2 | mA | | | | | f(XIN) = 2 MHz, Vcc = 2.2 \ Output transistors "off" | / (in WIT sta | te) | | 0.2 | | mA | | | | | Increment when A-D convertion f(XIN) = 8 MHz, VCC = 5 V | ersion is exec | cuted | | 0.5 | | mA | | | | All oscillation stopped ( | | | | | 0.1 | 1.0 | μA | | | | | Output transistors "off" | , | Ta = 85 °C | | | 10 | μA | Notes 1: P11 is measured when the P11/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0". 2: RXD, SCLK, SDATA, INT0, and INT1 have hysteresises only when bits 0 to 2 of the port P1P3 control register are set to 40" (CMOS level). 3: It is available only when operating key-on wake up. #### **Table 12 A-D Converter characteristics** (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Cumbal | Dorometer | Toot conditions | | Limits | | Unit | |---------|--------------------------------------|----------------------------------|------|--------|------|---------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | _ | Resolution | | | | 10 | Bits | | _ | Linearity error | Vcc = 2.7 to 5.5 V<br>Ta = 25 °C | | | ±3 | LSB | | _ | Differential nonlinear error | VCC = 2.7 to 5.5 V<br>Ta = 25 °C | | | ±0.9 | LSB | | Vот | Zero transition voltage | VCC = VREF = 5.12 V | 0 | 5 | 20 | mV | | | | VCC = VREF = 3.072 V | 0 | 3 | 15 | mV | | VFST | Full scale transition voltage | VCC = VREF = 5.12 V | 5105 | 5115 | 5125 | mV | | | | VCC = VREF = 3.072 V | 3060 | 3069 | 3075 | mV | | tconv | Conversion time | | | | 122 | tc(XIN) | | RLADDER | Ladder resistor | | | 55 | | kΩ | | IVREF | Reference power source input current | VREF = 5.0 V | 50 | 150 | 200 | T | | | | VREF = 3.0 V | 30 | 70 | 120 | μΑ | | II(AD) | A-D port input current | | | | 5.0 | μA | Table 13 Timing requirements (1) (VCC = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Cymphol | Parameter | | Limits | | Unit | |-----------------|------------------------------------------|------|--------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | tw(RESET) | Reset input "L" pulse width | 15 | | | μs | | tc(XIN) | External clock input cycle time | 125 | | | ns | | tWH(XIN) | External clock input "H" pulse width | 50 | | | ns | | twL(XIN) | External clock input "L" pulse width | 50 | | | ns | | tc(CNTR) | CNTR <sub>0</sub> input cycle time | 200 | | | ns | | twh(CNTR) | CNTRo, INTo, INT1, input "H" pulse width | 80 | | | ns | | twL(CNTR) | CNTRo, INTo, INT1, input "L" pulse width | 80 | | | ns | | tc(Sclk) | Serial I/O2 clock input cycle time | 1000 | | | ns | | twh(Sclk) | Serial I/O2 clock input "H" pulse width | 400 | | | ns | | twL(Sclk) | Serial I/O2 clock input "L" pulse width | 400 | | | ns | | tsu(SCLK-SDATA) | Serial I/O2 input set up time | 200 | | · | ns | | th(SCLK-SDATA) | Serial I/O2 input hold time | 200 | | | ns | Table 14 Timing requirements (2) (VCC = 2.2 to 5.5 V or 2.4 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | 0 | | | | Limits | | | |-----------------|------------------------------------------|--------------------|------|--------|------|------| | Symbol | Parameter | | Min. | Тур. | Max. | Unit | | tw(RESET) | Reset input "L" pulse width | Vcc = 2.2 to 5.5 V | 45 | | | μs | | | | Vcc = 2.4 to 5.5 V | 35 | | | μs | | tc(XIN) | External clock input cycle time | Vcc = 2.2 to 5.5 V | 500 | | | ns | | | | Vcc = 2.4 to 5.5 V | 250 | | | ns | | twh(XIN) | External clock input "H" pulse width | Vcc = 2.2 to 5.5 V | 200 | | | ns | | | | Vcc = 2.4 to 5.5 V | 100 | | | ns | | twl(XIN) | External clock input "L" pulse width | Vcc = 2.2 to 5.5 V | 200 | | | ns | | | | Vcc = 2.4 to 5.5 V | 100 | | | ns | | tc(CNTR) | CNTR <sub>0</sub> input cycle time | Vcc = 2.2 to 5.5 V | 1000 | | | ns | | | | Vcc = 2.4 to 5.5 V | 500 | | | ns | | twn(CNTR) | CNTRo, INTo, INT1, input "H" pulse width | Vcc = 2.2 to 5.5 V | 460 | | | ns | | | | Vcc = 2.4 to 5.5 V | 230 | | | ns | | twL(CNTR) | CNTRo, INTo, INT1, input "L" pulse width | Vcc = 2.2 to 5.5 V | 460 | | | ns | | | | Vcc = 2.4 to 5.5 V | 230 | | | ns | | tc(Sclk) | Serial I/O2 clock input cycle time | Vcc = 2.2 to 5.5 V | 4000 | | | ns | | | | Vcc = 2.4 to 5.5 V | 2000 | | | ns | | twh(Sclk) | Serial I/O2 clock input "H" pulse width | Vcc = 2.2 to 5.5 V | 1900 | | | ns | | | | Vcc = 2.4 to 5.5 V | 950 | | | ns | | twL(SCLK) | Serial I/O2 clock input "L" pulse width | Vcc = 2.2 to 5.5 V | 1900 | | | ns | | | | Vcc = 2.4 to 5.5 V | 950 | | | ns | | tsu(SCLK-SDATA) | Serial I/O2 input set up time | - | 400 | | | ns | | th(SCLK-SDATA) | Serial I/O2 input hold time | | 400 | | | ns | #### Table 15 Switching characteristics (1) (VCC = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Cymhol | Parameter | L | imits | | Unit | |----------------|------------------------------------------|---------------|-------|---------------------------|-------| | Symbol | Parameter | Min. | Тур. | Max. 140 30 30 30 30 | Oniii | | twh(Sclk) | Serial I/O2 clock output "H" pulse width | tc(Sclk)/2-30 | | | ns | | twL(Sclk) | Serial I/O2 clock output "L" pulse width | tc(Sclk)/2-30 | | | ns | | td(SCLK-SDATA) | Serial I/O2 output delay time | | | 140 | ns | | tv(SCLK-SDATA) | Serial I/O2 output valid time | 0 | | | ns | | tr(SCLK) | Serial I/O2 clock output rising time | | | 30 | ns | | tf(SCLK) | Serial I/O2 clock output falling time | | | 30 | ns | | tr(CMOS) | CMOS output rising time (Note 1) | | 10 | 30 | ns | | tf(CMOS) | CMOS output falling time (Note 1) | | 10 | 30 | ns | Note 1: Pin XouT is excluded. # Table 16 Switching characteristics (2) (VCC = 2.2 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Cumbal | Doromotor | L | Limits | | | | |----------------|------------------------------------------|---------------|--------|------|------|--| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | twh(Sclk) | Serial I/O2 clock output "H" pulse width | tc(Sclk)/2-50 | | | ns | | | tWL(SCLK) | Serial I/O2 clock output "L" pulse width | tc(Sclk)/2-50 | | | ns | | | td(SCLK-SDATA) | Serial I/O2 output delay time | | | 350 | ns | | | tv(SCLK-SDATA) | Serial I/O2 output valid time | 0 | | | ns | | | tr(SCLK) | Serial I/O2 clock output rising time | | | 50 | ns | | | tf(SCLK) | Serial I/O2 clock output falling time | | | 50 | ns | | | tr(CMOS) | CMOS output rising time (Note 1) | | 20 | 50 | ns | | | tf(CMOS) | CMOS output falling time (Note 1) | | 20 | 50 | ns | | Note 1: Pin XouT is excluded. Fig. 45 Switching characteristics measurement circuit diagram (General purpose) Fig. 46 Timing chart (General purpose) (2) 7531 Group (Extended operating temperature version) Applied to: M37531M4T-XXXFP/SP/GP, M37531E4T-XXXGP Table 17 Absolute maximum ratings | Symbol | | Parameter | Conditions | Ratings | Unit | |--------|--------------------|---------------------------------------------|-----------------------------------|-------------------|------| | Vcc | Power source volta | age | | -0.3 to 7.0 | V | | VI | Input voltage | P00-P07, P10-P14, P20-P27,<br>P30-P37, VREF | All voltages are | -0.3 to Vcc + 0.3 | V | | Vı | Input voltage | RESET, XIN | based on Vss. Output transistors | -0.3 to Vcc + 0.3 | V | | Vı | Input voltage | CNVss (Note 1) | are cut off. | -0.3 to 13 | V | | Vo | Output voltage | P00-P07, P10-P14, P20-P27,<br>P30-P37, XOUT | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | | Ta = 25°C | 300 (Note 2) | mW | | Topr | Operating tempera | Operating temperature | | -40 to 85 | °C | | Tstg | Storage temperatu | ıre | | -65 to 150 | °C | Notes 1: It is a rating only for the One Time PROM version. Connect to Vss for the mask ROM version. 2: 200 mW for the 32P6B package version. Table 18 Recommended operating conditions (1) (Vcc = 2.4 to 5.5 V, Ta = -40 to 85 °C, unless otherwise noted) | Comments and | | Parameter | | Limits | | Unit | |-----------------|-------------------------------------------------|-------------------------------------------|--------|--------|---------|------| | Symbol | | Parameter | Min. | Тур. | Max. | Unit | | Vcc | Power source voltage (ceramic) | f(XIN) = 8 MHz (High-, Middle-speed mode) | 4.0 | 5.0 | 5.5 | V | | | | f(XIN) = 4 MHz (High-, Middle-speed mode) | 2.4 | 5.0 | 5.5 | V | | | | f(XIN) = 4 MHz (Double-speed mode) | 4.0 | 5.0 | 5.5 | V | | | | f(XIN) = 2 MHz (Double-speed mode) | 2.4 | 5.0 | 5.5 | V | | | Power source voltage (CR) | f(XIN) = 4 MHz (High-, Middle-speed mode) | 4.0 | 5.0 | 5.5 | V | | | | f(XIN) = 2 MHz (High-, Middle-speed mode) | 2.4 | 5.0 | 5.5 | V | | Vss | Power source voltage | | | 0 | | V | | VREF | Analog reference voltage | | | | Vcc | V | | VIH | "H" input voltage | P00-P07, P10-P14, P20-P27, P30-P37 | 0.8Vcc | | Vcc | V | | VIH | "H" input voltage<br>(TTL input level selected) | P10, P12, P13, P36, P37 (Note 1) | 2.0 | | Vcc | V | | VIH | "H" input voltage | RESET, XIN | 0.8Vcc | | Vcc | V | | VIL | "L" input voltage | P00-P07, P10-P14, P20-P27, P30-P37 | 0 | | 0.3Vcc | V | | VIL | "L" input voltage<br>(TTL input level selected) | P10, P12, P13, P36, P37 (Note 1) | 0 | | 0.8 | V | | VIL | "L" input voltage | RESET, CNVss | 0 | | 0.2Vcc | V | | VIL | "L" input voltage | XIN | 0 | | 0.16Vcc | V | | ∑IOH(peak) | "H" total peak output current (Note 2) | P00-P07, P10-P14, P20-P27, P30-P37 | | | -80 | mA | | ∑IOL(peak) | "L" total peak output current (Note 2) | P00-P07, P10-P14, P20-P27, P37 | | | 80 | mA | | ∑IOL(peak) | "L" total peak output current (Note 2) | P30-P36 | | | 60 | mA | | ∑IOH(avg) | "H" total average output current (Note 2) | P00-P07, P10-P14, P20-P27, P30-P37 | | | -40 | mA | | ∑IOL(avg) | "L" total average output current (Note 2) | P00-P07, P10-P14, P20-P27, P37 | | | 40 | mA | | $\sum$ IOL(avg) | "L" total average output current (Note 2) | P30-P36 | | | 30 | mA | **Note 1:** Vcc = 4.0 to 5.5V <sup>2:</sup> The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents. #### Table 19 Recommended operating conditions (2) (Vcc = 2.4 to 5.5 V, Ta = -40 to 85 °C, unless otherwise noted) | Cymphol | Doromoto | _ | | Limits | | Lloit | |-----------|-------------------------------------------------------------------------------|------------------------------------------------|------|--------|------|-------| | Symbol | Parameter | l | Min. | Тур. | Max. | Unit | | IOH(peak) | "H" peak output current (Note 1) P00-P0 | 7, P10–P14, P20–P27, P30–P37 | | | -10 | mA | | IOL(peak) | "L" peak output current (Note 1) P00-P0 | 7, P10–P14, P20–P27, P37 | | | 10 | mA | | IOL(peak) | "L" peak output current (Note 1) P30-P3 | 66 | | | 30 | mA | | IOH(avg) | "H" average output current (Note 2) P00-P0 | 7, P10–P14, P20–P27, P30–P37 | | | -5 | mA | | IOL(avg) | "L" average output current (Note 2) P00-P0 | 7, P10–P14, P20–P27, P37 | | | 5 | mA | | IOL(avg) | "L" average output current (Note 2) P30-P3 | | | 15 | mA | | | f(XIN) | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 4.0 to 5.5 V<br>Double-speed mode | | | 4 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 2.4 to 5.5 V<br>Double-speed mode | | | 2 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 4.0 to 5.5 V<br>High-, Middle-speed mode | | | 8 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 2.4 to 5.5 V<br>High-, Middle-speed mode | | | 4 | MHz | | | Oscillation frequency (Note 3) at RC oscillation | Vcc = 4.0 to 5.5 V<br>High-, Middle-speed mode | | | 4 | MHz | | | Oscillation frequency (Note 3) at RC oscillation | VCC = 2.4 to 5.5 V<br>High-, Middle-speed mode | | | 2 | MHz | Notes 1: The peak output current is the peak current flowing in each port. 2: The average output current IoL (avg), IoH (avg) in an average value measured over 100 ms. 3: When the oscillation frequency has a duty cycle of 50 %. **Table 20 Electrical characteristics** (Vcc = 2.4 to 5.5 V, Vss = 0 V, Ta = -40 to 85 °C, unless otherwise noted) | Symbol | | Para | meter | Test co | onditions | ļ | Limits | | Unit | |----------|--------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------|---------------|---------|--------|------|-------| | Cyrribor | | ı aıc | inicioi | 103100 | Tiditions . | Min. | Тур. | Max. | 01110 | | Vон | "H" output voltage | | 07, P10–P14, P20–P27,<br>37 (Note 1) | IOH = -5 m.<br>VCC = 4.0 t | | Vcc-1.5 | | | V | | | | | | IOH = -1.0<br>VCC = 2.4 t | | Vcc-1.0 | | | V | | VoL | "L" output voltage | P00-F<br>P37 | 07, P10–P14, P20–P27, | IOL = 5 mA<br>VCC = 4.0 t | | | | 1.5 | V | | | | | IOL = 1.5 m<br>VCC = 4.0 t | | | | 0.3 | V | | | | | | | IOL = 1.0 m<br>VCC = 2.4 t | | | | 1.0 | V | | VoL | "L" output voltage | P30-F | 36 | IOL = 15 m/<br>VCC = 4.0 t | | | | 2.0 | V | | | | | | IOL = 1.5 mA<br>VCC = 4.0 to 5.5 V | | | | 0.3 | V | | | | | | IOL = 10 mA<br>VCC = 2.4 to 5.5 V | | | | 1.0 | V | | VT+-VT- | Hysteresis | | o, INTo, INT1 (Note 2)<br>07 (Note 3) | | | | 0.4 | | V | | VT+-VT- | Hysteresis | RxD, | SCLK, SDATA (Note 2) | ' | | | 0.5 | | V | | VT+-VT- | Hysteresis | RESE | T | | | | 0.5 | | V | | lін | "H" input current | P00-F<br>P30-F | 07, P10–P14, P20–P27,<br>37 | VI = VCC<br>(Pin floating<br>transistors | | | | 5.0 | μА | | lін | "H" input current | RESE | T | VI = VCC | | | | 5.0 | μA | | lін | "H" input current | XIN | | VI = VCC | | | 4.0 | | μA | | liL | "L" input current | P00-F<br>P30-F | 07, P10–P14, P20–P27,<br>37 | VI = VSS<br>(Pin floating<br>transistors | | | | -5.0 | μА | | lıL | "L" input current | RESE | T, CNVss | Vı = Vss | | | | -5.0 | μA | | lıL | "L" input current | XIN | , | Vı = Vss | | | -4.0 | | μA | | lıL | "L" input current | P00-F | 07, P30–P37 | Vı = Vss<br>(Pull up tran | sistors "on") | | -0.2 | -0.5 | mA | | VRAM | RAM hold voltage | | | When clock | k stopped | 2.0 | | 5.5 | V | | Icc | Power source curr | ent | High-speed mode, f(XIN) = Output transistors "off" | 8 MHz | | | 5.0 | 8.0 | mA | | | | | High-speed mode, f(XIN) = Output transistors "off" | 2 MHz, Vcc : | = 2.4 V | | 0.5 | 1.5 | mA | | | | | Double-speed mode, f(XIN)<br>Output transistors "off" | = 4 MHz | | | 5.0 | 8.0 | mA | | | | | Middle-speed mode, f(XIN)<br>Output transistors "off" | = 8 MHz, | | | 2.0 | 5.0 | mA | | | | f(XIN) = 8 MHz (in WIT stat<br>Functions except Timer 1 a<br>Output transistors "off" | | | top | | 1.6 | 3.2 | mA | | | | | f(XIN) = 2 MHz, Vcc = 2.4 \ Output transistors "off" | / (in WIT stat | e) | | 0.2 | | mA | | | | | Increment when A-D convertion f(XIN) = 8 MHz, VCC = 5 V | rsion is exec | uted | | 0.5 | | mA | | | | | All oscillation stopped (in S | | | | 0.1 | 1.0 | μA | | | | | Output transistors "off" | | Ta = 85 °C | | | 10 | μA | Notes 1: P11 is measured when the P11/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0". 2: RxD, Sclk, SDATA, INTo and INT1 have hysteresises only when bits 0 to 2 of the port P1P3 control register are set to "0" (CMOS level). 3: It is available only when operating key-on wake up. ### **Table 21 A-D Converter characteristics** (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -40 to 85 °C, unless otherwise noted) | Cumbal | Dorometer | Toot conditions | | Limits | | Unit | |---------|--------------------------------------|----------------------------------|------|--------|------|---------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | _ | Resolution | | | | 10 | Bits | | _ | Linearity error | Vcc = 2.7 to 5.5 V<br>Ta = 25 °C | | | ±3 | LSB | | _ | Differential nonlinear error | Vcc = 2.7 to 5.5 V<br>Ta = 25 °C | | | ±0.9 | LSB | | Vот | Zero transition voltage | VCC = VREF = 5.12 V | 0 | 5 | 20 | mV | | | | VCC = VREF = 3.072 V | 0 | 3 | 15 | mV | | VFST | Full scale transition voltage | VCC = VREF = 5.12 V | 5105 | 5115 | 5125 | mV | | | | VCC = VREF = 3.072 V | 3060 | 3069 | 3075 | mV | | tconv | Conversion time | | | | 122 | tc(XIN) | | RLADDER | Ladder resistor | | | 55 | | kΩ | | IVREF | Reference power source input current | VREF = 5.0 V | 50 | 150 | 200 | μΑ | | | | VREF = 3.0 V | 30 | 70 | 120 | _ μΛ | | II(AD) | A-D port input current | | | | 5.0 | μA | Table 22 Timing requirements (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -40 to 85 °C, unless otherwise noted) | Complete al | Devementes | | Limits | | Llasia | |-----------------|-----------------------------------------|------|--------|------|--------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | tw(RESET) | Reset input "L" pulse width | 15 | | | μs | | tc(XIN) | External clock input cycle time | 125 | | | ns | | twh(XIN) | External clock input "H" pulse width | 50 | | | ns | | twL(XIN) | External clock input "L" pulse width | 50 | | | ns | | tc(CNTR) | CNTRo input cycle time | 200 | | | ns | | twn(CNTR) | CNTRo, INTo, INT1 input "H" pulse width | 80 | | | ns | | twL(CNTR) | CNTRo, INTo, INT1 input "L" pulse width | 80 | | | ns | | tc(Sclk) | Serial I/O2 clock input cycle time | 1000 | | | ns | | twh(Sclk) | Serial I/O2 clock input "H" pulse width | 400 | | | ns | | twL(SCLK) | Serial I/O2 clock input "L" pulse width | 400 | | | ns | | tsu(SCLK-SDATA) | Serial I/O2 input set up time | 200 | | | ns | | th(SCLK-SDATA) | Serial I/O2 input hold time | 200 | | | ns | # Table 23 Timing requirements (2) (VCC = 2.4 to 5.5 V, Vss = 0 V, Ta = -40 to 85 °C, unless otherwise noted) | C: made al | Davasta | | Limits | | Linit | |-----------------|-------------------------------------------------------------------------------|------|--------|------|-------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | tw(RESET) | Reset input "L" pulse width | 35 | | | μs | | tc(XIN) | External clock input cycle time | 250 | | | ns | | twh(XIN) | External clock input "H" pulse width | 100 | | | ns | | twL(XIN) | External clock input "L" pulse width | 100 | | | ns | | tc(CNTR) | CNTRo input cycle time | 500 | | | ns | | twh(CNTR) | CNTR <sub>0</sub> , INT <sub>0</sub> , INT <sub>1</sub> input "H" pulse width | 230 | | | ns | | twL(CNTR) | CNTRo, INTo, INT1 input "L" pulse width | 230 | | | ns | | tc(Sclk) | Serial I/O2 clock input cycle time | 2000 | | | ns | | twh(Sclk) | Serial I/O2 clock input "H" pulse width | 950 | | | ns | | twL(SCLK) | Serial I/O2 clock input "L" pulse width | 950 | | | ns | | tsu(SCLK-SDATA) | Serial I/O2 input set up time | 400 | | | ns | | th(SCLK-SDATA) | Serial I/O2 input hold time | 400 | | | ns | #### Table 24 Switching characteristics (1) # (VCC = 4.0 to 5.5 V, Vss = 0 V, Ta = -40 to 85 °C, unless otherwise noted) | Cymphol | Parameter | Li | mits | | Unit | |----------------|------------------------------------------|---------------|------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | twh(Sclk) | Serial I/O2 clock output "H" pulse width | tc(Sclk)/2-30 | | | ns | | twL(Sclk) | Serial I/O2 clock output "L" pulse width | tc(Sclk)/2-30 | | | ns | | td(SCLK-SDATA) | Serial I/O2 output delay time | | | 140 | ns | | tv(SCLK-SDATA) | Serial I/O2 output valid time | 0 | | | ns | | tr(SCLK) | Serial I/O2 clock output rising time | | | 30 | ns | | tf(SCLK) | Serial I/O2 clock output falling time | | | 30 | ns | | tr(CMOS) | CMOS output rising time (Note 1) | | 10 | 30 | ns | | tf(CMOS) | CMOS output falling time (Note 1) | | 10 | 30 | ns | Note 1: Pin XouT is excluded. # Table 25 Switching characteristics (2) (VCC = 2.4 to 5.5 V, Vss = 0 V, Ta = -40 to 85 °C, unless otherwise noted) | Council of | Parameter | L | imits | | Unit | |----------------|------------------------------------------|---------------|-------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | twh(Sclk) | Serial I/O2 clock output "H" pulse width | tc(Sclk)/2-50 | | | ns | | twL(Sclk) | Serial I/O2 clock output "L" pulse width | tc(Sclk)/2-50 | | | ns | | td(SCLK-SDATA) | Serial I/O2 output delay time | | | 350 | ns | | tv(SCLK-SDATA) | Serial I/O2 output valid time | 0 | | | ns | | tr(SCLK) | Serial I/O2 clock output rising time | | | 50 | ns | | tf(SCLK) | Serial I/O2 clock output falling time | | | 50 | ns | | tr(CMOS) | CMOS output rising time (Note 1) | | 20 | 50 | ns | | tf(CMOS) | CMOS output falling time (Note 1) | | 20 | 50 | ns | Note 1: Pin XouT is excluded. Fig. 47 Switching characteristics measurement circuit diagram (Extended operating temperature version) Fig. 48 Timing chart (Extended operating temperature version) (3) 7531 Group (Extended operating temperature 125 °C version) Applied to: M37531M4V-XXXGP, M37531E4V-XXXGP # Table 26 Absolute maximum ratings | Symbol | | Parameter | Conditions | Ratings | Unit | |--------|--------------------|--------------------------------------------------|-----------------------------------|-------------------|------| | Vcc | Power source volta | age | | -0.3 to 7.0 | V | | Vı | Input voltage | P00-P07, P10-P14, P20-P25,<br>P30-P34, P37, VREF | All voltages are | -0.3 to Vcc + 0.3 | V | | Vı | Input voltage | RESET, XIN | based on Vss. Output transistors | -0.3 to Vcc + 0.3 | V | | Vı | Input voltage | CNVss (Note 1) | are cut off. | -0.3 to 13 | V | | Vo | Output voltage | P00-P07, P10-P14, P20-P25,<br>P30-P34, P37, XOUT | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | | Ta = 25°C | 200 | mW | | Topr | Operating tempera | Operating temperature (Note 2) | | -40 to 125 | °C | | Tstg | Storage temperatu | ire | | -65 to 150 | °C | Notes 1: It is a rating only for the One Time PROM version. Connect to Vss for the mask ROM version. 2: The total time is limited as follows: 6000 hours at 55 to 85 °C, 1000 hours at 85 to 125 °C Table 27 Recommended operating conditions (1) $(VCC = 2.4 \text{ to } 5.5 \text{ V}, Ta = -40 \text{ to } 125 ^{\circ}\text{C}, \text{ unless otherwise noted})$ | Comments and | | Dougnoston | Limits | | | Unit | |--------------|-------------------------------------------------|-------------------------------------------|--------|------|---------|------| | Symbol | | Parameter | Min. | Тур. | Max. | Unit | | Vcc | Power source voltage (ceramic) | f(XIN) = 8 MHz (High-, Middle-speed mode) | 4.0 | 5.0 | 5.5 | V | | | | f(XIN) = 4 MHz (High-, Middle-speed mode) | 2.4 | 5.0 | 5.5 | V | | | | f(XIN) = 4 MHz (Double-speed mode) | 4.0 | 5.0 | 5.5 | V | | | | f(XIN) = 2 MHz (Double-speed mode) | 2.4 | 5.0 | 5.5 | V | | | Power source voltage (CR) | f(XIN) = 4 MHz (High-, Middle-speed mode) | 4.0 | 5.0 | 5.5 | V | | | | f(XIN) = 2 MHz (High-, Middle-speed mode) | 2.4 | 5.0 | 5.5 | V | | Vss | Power source voltage | | | 0 | | V | | VREF | Analog reference voltage | | 2.0 | | Vcc | V | | VIH | "H" input voltage | P00-P07, P10-P14, P20-P25, P30-P34, P37 | 0.8Vcc | | Vcc | V | | VIH | "H" input voltage<br>(TTL input level selected) | P10, P12, P13, P37 (Note 1) | 2.0 | | Vcc | V | | VIH | "H" input voltage | RESET, XIN | 0.8Vcc | | Vcc | V | | VIL | "L" input voltage | P00-P07, P10-P14, P20-P25, P30-P34, P37 | 0 | | 0.3Vcc | V | | VIL | "L" input voltage<br>(TTL input level selected) | P10, P12, P13, P37 (Note 1) | | | 0.8 | V | | VIL | "L" input voltage | RESET, CNVss | 0 | | 0.2Vcc | V | | VIL | "L" input voltage | XIN | 0 | | 0.16Vcc | V | | ∑IOH(peak) | "H" total peak output current (Note 2) | P00-P07, P10-P14, P20-P25, P30-P34, P37 | | | -80 | mA | | ∑IOL(peak) | "L" total peak output current (Note 2) | P00-P07, P10-P14, P20-P25, P37 | | | 80 | mA | | ∑IOL(peak) | "L" total peak output current (Note 2) | P30-P34 | | | 60 | mA | | ∑IOH(avg) | "H" total average output current (Note 2) | P00-P07, P10-P14, P20-P25, P30-P34, P37 | | | -40 | mA | | ∑lOL(avg) | "L" total average output current (Note 2) | P00-P07, P10-P14, P20-P25, P37 | | | 40 | mA | | ∑lOL(avg) | "L" total average output current (Note 2) | P30-P34 | | | 30 | mA | **Note 1:** Vcc = 4.0 to 5.5V <sup>2:</sup> The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents. # Table 28 Recommended operating conditions (2) (Vcc = 2.4 to 5.5 V, Ta = -40 to 125 °C, unless otherwise noted) | Cumbal | Doromotor | | | Limits | | Unit | |-----------|-------------------------------------------------------------------------------|----------------------------------------------------------------|------|--------|------|------| | Symbol | Parameter | | Min. | Тур. | Max. | Unit | | IOH(peak) | "H" peak output current (Note 1) P00-P07 | 7, P10–P14, P20–P25, P30–P34, P37 | | | -10 | mA | | IOL(peak) | "L" peak output current (Note 1) P00-P0 | _" peak output current (Note 1) P00–P07, P10–P14, P20–P25, P37 | | | 10 | mA | | IOL(peak) | " peak output current (Note 1) P30–P34 | | | | 30 | mA | | IOH(avg) | "H" average output current (Note 2) P00-P07 | 7, P10–P14, P20–P25, P30–P34, P37 | | | -5 | mA | | IOL(avg) | " average output current (Note 2) P00–P07, P10–P14, P20–P25, P37 | | | | 5 | mA | | IOL(avg) | "L" average output current (Note 2) P30-P34 | "L" average output current (Note 2) P30–P34 | | | 15 | mA | | f(XIN) | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 4.0 to 5.5 V<br>Double-speed mode | | | 4 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 2.4 to 5.5 V<br>Double-speed mode | | | 2 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 4.0 to 5.5 V<br>High-, Middle-speed mode | | | 8 | MHz | | | Oscillation frequency (Note 3) at ceramic oscillation or external clock input | Vcc = 2.4 to 5.5 V<br>High-, Middle-speed mode | | | 4 | MHz | | | Oscillation frequency (Note 3) at RC oscillation | Vcc = 4.0 to 5.5 V<br>High-, Middle-speed mode | | | 4 | MHz | | | Oscillation frequency (Note 3) at RC oscillation | Vcc = 2.4 to 5.5 V<br>High-, Middle-speed mode | | | 2 | MHz | Notes 1: The peak output current is the peak current flowing in each port. 2: The average output current IoL (avg), IoH (avg) in an average value measured over 100 ms. 3: When the oscillation frequency has a duty cycle of 50 %. **Table 29 Electrical characteristics** (VCC = 2.4 to 5.5 V, Vss = 0 V, Ta = -40 to 125 °C, unless otherwise noted) | Symbol | | Pare | ameter | Test | onditions | | Limits | 1 | Unit | |---------|--------------------|------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------|----------------|---------|--------|------|-------| | Symbol | | | | 16810 | Unullions | Min. | Тур. | Max. | Offic | | Voн | "H" output voltage | | P07, P10–P14, P20–P25,<br>P34, P37 (Note 1) | IOH = -5 m<br>VCC = 4.0 | | Vcc-1.5 | | | V | | | | | | IOH = -1.0<br>VCC = 2.4 | | Vcc-1.0 | | | V | | Vol | "L" output voltage | P00-F<br>P37 | P07, P10–P14, P20–P25, | IOL = 5 mA<br>VCC = 4.0 | | | | 1.5 | V | | | | IOL = 1.5 mA<br>VCC = 4.0 to 5.5 V | | 0.3 | V | | | | | | | | | | IOL = 1.0 n<br>VCC = 2.4 | | | | 1.0 | V | | VoL | "L" output voltage | P30-F | 234 | IOL = 15 m<br>VCC = 4.0 | | | | 2.0 | V | | | | | | IOL = 1.5 n<br>VCC = 4.0 | | | | 0.3 | V | | | | | | IOL = 10 m<br>VCC = 2.4 | | | | 1.0 | V | | VT+-VT- | Hysteresis | | 0, INT0, (Note 2)<br>207 (Note 3) | | | | 0.4 | | V | | VT+-VT- | Hysteresis | RxD, | SCLK, SDATA (Note 2) | | | | 0.5 | | V | | VT+-VT- | Hysteresis | RESE | T | | | | 0.5 | | V | | lін | "H" input current | | P07, P10–P14, P20–P25,<br>P34, P37 | VI = VCC<br>(Pin floatin<br>transistors | | | | 5.0 | μА | | Іін | "H" input current | RESE | T | VI = VCC | | | | 5.0 | μA | | liн | "H" input current | XIN | | VI = VCC | | | 4.0 | | μA | | lıL | "L" input current | | P07, P10–P14, P20–P25,<br>P34, P37 | VI = VSS<br>(Pin floatin<br>transistors | | | | -5.0 | μA | | lıL | "L" input current | RESE | T, CNVss | VI = VSS | | | | -5.0 | μA | | lıL | "L" input current | XIN | , | VI = VSS | | | -4.0 | | μA | | liL | "L" input current | P00-F | P07, P30–P34, P37 | VI = VSS<br>(Pull up trai | nsistors "on") | | -0.2 | -0.5 | mA | | VRAM | RAM hold voltage | | | When cloc | k stopped | 2.0 | | 5.5 | V | | Icc | Power source curr | ent | High-speed mode, f(XIN) = Output transistors "off" | : 8 MHz | | | 5.0 | 8.0 | mA | | | | | High-speed mode, f(XIN) = Output transistors "off" | 2 MHz, VCC | = 2.4 V | | 0.5 | 1.5 | mA | | | | | Double-speed mode, f(XIN Output transistors "off" | ) = 4 MHz | | | 5.0 | 8.0 | mA | | | | | Middle-speed mode, f(XIN) Output transistors "off" | | | | 2.0 | 5.0 | mA | | | | | f(XIN) = 8 MHz (in WIT star<br>Functions except Timer 1 a<br>Output transistors "off" | | stop | | 1.6 | 3.2 | mA | | | | | f(XIN) = 2 MHz, VCC = 2.4<br>Output transistors "off" | V (in WIT sta | te) | | 0.2 | | mA | | | | | Increment when A-D convertion f(XIN) = 8 MHz, Vcc = 5 V | ersion is exec | cuted | | 0.5 | | mA | | | | | All oscillation stopped (in S | STP state) | Ta = 25 °C | | 0.1 | 1.0 | μA | | | | | Output transistors "off" | | Ta = 125 °C | | | 50 | μA | Notes 1: P11 is measured when the P11/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0". 2: RxD, SCLK, SDATA, and INTo have hysteresises only when bits 0 to 2 of the port P1P3 control register are set to "0" (CMOS level). 3: It is available only when operating key-on wake up. #### **Table 30 A-D Converter characteristics** (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -40 to 125 °C, unless otherwise noted) | Cala al | Devenue | Took oon dikinga | | Limits | | Linis | |---------|--------------------------------------|----------------------------------|------|--------|------|---------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | _ | Resolution | | | | 10 | Bits | | _ | Linearity error | Vcc = 2.7 to 5.5 V<br>Ta = 25 °C | | | ±3 | LSB | | _ | Differential nonlinear error | VCC = 2.7 to 5.5 V<br>Ta = 25 °C | | | ±0.9 | LSB | | Vот | Zero transition voltage | VCC = VREF = 5.12 V | 0 | 5 | 20 | mV | | | | VCC = VREF = 3.072 V | 0 | 3 | 15 | mV | | VFST | Full scale transition voltage | VCC = VREF = 5.12 V | 5105 | 5115 | 5125 | mV | | | | VCC = VREF = 3.072 V | 3060 | 3069 | 3075 | mV | | tCONV | Conversion time | | | | 122 | tc(XIN) | | RLADDER | Ladder resistor | | | 55 | | kΩ | | IVREF | Reference power source input current | VREF = 5.0 V | 50 | 150 | 200 | | | | | VREF = 3.0 V | 30 | 70 | 120 | μΑ | | II(AD) | A-D port input current | | | | 5.0 | μA | Table 31 Timing requirements (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -40 to 125 °C, unless otherwise noted) | Cumbal | Doromotor | | Limits | | Unit | |-----------------|-----------------------------------------|------|--------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | tw(RESET) | Reset input "L" pulse width | 15 | | | μs | | tc(XIN) | External clock input cycle time | 125 | | | ns | | twh(XIN) | External clock input "H" pulse width | 50 | | | ns | | twl(XIN) | External clock input "L" pulse width | 50 | | | ns | | tc(CNTR) | CNTRo input cycle time | 200 | | | ns | | twh(CNTR) | CNTRo, INTo input "H" pulse width | 80 | | | ns | | twL(CNTR) | CNTRo, INTo input "L" pulse width | 80 | | | ns | | tc(Sclk) | Serial I/O2 clock input cycle time | 1000 | | | ns | | twh(Sclk) | Serial I/O2 clock input "H" pulse width | 400 | | | ns | | twl(Sclk) | Serial I/O2 clock input "L" pulse width | 400 | | | ns | | tsu(SCLK-SDATA) | Serial I/O2 input set up time | 200 | | | ns | | th(SCLK-SDATA) | Serial I/O2 input hold time | 200 | | | ns | # Table 32 Timing requirements (2) (Vcc = 2.4 to 5.5 V, Vss = 0 V, Ta = -40 to 125 °C, unless otherwise noted) | Symbol | Parameter | | Limits | | Unit | |-----------------|-----------------------------------------|------|--------|------|-------| | Symbol | Farameter | Min. | Тур. | Max. | Offic | | tw(RESET) | Reset input "L" pulse width | 35 | | | μs | | tc(XIN) | External clock input cycle time | 250 | | | ns | | twh(XIN) | External clock input "H" pulse width | 100 | | | ns | | twL(XIN) | External clock input "L" pulse width | 100 | | | ns | | tc(CNTR) | CNTRo input cycle time | 500 | | | ns | | twn(CNTR) | CNTRo, INTo, input "H" pulse width | 230 | | | ns | | twL(CNTR) | CNTRo, INTo, input "L" pulse width | 230 | | | ns | | tc(Sclk) | Serial I/O2 clock input cycle time | 2000 | | | ns | | twh(Sclk) | Serial I/O2 clock input "H" pulse width | 950 | | | ns | | twL(Sclk) | Serial I/O2 clock input "L" pulse width | 950 | | | ns | | tsu(SCLK-SDATA) | Serial I/O2 input set up time | 400 | | | ns | | th(SCLK-SDATA) | Serial I/O2 input hold time | 400 | | | ns | #### Table 33 Switching characteristics (1) (VCC = 4.0 to 5.5 V, Vss = 0 V, Ta = -40 to 125 °C, unless otherwise noted) | Cumbal | Parameter | Limits | | | I I m it | |----------------|------------------------------------------|---------------|------|------|----------| | Symbol | | Min. | Тур. | Max. | Unit | | twh(Sclk) | Serial I/O2 clock output "H" pulse width | tc(Sclk)/2-50 | | | ns | | twL(Sclk) | Serial I/O2 clock output "L" pulse width | tc(Sclk)/2-50 | | | ns | | td(SCLK-SDATA) | Serial I/O2 output delay time | | | 200 | ns | | tv(SCLK-SDATA) | Serial I/O2 output valid time | 0 | | | ns | | tr(SCLK) | Serial I/O2 clock output rising time | | | 50 | ns | | tf(SCLK) | Serial I/O2 clock output falling time | | | 50 | ns | | tr(CMOS) | CMOS output rising time (Note 1) | | 10 | 50 | ns | | tf(CMOS) | CMOS output falling time (Note 1) | | 10 | 50 | ns | Note 1: Pin XouT is excluded. Table 34 Switching characteristics (2) (VCC = 2.4 to 5.5 V, Vss = 0 V, Ta = -40 to 125 °C, unless otherwise noted) | Cumbal | Description | L | Limits | | | |----------------|------------------------------------------|---------------|--------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | twh(Sclk) | Serial I/O2 clock output "H" pulse width | tc(Sclk)/2-80 | | | ns | | tWL(SCLK) | Serial I/O2 clock output "L" pulse width | tc(Sclk)/2-80 | | | ns | | td(SCLK-SDATA) | Serial I/O2 output delay time | | | 400 | ns | | tv(SCLK-SDATA) | Serial I/O2 output valid time | 0 | | | ns | | tr(SCLK) | Serial I/O2 clock output rising time | | | 80 | ns | | tf(SCLK) | Serial I/O2 clock output falling time | | | 80 | ns | | tr(CMOS) | CMOS output rising time (Note 1) | | 20 | 80 | ns | | tf(CMOS) | CMOS output falling time (Note 1) | | 20 | 80 | ns | Note 1: Pin XouT is excluded. Fig. 49 Switching characteristics measurement circuit diagram (Extended operating temperature 125 °C version) Fig. 50 Timing chart (Extended operating temperature 125 °C version) # **PACKAGE OUTLINE** 32P4B Plastic 32pin 400mil SDIP # 32P6B-A # Plastic 32pin 7×7mm body LQFP # Renesas Technology Corp. Nippon Bldg.,6-2,Otemachi 2-chome,Chiyoda-ku,Tokyo,100-0004 Japan Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party. Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts or circuit application examples - contained in these materials. - contained in these materials. All information contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein. Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. The prior written approved of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein. # **REVISION DESCRIPTION LIST** # 7531 Group DATA SHEET | Rev.<br>No. | Revision Description | Rev.<br>date | |-------------|---------------------------------------------------------------------------------------------|--------------| | 1.0 | First Edition | 970822 | | 2.0 | Page 1; FEATURES | 980220 | | | In Programmable I/O ports, the pin number of 32-pin version is added. | | | | In Power source voltage, two conditions are added and two are revised. | | | | Page 8; Central Processing Unit (CPU) | | | | The name of manual, 740 Family Software Manual, is revised. | | | | Fig. 11; Note is added. | | | | Page 11; [Direction registers] PiD | | | | The sentences are revised: Pins set to input are floating, and permit reading pin values. | | | | Fig. 12; Bit function and the initial value are added. | | | | Fig. 13; The figure name is revised: port P1P3 control register. | | | | Page 15; Interrupt operation | | | | The order of No. 3 and 4 is revised. | | | | Fig. 17; Four bit names are revised: Serial I/O1. | | | | Page 21; [Serial I/O1 status register] SIO1STS | | | | Explanations are partly revised. | | | | Fig. 25; Bits 6 and 7 explanations of serial I/O1 control register are revised. | | | | Page 23; [Serial I/O2 control register] SIO2CON | | | | Explanations are partly revised. | | | | Fig. 26; Bit 3 explanations are revised. Note is partly revised. | | | | Page 27; Reset Circuit | | | | Explanations are partly revised: In the case of f(f) | | | | Fig. 35; The waveform of clock from built-in ring oscillator is revised. Note 1 is revised. | | | | Fig. 36; (6) Port P1P3 control register is added. | | | | Page 32; A-D Converter | | | | Explanations are partly revised: The WIT instruction is eliminated. | | | | Page 33; DATA REQUIRED FOR ROM PROGRAMMING ORDERS | | | | This clause is added. | | | | Table 7; Characteristics of Vcc is revised. | | | | Table 8; Characteristics of f(XIN) is revised. | | | | Table 9; Characteristics of Icc is revised. | | | | Table 12; Characteristics of tc(XIN), twh(XIN), twL(XIN), tc(CNTR), twh(CNTR), twL(CNTR), | | | | tc(Sclк), twн(Sclк) and twl(Sclк) are revised. | | | | Pages 42 to 45; MASK ROM CONFIRMATION FORM | | | | These are added. | | | | Pages 46 and 47; ROM PROGRAMMING CONFIRMATION FORM | | | | These are added. | | | | | | | | | | # **REVISION DESCRIPTION LIST** # 7531 Group DATA SHEET | Rev. | Revision Description | Rev. | |------|---------------------------------------------------------------------------------------------------|--------| | No. | Revision Description | date | | 2.0 | Pages 48 to 51; MARK SPECIFICATION FORM | 980220 | | | These are added. | | | | Pages 52 and 53; PACKAGE OUTLINE | | | | These are added. | | | 2.1 | Pages 37, 46, 47; Some words are corrected. | 980702 | | | Pages 42 to 47; The numbers of Mask ROM and ROM Programming Confirmation Forms are | | | | revised. | | | | Page 49; 32P6B Mark Specification Form is revised. | | | 3.0 | All pages; "PRELIMINARY Notice: This is " eliminated. | 990212 | | | All register structures; Initial values are added. | | | | Page 1; Explanations are partly revised. | | | | Page 1 and 2; Product names are added into the pin configurations. | | | | Page 3; Pin configuration of 42S1M is added. | | | | Page 8; Explanations of Figure 8 and Table 2 are partly revised. | | | | Page 9; Explanations of Figures 9 and 10 are partly revised. | | | | Page 11; The register name (Timer count souce set register) is revised. | | | | Page 16; Table 4; The contents of "Remarks" is partly revised. | | | | Page 20; Explanation is revised. | | | | Page 21; The some word is added. | | | | Page 24; The some word is added. Explanation is revised. | | | | Page 26; Explanation is added. | | | | Page 27; Figure 34; Explanation is revised. | | | | Page 28; Period is added. | | | | Page 32; Figure titles of Figures 42 and 43 are revised. | | | | Page 33; Explanation is revised. | | | | Page 36 to 59; "ELECTRICAL CHARACTERISTICS" are all revised. | | | | "ELECTRICAL CHARACTERISTICS" of Extended operating temperature version is added. | | | | "ELECTRICAL CHARACTERISTICS" of Extended operating temperature 125 °C version is added. | | | | Page 60 to 71; "MASK ROM CONFIRMATION FORM" and "ROM PROGRAMMING | | | | CONFIRMATION FORM" are all revised. | | | | "SHRINK DIP MARK SPECIFICATION FORM" eliminated. | | | 4.0 | Most of the contents (Functional Description, Electrical characteristics, and so on) are updated. | 991115 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **REVISION DESCRIPTION LIST** # 7531 Group DATA SHEET | Rev.<br>No. | Revision Description | Rev. | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 4.1 | Page 1: Power dissipation to 25 mW | date<br>000615 | | 4.1 | Operating temperature range; <b>Note</b> deleted | 000013 | | | Page 8: Fig. 8 "Under development" revised | | | | Page 10: Fig.11 Start address of Interrupt vector area to FFEC16 | | | | Page 25: Fig.29 Note revised | | | | Page 28: Description revised; $\overline{\text{RESET}}$ "L" pulse width 2 $\mu s \rightarrow$ 15 $\mu s$ | | | | Page 32: Fig.42 Rd resistor connected to Xout pin eliminated | | | | Page 39: Table 12 Absolute accuracy (excluding quantization error) → Linearity error | | | | Page 40: Table 13 tw( $\overline{\text{RESET}}$ ) revised; 2 $\mu$ s $\rightarrow$ 15 $\mu$ s | | | | Table 14 tw( $\overline{\text{RESET}}$ ) revised; | | | | 2 μs $\rightarrow$ 45 μs at Vcc = 2.2 to 5.5 V, 35 μs at Vcc = 2.4 to 5.5 V | | | | 2 μs → 45 μs at vec = 2.2 to 5.5 v, 35 μs at vec = 2.4 to 5.5 v Page 47: Table 21 Absolute accuracy (excluding quantization error) → Linearity error | | | | Page 48: Table 21 Mosolite accuracy (excluding quantization error) $\rightarrow$ Linearity error<br>Page 48: Table 22 tw(RESET) revised; 2 $\mu$ s $\rightarrow$ 15 $\mu$ s | | | | Table 23 tw(RESET) revised; 2 $\mu$ s $\rightarrow$ 15 $\mu$ s | | | | Page 55: Table 30 Absolute accuracy (excluding quantization error) $\rightarrow$ Linearity error | | | | Page 56: Table 31 tw(RESET) revised; 2 $\mu$ s $\rightarrow$ 15 $\mu$ s | | | | Table 32 tw(RESET) revised; $2 \mu s \rightarrow 15 \mu s$ Table 32 tw(RESET) revised; $2 \mu s \rightarrow 35 \mu s$ | | | 4.2 | Pages 28, 32: Character fonts errors revised | 000905 | | 7.2 | ages 20, 52. Character fonts errors revised | 000303 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |