October 1988 Revised August 1999 # 74F2243 # Quad Bus Transceiver with 25 $\Omega$ Series Resistors in the Outputs #### **General Description** The 74F2243 is a quad bus transmitter/receiver which can be used for 4-line asynchronous 2-way data communications between data busses. It is designed to drive the capacitive inputs of MOS memory drivers, address drivers, clock drivers, and bus-oriented transmitters/receivers. The $25\Omega$ series resistors in the outputs reduce ringing and eliminate the need for external resistors. #### **Features** - $\blacksquare$ 25 $\Omega$ series resistors in outputs eliminate the need for external resistors - 2-Way asynchronous data bus communication - 3-STATE outputs - 12 mA source current - Designed to drive the capacitive inputs of MOS devices ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | 74F2243SC | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ## **Logic Symbol** #### **Connection Diagram** ## **Truth Table** | Inputs | | Inputs/Outputs | | | | |----------------|----------------|----------------|----------------|--|--| | E <sub>1</sub> | E <sub>2</sub> | A <sub>n</sub> | B <sub>n</sub> | | | | L | L | Input | B = A | | | | L | Н | N/A | N/A | | | | Н | L | Z | Z | | | | Н | Н | A = B | Input | | | H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance N/A = Not Allowed ## **Unit Loading/Fan Out** | Pin Names | Description | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | | |---------------------------------|----------------------------|----------|-----------------------------------------|--|--| | Fill Names | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | | E <sub>1</sub> | Enable Input (Active LOW) | 1.0/1.67 | 20 μA/–1 mA | | | | E <sub>2</sub> | Enable Input (Active HIGH) | 1.0/1.67 | 20 μA/–1 mA | | | | A <sub>n</sub> , B <sub>n</sub> | Inputs | 3.5/2.67 | 70 μA/–1.6 mA | | | | | Outputs | 750/20 | -15 mA/12 mA | | | ## **Absolute Maximum Ratings**(Note 1) -65°C to +150°C Storage Temperature -55°C to +125°C Ambient Temperature under Bias Junction Temperature under Bias -55°C to +150C V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0VInput Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) Standard Output -0.5V to $V_{CC}$ 3-STATE Output -0.5V to +5.5V Current Applied to Output in LOW State (Max) twice the rated $I_{OL}$ (mA) ESD Last Passing Voltage (Min) ## **Recommended Operating Conditions** Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. # **DC Electrical Characteristics** | Symbol | Parameter | | Min | Тур | Max | Units | V <sub>CC</sub> | Conditions | | |------------------------------------|------------------------------|---------------------|------|-----|------|-------|-----------------|--------------------------------------------------|--| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signal | | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | | V <sub>OH</sub> | Output HIGH | 10% V <sub>CC</sub> | 2.4 | | | | | $I_{OH} = -3 \text{ mA } (A_n, B_n)$ | | | | Voltage | 10% V <sub>CC</sub> | 2.0 | | | V | Min | $I_{OH} = -15 \text{ mA } (A_n, B_n)$ | | | | | $5\% V_{CC}$ | 2.7 | | | | | $I_{OH} = -3 \text{ mA } (A_n, B_n)$ | | | V <sub>OL</sub> | Output LOW | | | | 0.50 | \/ | V Min | $I_{OL} = 1 \text{ mA } (A_n, B_n)$ | | | | Voltage | | | | 0.75 | | | $I_{OL} = 12 \text{ mA } (A_n, B_n)$ | | | I <sub>IH</sub> | Input HIGH Current | | | | 20 | μΑ | Max | $V_{IN} = 2.7V (\overline{E}_1, \overline{E}_2)$ | | | I <sub>BVI</sub> | Input HIGH Current | | | | 400 | | | $V_{IN} = 7.0V (\overline{E}_1, E_2)$ | | | | Breakdown Test | | | | 100 | μΑ | Max | $V_{IN} = 7.0V (E_1, E_2)$ | | | I <sub>BVIT</sub> | Input HIGH Current | | | | 1.0 | mA | Max | $V_{IN} = 5.5V (A_n, B_n)$ | | | | Breakdown Test (I/O) | | | | 1.0 | IIIA | IVIAX | | | | I <sub>IL</sub> | Input LOW Current | | | | -1.0 | mA | Max | $V_{IN} = 0.5V (\overline{E}_1, E_2)$ | | | I <sub>IH</sub> + I <sub>OZH</sub> | Output Leakage Current | | | | 70 | μΑ | Max | $V_{OUT} = 2.7V (A_n, B_n)$ | | | I <sub>IL</sub> + I <sub>OZL</sub> | Output Leakage Current | | | | -1.6 | mA | Max | $V_{OUT} = 0.5V (A_n, B_n)$ | | | Ios | Output Short-Circuit Current | | -100 | | -225 | mA | Max | $V_{OUT} = 0V (A_n, B_n)$ | | | I <sub>CEX</sub> | Output HIGH Leakage Current | | | | 250 | μΑ | Max | $V_{OUT} = V_{CC}$ | | | I <sub>CCH</sub> | Power Supply Current | | | 64 | 80 | mA | Max | V <sub>O</sub> = HIGH | | | I <sub>CCL</sub> | Power Supply Current | | | 64 | 90 | mA | Max | $V_O = LOW$ | | | I <sub>CCZ</sub> | Power Supply Current | | | 71 | 90 | mA | Max | $V_O = HIGH Z$ | | #### **AC Electrical Characteristics** | Symbol | Parameter | $T_A = +25^{\circ}$ C $V_{CC} = +5.0$ V $C_L = 50 \text{ pF}$ | | | $T_A = 0$ °C to +70°C<br>$V_{CC} = +5.0V$<br>$C_L = 50 \text{ pF}$ | | Units | | | |------------------|--------------------------------------------|---------------------------------------------------------------|-----|------|--------------------------------------------------------------------|------|-------|--|--| | | | Min | Тур | Max | Min | Max | | | | | t <sub>PLH</sub> | Propagation Delay | 1.5 | | 7.0 | 1.5 | 7.0 | | | | | t <sub>PHL</sub> | $A_n$ to $B_n$ , $B_n$ to $A_n$ | 2.5 | | 8.0 | 2.0 | 8.0 | ns | | | | t <sub>PZH</sub> | Output Enable Time | 1.5 | | 9.0 | 1.0 | 9.5 | | | | | t <sub>PZL</sub> | $\overline{E}_1$ to $B_n$ , $E_2$ to $A_n$ | 2.5 | | 11.5 | 2.5 | 12.0 | - ns | | | | t <sub>PHZ</sub> | Output Disable Time | 1.5 | | 9.0 | 1.0 | 9.5 | | | | | t <sub>PLZ</sub> | $\overline{E}_1$ to $B_n$ , $E_2$ to $A_n$ | 1.5 | | 8.5 | 1.5 | 9.5 | | | | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow Package Number M14A 0.016 - 0.050 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY (0.203-0.254) TYP ALL LEADS 0.004 (0.102) ALL LEAD TIPS FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. $-\frac{0.008}{(0.203)}$ TYP M14A (REV H) www.fairchildsemi.com