September 2001 Revised October 2001 ### 74ALVCF162835 # Low Voltage 18-Bit Universal Bus Driver with 3.6V Tolerant Outputs and 26 $\Omega$ Series Resistors in Outputs ### **General Description** The 74ALVCF162835 low voltage 18-bit universal bus driver combines D-type latches and D-type flip-flops to allow data flow in transparent, latched and clocked modes. Data flow is controlled by output-enable $(\overline{OE})$ , latch-enable (LE), and clock (CLK) inputs. The device operates in Transparent Mode when LE is held HIGH. The device operates in clocked mode when LE is LOW and CLK is toggled. Data transfers from the Inputs (I<sub>n</sub>) to Outputs (O<sub>n</sub>) on a Positive Edge Transition of the Clock. When $\overline{OE}$ is LOW, the output data is enabled. When $\overline{OE}$ is HIGH the output port is in a high impedance state. The 74ALVCF162835 is designed with $26\Omega$ series resistors in the outputs. This design reduces noise in applications such as memory address drivers, clock drivers, and bus transceivers/transmitters. The 74ALVCF162835 is designed for low voltage (1.65V to 3.6V) $V_{CC}$ applications with I/O capability up to 3.6V. The 74ALVCF162835 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining low CMOS power dissipation. #### **Features** - Compatible with PC133 DIMM module specifications - 1.65V-3.6V V<sub>CC</sub> specifications provided - 3.6V tolerant outputs - $\blacksquare$ 26 $\Omega$ series resistors in outputs - t<sub>PD</sub> (CLK to O<sub>n</sub>) 3.7 ns max for 3.0V to 3.6V V<sub>CC</sub> 4.6 ns max for 2.3V to 2.7V V<sub>CC</sub> 7.4 ns max for 1.65V to 1.95V V<sub>CC</sub> - Power-down high impedance outputs - Latchup conforms to JEDEC JED78 - ESD performance: Human body model > 2000V Machine model > 200V ### **Ordering Code:** | Order Number | Package<br>Number | Package Description | |----------------|-------------------|-----------------------------------------------------------------------------| | 74ALVCF162835T | MTD56 | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. # **Connection Diagram** | NC — 1 | | | . , | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----|------------|----|-------------------------| | O1 — 3 | NC - | 1 | $\bigcirc$ | 56 | -GND | | GND 4 53 — GND O2 — 5 52 — I2 O3 — 6 51 — I3 Vcc — 7 50 — Vcc O4 — 8 49 — I4 O5 — 9 48 — I5 O6 — 10 47 — I6 GND — 11 46 — GND O7 — 12 45 — I7 O8 — 13 44 — I8 O9 — 14 43 — I9 O10 — 15 42 — I10 O11 — 16 41 — I11 O12 — 17 40 — I12 GND — 18 39 — GND O13 — 19 38 — I13 O14 — 20 37 — I14 O15 — 21 36 — I15 Vcc — 22 35 — Vcc O16 — 23 34 — I16 O17 — 24 33 — I17 GND — 25 32 — GND O18 — 26 31 — I18 OE — 27 30 — CLK | NC - | 2 | | 55 | -NC | | O2 — 5 52 — I2 O3 — 6 51 — I3 Vcc — 7 50 — Vcc O4 — 8 49 — I4 O5 — 9 48 — I5 O6 — 10 47 — I6 GND — 11 46 — GND O7 — 12 45 — I7 O8 — 13 44 — I8 O9 — 14 43 — I9 O10 — 15 42 — I10 O11 — 16 41 — I11 O12 — 17 40 — I12 GND — 18 39 — GND O13 — 19 38 — I13 O14 — 20 37 — I14 Vcc — 22 35 — Vcc O16 — 23 34 — I16 O17 — 24 33 — I17 GND — 25 32 — GND O18 — 26 31 — I18 OE — 27 30 — CLK | 0₁ — | 3 | | 54 | ⊢ı₁ | | O <sub>3</sub> — 6 | GND_ | 4 | | 53 | | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | 5 | | 52 | <b>–</b> I <sub>2</sub> | | O4 — 8 49 — I4 O5 — 9 48 — I5 O6 — 10 47 — I6 GND — 11 46 — GND O7 — 12 45 — I7 O8 — 13 44 — I8 O9 — 14 43 — I9 O10 — 15 42 — I10 O11 — 16 41 — I11 OND — 18 39 — GND O13 — 19 38 — I13 O14 — 20 37 — I4 O15 — 21 36 — I15 Vcc — 22 35 — Vcc O16 — 23 34 — I16 O17 — 24 33 — I17 GND — 25 32 — GND O18 — 26 31 — I18 OE — 27 30 — CLK | 03 — | 6 | | 51 | —I <sub>З</sub> | | O4 — 8 49 — I4 O5 — 9 48 — I5 O6 — 10 47 — I6 GND — 11 46 — GND O7 — 12 45 — I7 O8 — 13 44 — I8 O9 — 14 43 — I9 O10 — 15 42 — I10 O11 — 16 41 — I11 OND — 18 39 — GND O13 — 19 38 — I13 O14 — 20 37 — I4 O15 — 21 36 — I15 Vcc — 22 35 — Vcc O16 — 23 34 — I16 O17 — 24 33 — I17 GND — 25 32 — GND O18 — 26 31 — I18 OE — 27 30 — CLK | | 7 | | 50 | $-v_{cc}$ | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | 04 — | 8 | | 49 | | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | 05 — | 9 | | 48 | ا – ا <sub>5</sub> | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | o <sub>6</sub> – | 10 | | 47 | –۱ <sub>6</sub> | | O <sub>8</sub> — 13 | GND- | 11 | | 46 | -GND | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | 07- | 12 | | 45 | — I <sub>7</sub> | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | 08 - | 13 | | 44 | — I <sub>8</sub> | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | | 14 | | 43 | <b>—</b> l9 | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | 010 | 15 | | 42 | -I <sub>10</sub> | | GND — 18 39 — GND O <sub>13</sub> — 19 38 — I <sub>13</sub> O <sub>14</sub> — 20 37 — I <sub>14</sub> O <sub>15</sub> — 21 36 — I <sub>15</sub> V <sub>cc</sub> — 22 35 — V <sub>cc</sub> O <sub>16</sub> — 23 34 — I <sub>16</sub> O <sub>17</sub> — 24 33 — I <sub>17</sub> GND — 25 32 — GND O <sub>18</sub> — 26 31 — I <sub>18</sub> OE — 27 30 — CLK | 011 | 16 | | 41 | | | GND — 18 39 — GND O <sub>13</sub> — 19 38 — I <sub>13</sub> O <sub>14</sub> — 20 37 — I <sub>14</sub> O <sub>15</sub> — 21 36 — I <sub>15</sub> V <sub>cc</sub> — 22 35 — V <sub>cc</sub> O <sub>16</sub> — 23 34 — I <sub>16</sub> O <sub>17</sub> — 24 33 — I <sub>17</sub> O <sub>18</sub> — 25 32 — GND O <sub>18</sub> — 26 31 — I <sub>18</sub> OE — 27 30 — CLK | 0 <sub>12</sub> — | 17 | | 40 | -1 <sub>12</sub> | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | GND - | 18 | | 39 | | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | | 19 | | 38 | -I <sub>13</sub> | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | 0 <sub>14</sub> — | 20 | | 37 | -1 <sub>14</sub> | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | O <sub>15</sub> — | 21 | | 36 | ا–۱ <sub>15</sub> | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | V <sub>cc</sub> — | 22 | | 35 | | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | 0 <sub>16</sub> | 23 | | 34 | I . | | $O_{18} - 26$ 31 $-I_{18}$ $OE - 27$ 30 $-CLK$ | 017 | 24 | | 33 | -1 <sub>17</sub> | | ŌE — 27 30 — CLK | GND_ | 25 | | 32 | - GND | | ŌE — 27 30 — CLK | 0 <sub>18</sub> | 26 | | 31 | −1 <sub>18</sub> | | LE28 | ŌE — | 27 | | 30 | | | , | LE — | 28 | | 29 | -GND | | | , | | • | | • | ### **Pin Descriptions** | Pin Names | Description | |----------------------------------------------------------------------|----------------------------------| | OE | Output Enable Input (Active LOW) | | LE | Latch Enable Input | | CLK | Clock Input | | I <sub>1</sub> - I <sub>18</sub> | Data Inputs | | I <sub>1</sub> - I <sub>18</sub><br>O <sub>1</sub> - O <sub>18</sub> | 3-STATE Outputs | ### **Truth Table** | | Inp | Outputs | | | |----|-----|------------|----|-------------------------| | OE | LE | CLK | In | O <sub>n</sub> | | Н | Х | Х | Х | Z | | L | Н | Χ | L | L | | L | Н | X | Н | Н | | L | L | $\uparrow$ | L | L | | L | L | $\uparrow$ | Н | Н | | L | L | Н | X | O <sub>0</sub> (Note 1) | | L | L | L | X | O <sub>0</sub> (Note 2) | - L = Logic HIGH L = Logic LOW X = Don't Care, but not floating Z = High Impedance ↑ = LOW-to-HIGH Clock Transition Note 1: Output level before the indicated steady-state input conditions were established provided that CLK was HIGH before LE went LOW. Note 2: Output level before the indicated steady-state input conditions were established. # **Logic Diagram** ### **Absolute Maximum Ratings**(Note 3) $\begin{tabular}{lll} Supply Voltage (V_{CC}) & -0.5V to +4.6V \\ DC Input Voltage (V_I) & -0.5V to 4.6V \\ \end{tabular}$ Output Voltage (V<sub>O</sub>) (Note 4) -0.5 V to V<sub>CC</sub> +0.5 V DC Input Diode Current (I<sub>IK</sub>) $V_1 < 0V$ -50 mA DC Output Diode Current (I<sub>OK</sub>) ${ m V_O} < 0{ m V}$ —50 mA DC Output Source/Sink Current (I<sub>OH</sub>/I<sub>OL</sub>) ±50 mA DC $V_{CC}$ or GND Current per Supply Pin ( $I_{CC}$ or GND) $\pm 100$ mA Storage Temperature Range ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ # Recommended Operating Conditions (Note 5) Power Supply $\begin{array}{cc} \text{Operating} & \text{1.65V to 3.6V} \\ \text{Input Voltage} & \text{0V to V}_{\text{CC}} \end{array}$ Minimum Input Edge Rate (Δt/ΔV) $V_{IN} = 0.8V \text{ to } 2.0V, V_{CC} = 3.0V$ 10 ns/V Note 3: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 4: I<sub>O</sub> Absolute Maximum Rating must be observed. Note 5: Floating or unused control inputs must be held HIGH or LOW. ### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | V <sub>CC</sub> (V) | Min | Max | Units | |------------------|---------------------------------------|---------------------------------------------------|---------------------|------------------------|------------------------|-------| | V <sub>IH</sub> | HIGH Level Input Voltage | | 1.65 - 1.95 | 0.65 x V <sub>CC</sub> | | | | | | | 2.3 - 2.7 | 1.7 | | V | | | | | 2.7 - 3.6 | 2.0 | | | | V <sub>IL</sub> | LOW Level Input Voltage | | 1.65 - 1.95 | | 0.35 x V <sub>CC</sub> | | | | | | 2.3 - 2.7 | | 0.7 | V | | | | | 2.7 - 3.6 | | 8.0 | | | V <sub>OH</sub> | HIGH Level Output Voltage | $I_{OH} = -100 \mu A$ | 1.65 - 3.6 | V <sub>CC</sub> - 0.2 | | | | | | $I_{OH} = -2 \text{ mA}$ | 1.65 | 1.2 | | | | | | I <sub>OH</sub> = -4 mA | 2.3 | 1.9 | | | | | | I <sub>OH</sub> = -6 mA | 2.3 | 1.7 | | V | | | | | 3.0 | 2.4 | | | | | | $I_{OH} = -8 \text{ mA}$ | 2.7 | 2 | | | | | | $I_{OH} = -12 \text{ mA}$ | 3.0 | 2 | | | | V <sub>OL</sub> | LOW Level Output Voltage | $I_{OL} = 100 \mu\text{A}$ | 1.65 - 3.6 | | 0.2 | | | | | I <sub>OL</sub> = 2 mA | 1.65 | | 0.45 | | | | | I <sub>OL</sub> = 4 mA | 2.3 | | 0.4 | | | | | I <sub>OL</sub> = 6 mA | 2.3 | | 0.55 | V | | | | | 3.0 | | 0.55 | | | | | I <sub>OL</sub> = 8 mA | 2.7 | | 0.6 | | | | | I <sub>OL</sub> = 12 mA | 3.0 | | 0.8 | | | I <sub>OH</sub> | High Level Output Current | | 1.65 | | -2 | | | | | | 2.3 | | -6 | mA | | | | | 2.7 | | -8 | mA | | | | | 3.0 | | -12 | | | I <sub>OL</sub> | Low Level Output Current | | 1.65 | | 2 | | | | | | 2.3 | | 6 | A | | | | | 2.7 | | 8 | mA | | | | | 3.0 | | 12 | | | I <sub>I</sub> | Input Leakage Current | $0 \le V_1 \le 3.6V$ | 1.65 - 3.6 | | ±5.0 | μΑ | | I <sub>OZ</sub> | 3-STATE Output Leakage | $0 \le V_O \le 3.6V$ , $V_I = V_{IH}$ or $V_{IL}$ | 1.65 - 3.6 | | ±10 | μΑ | | I <sub>OFF</sub> | Power Off Leakage Current | $0V \le (V_I, V_O) \le 3.6V$ | 0 | | 10 | mA | | I <sub>CC</sub> | Quiescent Supply Current | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 | | 40 | μΑ | | $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$ | 2.7 - 3.6 | | 750 | μΑ | # **AC Electrical Characteristics** | | | $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $R_L = 500\Omega$ | | | | | | | | | |-------------------------------------|-------------------------|--------------------------------------------------------------------------|---------|-------------------|--------------------------|-----|----------|-----------------------|-----|-------| | Symbol | Parameter | C <sub>L</sub> = 50 pF | | | C <sub>L</sub> = 30 pF | | | Units | | | | Syllibol | Farameter | $\text{V}_{\text{CC}} = \text{3.3V} \pm \text{0.3V}$ | | V <sub>CC</sub> = | 2.7V V <sub>CC</sub> = 2 | | 5 ± 0.2V | $V_{CC}=1.8V\pm0.15V$ | | Units | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | 250 | | 200 | | 200 | | 100 | | MHz | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | 1.1 | 3.6 | 1.3 | 4.5 | 0.8 | 4.0 | 1.5 | 7.2 | ns | | | Bus-to-Bus | 1.1 | 3.0 | 1.3 | 4.5 | 0.6 | 4.0 | 1.5 | 1.2 | 115 | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | 1.5 | 3.7 | 2.0 | 4.6 | 1.5 | 4.1 | 2.0 | 7.4 | ns | | | Clock to Bus | 1.5 | 3.7 | 2.0 | 4.0 | 1.5 | 4.1 | 2.0 | 7.4 | 115 | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | 4.4 | 1.1 4.2 | 4.2 1.3 5.2 | F 0 | 0.8 | 4.7 | 1.5 | 8.5 | | | | LE to Bus | 1.1 | | | 5.2 | | 4.7 | 1.5 | | ns | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 1.1 | 4.8 | 1.3 | 6.4 | 0.8 | 5.9 | 1.5 | 9.8 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time | 1.1 | 4.7 | 1.3 | 5.2 | 0.8 | 4.7 | 1.5 | 7.9 | ns | | t <sub>S</sub> | Setup Time | 1.5 | | 1.5 | | 1.5 | | 2.5 | | ns | | t <sub>H</sub> | Hold Time | 0.7 | | 0.7 | | 0.7 | | 1.0 | | ns | | t <sub>W</sub> | Pulse Width | 1.5 | | 1.5 | | 1.5 | | 4.0 | | ns | # Capacitance | Symbol | Parameter | | Conditions | <b>T</b> <sub>A</sub> = - | Units | | |------------------|---------------------------------|----------------|------------------------------------------|---------------------------|---------|-------| | Symbol | Farameter | | Conditions | v <sub>cc</sub> | Typical | Onits | | C <sub>IN</sub> | Input Capacitance | | $V_I = 0V \text{ or } V_{CC}$ | 3.3 | 3.5 | pF | | C <sub>OUT</sub> | Output Capacitance | | $V_I = 0V \text{ or } V_{CC}$ | 3.3 | 5.5 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance O | utputs Enabled | $f = 10 \text{ MHz}, C_L = 0 \text{ pF}$ | 3.3 | 13 | pF | | | | | | 2.5 | 13 | ρı | # $\rm I_{OUT}$ - $\rm V_{OUT}$ Characteristics ### $I_{OH}$ versus $V_{OH}$ FIGURE 1. Characteristics for Output - Pull Up Drive # FIGURE 2. Characteristics for Output - Pull Down Driver # **AC Loading and Waveforms** Table 1: Values for Figure 1 | TEST | SWITCH | |-------------------------------------|----------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | $t_{PZL}$ , $t_{PLZ}$ | V <sub>L</sub> | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | FIGURE 3. AC Test Circuit Table 2: Variable Matrix ( Input Charactertistics: f = 1MHz; $t_r\!=\!t_f\!=\!2ns;~Z_0\!=\!50\Omega$ ) | Symbol | V <sub>CC</sub> | | | | | | | | |-----------------|-----------------------------------|------------------------|-----------------------------------|-------------------------|--|--|--|--| | Symbol | $\textbf{3.3V} \pm \textbf{0.3V}$ | 2.7V | $\textbf{2.5V} \pm \textbf{0.2V}$ | $1.8V \pm 0.15V$ | | | | | | $V_{mi}$ | 1.5V | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | | | | V <sub>mo</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | | | | V <sub>X</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | V <sub>OL</sub> + 0.15V | | | | | | V <sub>Y</sub> | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | V <sub>OH</sub> – 0.15V | | | | | | $V_L$ | 6V | 6V | V <sub>CC</sub> *2 | V <sub>CC</sub> *2 | | | | | FIGURE 4. Waveform for Inverting and Non-inverting Functions FIGURE 5. 3-STATE Output High Enable and Disable Times for Low Voltage Logic FIGURE 6. 3-STATE Output Low Enable and Disable Times for Low Voltage Logic Package Number MTD56 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com