### INTEGRATED CIRCUITS ### DATA SHEET For a complete data sheet, please also download: - The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications - The IC06 74HC/HCT/HCU/HCMOS Logic Package Information - The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines ### **74HC/HCT648** Octal bus transceiver/register; 3-state; inverting Product specification File under Integrated Circuits, IC06 December 1990 ### **74HC/HCT648** #### **FEATURES** - · Independent register for A and B buses - · Multiplexed real-time and stored data - · Output capability: bus driver - I<sub>CC</sub> category: MSI #### **GENERAL DESCRIPTION** The 74HC/HCT648 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT648 consist of bus transceiver circuits with 3-state inverting outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the internal registers. Data on the "A" or "B" bus will be clocked into the registers as the appropriate clock (CP<sub>AB</sub> and CP<sub>BA</sub>) goes to a HIGH logic level. Output enable ( $\overline{\text{OE}}$ ) and direction (DIR) inputs are provided to control the transceiver function. In the transceiver mode, data present at the high-impedance port may be stored in either the "A" or "B" register, or in both. The select source inputs (S<sub>AB</sub> and S<sub>BA</sub>) can multiplex stored and real-time (transparent mode) data. The direction (DIR) input determines which bus will receive data when $\overline{\text{OE}}$ is active (LOW). In the isolation mode ( $\overline{\text{OE}}$ = HIGH), " $\overline{\text{A}}$ " data may be stored in the "B" register and/or " $\overline{\text{B}}$ " data may be stored in the "A" register. When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, may be driven at a time. The "648" is functionally identical to the "646", but has inverting data paths. #### **QUICK REFERENCE DATA** $GND = 0 \text{ V}; T_{amb} = 25 \, ^{\circ}\text{C}; t_r = t_f = 6 \text{ ns}$ | SYMBOL | PARAMETER | CONDITIONS | TYP | UNIT | | |-------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|------|------| | | PARAMETER | CONDITIONS | нс | нст | UNII | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_n$ , $\overline{B}_n$ to $\overline{B}_n$ , $\overline{A}_n$ | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 11 | 11 | ns | | f <sub>max</sub> | maximum clock frequency | $C_L = 15 \text{pr}, \text{v}_{CC} = 5 \text{v}$ | 75 | 88 | MHz | | Cı | input capacitance | | 3.5 | 3.5 | pF | | C <sub>PD</sub> | power dissipation capacitance per channel | notes 1 and 2 | 30 | 31 | pF | #### **Notes** 1. $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ): $$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$ where: $f_i$ = input frequency in MHz f<sub>o</sub> = output frequency in MHz $\sum (C_1 \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ C<sub>L</sub> = output load capacitance in pF V<sub>CC</sub> = supply voltage in V 2. For HC the condition is $V_I = GND$ to $V_{CC}$ For HCT the condition is $V_I = GND$ to $V_{CC} - 1.5$ V #### ORDERING INFORMATION See "74HC/HCT/HCU/HCMOS Logic Package Information". ### 74HC/HCT648 #### **PIN DESCRIPTION** | PIN NO. | SYMBOL | NAME AND FUNCTION | |--------------------------------|--------------------------------------|--------------------------------------------------| | 1 | CP <sub>AB</sub> | A to B clock input (LOW-to-HIGH, edge-triggered) | | 2 | S <sub>AB</sub> | select A to B source input | | 3 | DIR | direction control input | | 4, 5, 6, 7, 8, 9, 10, 11 | $\overline{A}_0$ to $\overline{A}_7$ | A data inputs/outputs | | 12 | GND | ground (0 V) | | 20, 19, 18, 17, 16, 15, 14, 13 | $\overline{B}_0$ to $\overline{B}_7$ | B data inputs/outputs | | 21 | ŌĒ | output enable input (active LOW) | | 22 | S <sub>BA</sub> | select B to A source input | | 23 | CP <sub>BA</sub> | B to A clock input (LOW-to-HIGH, edge-triggered) | | 24 | V <sub>CC</sub> | positive supply voltage | ## Octal bus transceiver/register; 3-state; inverting 74HC/HCT648 #### **FUNCTION TABLE** | | | INF | PUTS (1) | | | DATA | I/O <sup>(2)</sup> | FUNCTION | | | |--------|--------|------------------|-------------|-----------------|-----------------|--------------------------------------|--------------------------------------|----------------------------------------------------------------------------|--|--| | ŌĒ | DIR | CP <sub>AB</sub> | СРВА | S <sub>AB</sub> | S <sub>BA</sub> | $\overline{A}_0$ TO $\overline{A}_7$ | $\overline{B}_0$ TO $\overline{B}_7$ | | | | | H<br>H | X<br>X | H or L<br>↑ | H or L<br>↑ | X<br>X | X<br>X | input | input | isolation store $\overline{A}$ and $\overline{B}$ data | | | | L<br>L | L<br>L | X<br>X | X<br>H or L | X<br>X | L<br>H | output | input | real-time $\overline{B}$ data to A bus stored $\overline{B}$ data to A bus | | | | L | H<br>H | X<br>H or L | X<br>X | L<br>H | X<br>X | input | output | real-time $\overline{A}$ data to B bus stored $\overline{A}$ data to B bus | | | #### **Notes** - 1. H = HIGH voltage level - L = LOW voltage level - X = don't care - ↑ = LOW-to-HIGH level transition - 2. The data output functions may be enabled or disabled by various signals at the $\overline{\sf OE}$ and DIR inputs. Data input functions are always enabled, i.e., data at the bus inputs will be stored on every LOW-to-HIGH transition on the clock inputs. ### 74HC/HCT648 ## Octal bus transceiver/register; 3-state; inverting 74HC/HCT648 #### DC CHARACTERISTICS FOR 74HC For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: bus driver I<sub>CC</sub> category: MSI #### **AC CHARACTERISTICS FOR 74HC** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | | | | - | Γ <sub>amb</sub> (° | C) | | | | TES | TEST CONDITIONS | | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|-----------------|---------------------|-----------------|-----------------|-----------------|------|-------------------|-----------------|--| | SYMBOL | DADAMETED | 74HC | | | | | | | UNIT | | | | | STWIBOL | PARAMETER | +25 | | | -40 to +85 -40 | | -40 to | 40 to +125 | | V <sub>CC</sub> | WAVEFORMS | | | | | min. | typ. | max. | min. | max. | min. | max. | | ( ' ' | | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_n$ , $\overline{B}_n$ to $\overline{B}_n$ , $\overline{A}_n$ | | 39<br>14<br>11 | 135<br>27<br>23 | | 170<br>34<br>29 | | 205<br>41<br>35 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $CP_{AB}$ , $CP_{BA}$ to $\overline{B}_n$ , $\overline{A}_n$ | | 74<br>27<br>22 | 230<br>46<br>39 | | 290<br>58<br>49 | | 345<br>69<br>59 | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $S_{AB}$ , $S_{BA}$ to $\overline{B}_n$ , $\overline{A}_n$ | | 55<br>20<br>16 | 190<br>38<br>32 | | 240<br>48<br>41 | | 285<br>57<br>48 | ns | 2.0<br>4.5<br>6.0 | Fig.8 | | | t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time $\overline{OE}$ to $\overline{A}_n$ , $\overline{B}_n$ | | 52<br>19<br>15 | 175<br>35<br>30 | | 220<br>44<br>37 | | 265<br>53<br>45 | ns | 2.0<br>4.5<br>6.0 | Fig.9 | | | t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time $\overline{OE}$ to $\overline{A}_n$ , $\overline{B}_n$ | | 61<br>22<br>18 | 175<br>35<br>30 | | 220<br>44<br>37 | | 265<br>53<br>45 | ns | 2.0<br>4.5<br>6.0 | Fig.9 | | | t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time DIR to $\overline{A}_n$ , $\overline{B}_n$ | | 52<br>19<br>15 | 175<br>35<br>30 | | 220<br>44<br>37 | | 265<br>53<br>45 | ns | 2.0<br>4.5<br>6.0 | Fig.10 | | | t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time DIR to $\overline{A}_n$ , $\overline{B}_n$ | | 55<br>20<br>16 | 175<br>35<br>30 | | 220<br>44<br>37 | | 265<br>53<br>45 | ns | 2.0<br>4.5<br>6.0 | Fig.10 | | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 14<br>5<br>4 | 60<br>12<br>10 | | 75<br>15<br>13 | | 90<br>18<br>15 | ns | 2.0<br>4.5<br>6.0 | Fig.6 and Fig.8 | | | t <sub>W</sub> | clock pulse width<br>HIGH or LOW<br>CP <sub>AB</sub> or CP <sub>BA</sub> | 80<br>16<br>14 | 25<br>9<br>7 | | 100<br>20<br>17 | | 120<br>24<br>20 | | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | | t <sub>su</sub> | | 60<br>12<br>10 | 0<br>0<br>0 | | 75<br>15<br>13 | | 90<br>18<br>15 | | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | | t <sub>h</sub> | $\begin{array}{c} \text{hold time} \\ \overline{A}_n, \overline{B}_n \text{ to CP}_{AB}, \text{CP}_{BA} \end{array}$ | 35<br>7<br>6 | 6<br>2<br>2 | | 45<br>9<br>8 | | 55<br>11<br>9 | | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | | f <sub>max</sub> | maximum clock pulse frequency | 6.0<br>30<br>35 | 22<br>68<br>81 | | 4.8<br>24<br>28 | | 4.0<br>20<br>24 | | MHz | 2.0<br>4.5<br>6.0 | Fig.7 | | ### Octal bus transceiver/register; 3-state; inverting 74HC/HCT648 #### DC CHARACTERISTICS FOR 74HCT For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: bus driver I<sub>CC</sub> category: MSI #### Note to HCT types The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine $\Delta I_{CC}$ per input, multiply this value by the unit load coefficient shown in the table below. | INPUT | UNIT LOAD COEFFICIENT | |-----------------------------------------------------------------------------------|-----------------------| | S <sub>AB</sub> , S <sub>BA</sub> | 0.60 | | $\overline{A}_0$ to $\overline{A}_7$ ; and $\overline{B}_0$ to $\overline{B}_7$ ; | 0.75 | | INPUT | UNIT LOAD COEFFICIENT | |---------------------------------------------|-----------------------| | CP <sub>AB</sub> ; CP <sub>BA</sub> ;<br>OE | 1.50 | | ŌĒ | 1.50 | | DIR | 1.25 | ## Octal bus transceiver/register; 3-state; inverting ### 74HC/HCT648 ### **AC CHARACTERISTICS FOR 74HCT** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | | | | 7 | Г <sub>аmb</sub> (° | C) | | | | TES | TEST CONDITIONS | | |-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|---------------------|------|-------------|------|-------|-----------------|-----------------|--| | SYMBOL | PARAMETER | | | | 74HC | Т | | | LINUT | | | | | | PARAMETER | +25 | | | -40 to +85 | | -40 to +125 | | UNIT | V <sub>CC</sub> | WAVEFORMS | | | | | min. | typ. | max. | min. | max. | min. | max. | | ( ' ' | | | | t <sub>PHL</sub> / t <sub>PLH</sub> | $\begin{array}{c} \text{propagation } \underline{\text{delay}} \\ \overline{\text{A}}_{\text{n}}, \overline{\text{B}}_{\text{n}} \text{ to } \overline{\text{B}}_{\text{n}}, \overline{\text{A}}_{\text{n}} \end{array}$ | | 14 | 27 | | 34 | | 41 | ns | 4.5 | Fig.6 | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $CP_{AB}$ , $CP_{BA}$ to $\overline{B}_n$ , $\overline{A}_n$ | | 25 | 46 | | 58 | | 69 | ns | 4.5 | Fig.7 | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $S_{AB}$ , $S_{BA}$ to $\overline{B}_n$ , $\overline{A}_n$ | | 20 | 38 | | 48 | | 57 | ns | 4.5 | Fig.8 | | | t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time OE to An, Bn | | 21 | 40 | | 50 | | 60 | ns | 4.5 | Fig.9 | | | t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time OE to An, Bn | | 20 | 35 | | 44 | | 53 | ns | 4.5 | Fig.9 | | | t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time DIR to $\overline{A}_n$ , $\overline{B}_n$ | | 20 | 40 | | 50 | | 60 | ns | 4.5 | Fig.10 | | | t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time DIR to $\overline{A}_n$ , $\overline{B}_n$ | | 21 | 35 | | 44 | | 53 | ns | 4.5 | Fig.10 | | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 5 | 12 | | 15 | | 18 | ns | 4.5 | Fig.6 and Fig.8 | | | t <sub>W</sub> | clock pulse width<br>HIGH or LOW<br>CP <sub>AB</sub> or CP <sub>BA</sub> | 16 | 7 | | 20 | | 24 | | ns | 4.5 | Fig.7 | | | t <sub>su</sub> | $\frac{\text{set-up time}}{\overline{A}_n, \overline{B}_n \text{ to } \text{CP}_{AB}, \text{CP}_{BA}}$ | 12 | 2 | | 15 | | 18 | | ns | 4.5 | Fig.7 | | | t <sub>h</sub> | $\begin{tabular}{ll} hold time \\ \overline{A}_n, \overline{B}_n to CP_{AB}, CP_{BA} \end{tabular}$ | 5 | 0 | | 5 | | 5 | | ns | 4.5 | Fig.7 | | | f <sub>max</sub> | maximum clock pulse frequency | 30 | 80 | | 24 | | 20 | | ns | MHz | Fig.7 | | 74HC/HCT648 #### **AC WAVEFORMS** Fig.6 Waveforms showing the input $\overline{A}_n$ , $\overline{B}_n$ to output $\overline{B}_n$ , $\overline{A}_n$ propagation delays and the output transition times. Fig.7 Waveforms showing the $\overline{A}_n$ , $\overline{B}_n$ to $CP_{AB}$ , $CP_{BA}$ set-up and hold times, clock $CP_{AB}$ , $CP_{BA}$ pulse width, maximum clock pulse frequency and the $CP_{AB}$ , $CP_{BA}$ to output $\overline{B}_n$ , $\overline{A}_n$ propagation delays. ## Octal bus transceiver/register; 3-state; inverting ### 74HC/HCT648 ### 74HC/HCT648 #### **APPLICATION INFORMATION** ## Octal bus transceiver/register; 3-state; inverting 74HC/HCT648 #### **PACKAGE OUTLINES** See "74HC/HCT/HCU/HCMOS Logic Package Outlines".