# Dual Micropower 200 mA Low Dropout Tracking Regulator/Line Driver

The CS8183 is a dual low dropout tracking regulator designed to provide adjustable buffered output voltages that closely track  $(\pm 10 \text{ mV})$  the reference inputs. The outputs deliver up to 200 mA while being able to be configured higher, lower or equal to the reference voltages.

The outputs have been designed to operate over a wide range (2.8 V to 45 V) while still maintaining excellent DC characteristics. The CS8183 is protected from reverse battery, short circuit and thermal runaway conditions. The device also can withstand 45 V load dump transients and -50 V reverse polarity input voltage transients. This makes it suitable for use in automotive environments.

The V<sub>REF</sub>/ENABLE leads serve two purposes. They are used to provide the input voltage as a reference for the output and they also can be pulled low to place the device in sleep mode where it nominally draws less than 30  $\mu$ A from the supply.

### Features

- Two Regulated Outputs 200 mA, ±10 mV Track Worst Case
- Low Dropout (0.35 V typ. @ 200 mA)
- Low Quiescent Current
- Independent Thermal Shutdown
- Short Circuit Protection
- Wide Operating Range
- Internally Fused Leads in the SO–20L Package



1 SO-20L DWF SUFFIX CASE 751D

### PIN CONNECTIONS AND MARKING DIAGRAM



#### **ORDERING INFORMATION**

| Device        | Device Package Si |                  |
|---------------|-------------------|------------------|
| CS8183YDWF20  | SO-20L            | 37 Units/Rail    |
| CS8183YDWFR20 | SO-20L            | 1000 Tape & Reel |



Figure 1. Block Diagram

#### **MAXIMUM RATINGS\***

| Rating                                                                                                     |                                    |            | Unit         |
|------------------------------------------------------------------------------------------------------------|------------------------------------|------------|--------------|
| Storage Temperature                                                                                        |                                    | -65 to 150 | °C           |
| Supply Voltage Range (continuous)                                                                          |                                    | 15 to 45   | V            |
| Supply Voltage Range (normal, continuous)                                                                  |                                    | 3.4 to 45  | V            |
| Peak Transient Voltage (V <sub>IN</sub> = 14 V, Load Dump Transient = 31 V)                                |                                    |            | V            |
| Voltage Range (Adj, V <sub>REF</sub> /ENABLE, V <sub>OUT</sub> )                                           |                                    | -10 to 45  | V            |
| Maximum Junction Temperature                                                                               |                                    | 150        | °C           |
| Package Thermal Resistance:<br>Junction–to–Case, R <sub>θJC</sub><br>Junction–to–Ambient, R <sub>θJA</sub> |                                    | 18<br>73   | °C/W<br>°C/W |
| ESD Capability (Human Body Model)                                                                          |                                    | 2.0        | kV           |
| Lead Temperature Soldering:                                                                                | Reflow: (SMD styles only) (Note 1) | 230 peak   | °C           |

1. 60 second maximum above 183°C.

\*The maximum package power dissipation must be observed.

# CS8183

| ELECTRICAL CHARACTERISTICS                                                 | (V <sub>IN</sub> = 14 V; V <sub>REF</sub> /ENABLE > 2.75 V; $-40^{\circ}C \le T_J \le +125^{\circ}C$ ; $C_{OUT} \ge 10 \ \mu$ F; |
|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| $0.1 \ \Omega < C_{OUT - ESR} < 1.0 \ \Omega @ 10 \text{ kHz}; \text{ un}$ | ess otherwise stated.)                                                                                                           |

| Parameter                                                              | Test Conditions                                                                                     | Min | Тур            | Мах             | Unit           |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|----------------|-----------------|----------------|
| Regular Output 1, 2                                                    | ·                                                                                                   |     |                |                 |                |
| V <sub>REF</sub> – V <sub>OUT</sub><br>V <sub>OUT</sub> Tracking Error | 4.5 V $\leq$ V $_{IN}$ $\leq$ 26 V, 100 $\mu$ A $\leq$ $I_{OUT}$ $\leq$ 200 mA, Note 2              | -10 | -              | 10              | mV             |
| Dropout Voltage ( $V_{IN} - V_{OUT}$ )                                 | I <sub>OUT</sub> = 100 μA<br>I <sub>OUT</sub> = 200 mA                                              |     | 100<br>350     | 150<br>600      | mV<br>mV       |
| Line Regulation                                                        | $4.5 \text{ V} \le \text{V}_{\text{IN}} \le 26 \text{ V}, \text{ Note } 2$                          | -   | -              | 10              | mV             |
| Load Regulation                                                        | $100 \ \mu\text{A} \le I_{OUT} \le 200 \ \text{mA}$ , Note 2                                        | -   | -              | 10              | mV             |
| Adj Lead Current                                                       | Loop in Regulation                                                                                  | -   | 0.2            | 1.0             | μA             |
| Current Limit                                                          | $V_{\text{IN}}$ = 14 V, $V_{\text{REF}}$ = 5.0 V, $V_{\text{OUT}}$ = 90% of $V_{\text{REF}}$ Note 2 | 225 | -              | 700             | mA             |
| Quiescent Current (I <sub>IN</sub> – I <sub>OUT</sub> )                |                                                                                                     |     | 15<br>75<br>30 | 25<br>150<br>55 | mA<br>μA<br>μA |
| Reverse Current                                                        | V <sub>OUT</sub> = 5.0 V, V <sub>IN</sub> = 0 V                                                     | -   | 0.2            | 1.5             | mA             |
| Ripple Rejection                                                       | f = 120 Hz, IOUT = 200 mA, 4.5 V $\leq$ V $_{IN}$ $\leq$ 26 V                                       | 60  | -              | -               | dB             |
| Thermal Shutdown                                                       | -                                                                                                   |     | 180            | 210             | °C             |

| Enable Voltage     | _                                     | 0.80 | 2.00 | 2.75 | V  |
|--------------------|---------------------------------------|------|------|------|----|
| Input Bias Current | V <sub>REF</sub> /ENABLE 1, 2 > 2.0 V | -    | 0.2  | 1.0  | μΑ |

2.  $V_{OUT}$  connected to Adj lead.

## PACKAGE PIN DESCRIPTION

| Package Lead Number        |                           |                                                            |
|----------------------------|---------------------------|------------------------------------------------------------|
| SO-20L                     | Lead Symbol               | Function                                                   |
| 1                          | V <sub>IN1</sub>          | Input voltage for V <sub>OUT1</sub> .                      |
| 2                          | V <sub>OUT1</sub>         | Regulated output voltage 1.                                |
| 3, 4, 7, 8, 13, 14, 17, 18 | NC                        | No connection.                                             |
| 5, 6, 15, 16               | GND                       | Ground (4 leads fused)                                     |
| 9                          | V <sub>ADJ1</sub>         | Adjust lead for V <sub>OUT1</sub> .                        |
| 10                         | V <sub>REF</sub> /ENABLE1 | Reference voltage and ENABLE input for V <sub>OUT1</sub> . |
| 11                         | V <sub>ADJ2</sub>         | Adjust lead for V <sub>OUT2</sub> .                        |
| 12                         | V <sub>REF</sub> /ENABLE2 | Reference voltage and ENABLE input for V <sub>OUT2</sub> . |
| 19                         | V <sub>IN2</sub>          | Input voltage for V <sub>OUT2</sub> .                      |
| 20                         | V <sub>OUT2</sub>         | Regulated output voltage 2.                                |

### **CIRCUIT DESCRIPTION**

#### **ENABLE Function**

By pulling the V<sub>REF</sub>/ENABLE 1, 2 lead below 2.0 V typically, (see Figure 5 or Figure 6), the IC is disabled and enters a sleep state where the device draws less than 30 µA from supply. When the VREF/ENABLE lead is greater than 2.75 V,  $V_{OUT}$  tracks the  $V_{REF}$ /ENABLE lead normally.

#### **Output Voltage**

Figures 2 through 7 only display one channel of the device for simplicity. The configurations shown apply for both channels.



Figure 2. Tracking Regulator at the Same Voltage



Figure 4. Tracking Regulator at Lower Voltages



Figure 6. Alternative ENABLE Circuit

 $^{*}$  C<sub>1</sub> is required if the regulator is far from the power source filter. \*\* C<sub>2</sub> is required for stability.

The outputs are capable of supplying 200 mA to the load while configured as a similiar (Figure 2), lower (Figure 4), or higher (Figure 3) voltage as the reference lead. The Adj lead acts as the inverting terminal of the op amp and the V<sub>REF</sub> lead as the non–inverting.

The device can also be configured as a high-side driver as displayed in Figure 7.







Figure 5. Tracking Regulator with ENABLE Circuit



Figure 7. High–Side Driver

#### **APPLICATION NOTES**

#### **Switched Application**

The CS8183 has been designed for use in systems where the reference voltage on the V<sub>REF</sub>/ENABLE pin is continuously on. Typically, the current into the V<sub>REF</sub>/ENABLE pin will be less than 1.0  $\mu$ A when the voltage on the V<sub>IN</sub> pin (usually the ignition line) has been switched out (V<sub>IN</sub> can be at high impedance or at ground.) Reference Figure NO TAG.



#### **External Capacitors**

Output capacitors for the CS8183 are required for stability. Without them, the regulator outputs will oscillate. Actual size and type may vary depending upon the application load and temperature range. Capacitor effective series resistance (ESR) is also a factor in the IC stability. Worst–case is determined at the minimum ambient temperature and maximum load expected.

The output capacitors can be increased in size to any desired value above the minimum. One possible purpose of this would be to maintain the output voltage during brief conditions of negative input transients that might be characteristic of a particular system.

The capacitors must also be rated at all ambient temperatures expected in the system. To maintain regulator stability down to  $-40^{\circ}$ C, a capacitor rated at that temperature must be used.

More information on capacitor selection for SMART REGULATOR®s is available in the SMART REGULATOR application note, "Compensation for Linear Regulators."

# Calculating Power Dissipation in a Dual Output Linear Regulator

The maximum power dissipation for a dual output regulator (Figure 9) is:

$$PD(max) = \{V_{IN}(max) - V_{OUT1}(min)\} I_{OUT1}(max) + \{V_{IN}(max) - V_{OUT2}(min)\}I_{OUT2}(max2) + V_{IN}(max)I_Q$$
(1)

where:

V<sub>IN(max)</sub> is the maximum input voltage,

 $V_{OUT1(min)}$  is the minimum output voltage from  $V_{OUT1}$ ,

 $V_{OUT2(min)}$  is the minimum output voltage from  $V_{OUT2}$ ,  $I_{OUT1(max)}$  is the maximum output current, for the application,

 $I_{OUT2(max)}$  is the maximum output current, for the application,

 $I_Q$  is the quiescent current the regulator consumes at  $I_{OUT(max)}$ .

Once the value of PD(max) is known, the maximum permissible value of  $R_{\Theta JA}$  can be calculated:

$$R_{\Theta JA} = \frac{150^{\circ}C - T_A}{P_D}$$
(2)

The value of  $R_{\Theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\Theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C.

In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heat sink will be required.



Figure 9. Dual Output Regulator with Key Performance Parameters Labeled

#### Heatsinks

A heatsink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\Theta JA}$ :

$$R_{\Theta JA} = R_{\Theta JC} + R_{\Theta CS} + R_{\Theta SA}$$
(3)

where:

 $R_{\Theta JC}$  = the junction-to-case thermal resistance,

 $R_{\Theta CS}$  = the case-to-heatsink thermal resistance, and

 $R_{\Theta SA}$  = the heatsink-to-ambient thermal resistance.

 $R_{\Theta JC}$  appears in the package section of the data sheet. Like  $R_{\Theta JA}$ , it is a function of package type.  $R_{\Theta CS}$  and  $R_{\Theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers.

## PACKAGE DIMENSIONS

SO-20L **DWF SUFFIX** CASE 751D-05 **ISSUE F** 



- NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. 5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.35        | 2.65  |  |
| A1  | 0.10        | 0.25  |  |
| В   | 0.35        | 0.49  |  |
| С   | 0.23        | 0.32  |  |
| D   | 12.65       | 12.95 |  |
| Е   | 7.40        | 7.60  |  |
| е   | 1.27 BSC    |       |  |
| Н   | 10.05       | 10.55 |  |
| h   | 0.25        | 0.75  |  |
| L   | 0.50        | 0.90  |  |
| θ   | 0 °         | 7 °   |  |

# <u>Notes</u>

**CS8183** 

SMART REGULATOR is a registered trademark of Semiconductor Components Industries, LLC (SCILLC).

**ON Semiconductor** and without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.