# PASSIVE USB-ISDN S/T-CONTROLLER # W6694 USB Bus ISDN S/T-Controller Data Sheet The information described in this document is the exclusive intellectual property of Winbond Electronics Corp and shall not be reproduced without permission from Winbond. Winbond is providing this document only for reference purposes for W6694-based system design. Winbond assumes no responsibility for errors or omissions. All data and specifications are subject to change without notice. - 1 - Publication Release Date: October 2000 Revision A1 # Table of Contents- | 1. GENERAL DESCRIPTION | 4 | |----------------------------------------------------------------------|----| | 2. FEATURES | 4 | | ISDN | | | USB | | | Other Features | 4 | | 3. PIN CONFIGURATION | 5 | | 4. PIN DESCRIPTION | 6 | | 5. SYSTEM DIAGRAM AND APPLICATIONS | 8 | | 6. BLOCK DIAGRAM | ç | | 7. FUNCTIONAL DESCRIPTIONS | | | 7.1 USB Descriptions | | | 7.1.1 Control-IN Transactions (Endpoint 0) | | | 7.1.2 Control-OUT Transactions (Endpoint 0) | | | 7.1.3 Bulk-OUT Transaction (Endpoint 1) | 13 | | 7.1.4 Bulk-IN Transaction (Endpoint 2) | 14 | | 7.1.5 Interrupt-IN Transaction (Endpoint 3) | | | 7.1.6 Isochronous-OUT Transaction (Endpoint 4) | | | 7.1.7 Isochronous-IN Transaction (Endpoint 5) | | | 7.1.8 Suspend and Resume | | | 7.2 Configuration EEPROM | | | 8. REGISTER DESCRIPTIONS | 18 | | 8.1 Interrupt Registers | | | 8.1.1 Interrupt Status Register ISTA Read_clear | | | 8.1.2 Layer 1 Command/Indication Register CIR Read | | | 8.1.3 Monitor Channel Interrupt Status MOIR Read_clear | | | 8.1.4 PIO Input Change Register PICR Read_clear | | | 8.2 Chip and FIFO Control Registers | | | 8.2.2 Command Register 1 CMDR1 Write Address 01h | | | 8.2.3 Command Register 2 CMDR2 Write Address 02h | | | 8.2.4 Control Register CTL Read/Write Address 03h | | | 8.2.5 Layer 1 Command/Indication Register CIX Read/Write Address 04h | | | 8.2.6 U-layer1 Ready Code L1_RC Read/Write Address 05h | | | 8.3 GCI Mode Registers | 22 | | 8.3.1 GCI Mode Command Register GCR Read/Write Address 06h | | | 8.3.2 Monitor Channel Control Register MOCR Read/Write Address 07h | 23 | | 8.3.3 Monitor Channel Receive Register MOR Read Address 08h | 24 | | 8.3.4 Monitor Channel Transmit Register MOX Read/Write Address 09h | 24 | |------------------------------------------------------------------------|----| | 8.4 Programmable IO Registers | 24 | | 8.4.1 PIO Input Enable Register PIE Read/Write Address 0Ah | | | 8.4.2 PIO Output Register 1 PO1 Read/Write Address 0Bh | | | 8.4.3 PIO Output Register 2 PO2 Read/Write Address 0Ch | 25 | | 8.4.4 PIO Data Register PDATA Read Address 0Dh | 25 | | 8.5 B Channel Switch Registers | 25 | | 8.5.1 Layer1 B1 Receiver Select Register L1B1RS Read/Write Address 0Eh | | | 8.5.2 Layer1 B2 Receiver Select Register L1B2RS Read/Write Address 0Fh | | | 8.5.3 USB B1 Receiver Select Register USBB1RS Read/Write Address 10h | 26 | | 8.5.4 USB B2 Receiver Select Register USBB2RS Read/Write Address 11h | 26 | | 8.5.5 PCM1 Receiver Select Register PCM1RS Read/Write Address 12h | | | 8.5.6 PCM2 Receiver Select Register PCM2RS Read/Write Address 13h | 27 | | 9. ELECTRICAL CHARACTERISTICS | 27 | | 9.1 Absolute Maximum Rating | 27 | | 9.2 Power Supply | 28 | | 9.3 DC Characteristics | | | 9.4 Preliminary Switching Characteristics | 30 | | 9.4.1 PCM Interface Timing | 30 | | 9.4.2 Serial EEPROM Timing | 31 | | 10. ORDERING INFORMATION | 32 | | 11. PACKAGE INFORMATION | 33 | | 48L LQFP (7 x 7 x 1.4 mm footprint 2.0 mm) | | | | | ### 1. GENERAL DESCRIPTION The Winbond's single chip USB bus ISDN S/T interface controller W6694 is an all-in-one device suitable for ISDN Internet access. The integrated USB and ISDN design provides low cost, pure passive solution for USB-IDSN application. W6694 also provides two PCM CODEC interfaces for the ability to access ISDN through voice channel. ### 2. FEATURES ### **ISDN** - Full duplex 2B+D S/T-interface transceiver compatible with ITU-T I.430 Recommendation - Four wire operation - Received clock recovery - -Layer 1 activation/deactivation procedure - -D channel access control - Transparent data transmission of 2B+D channels - Test functions ### **USB** - USB Specification version 1.0/1.1 compliant - · Full-speed, bus-powered USB device - · Integrated transceiver, PLL, SIE, SIL and voltage regulator - Built-in fully automatic enumeration procedure - · Support suspend mode - Suspend current requirement - -Wake-up by ISDN (remote) and PC (host) ### Other Features - GCI bus interface (slave mode) for connecting to ISDN U transceiver chip. - PCM port provides two 64K clear channels to connect to PCM CODEC chips. - B channel data switching function for selective connection between ISDN/GCI interface, USB and PCM. - EEPROM interface for retrieving customized USB device identification data. - IO pins with LED current drive capability. - · Reset pin for whole-chip reset. ### 3. PIN CONFIGURATION FIG.3.1 W6694 Pin Out ### 4. PIN DESCRIPTION ### **Table 4.1 W6694 Pin Descriptions** | SYMBOL | PIN NO. | I/O | FUNCTION | | | | | |---------|---------|--------|------------------------------------------------------------------------------------------|--|--|--|--| | USB Bus | | | | | | | | | D+ | 38 | I/O | USB D+ data line. | | | | | | D- | 39 | I/O | USB D- data line. | | | | | | UCLK1 | 41 | I | 24 MHz crystal/oscillator clock input. | | | | | | UCLK2 | 42 | 0 | 24 MHz crystal clock output. Left unconnected if use oscillator. | | | | | | | | ISDN S | Signals and External Crystal | | | | | | SR1 | 45 | I | S/T bus receiver input (-). This is normal polarity. Reverse polarity is also OK. | | | | | | SR2 | 46 | I | S/T bus receiver input (+). | | | | | | SX1 | 48 | 0 | S/T bus transmitter output(+). | | | | | | SX2 | 1 | 0 | S/T bus transmitter output(-). | | | | | | XTAL1 | 2 | I | Crystal or Oscillator clock input. The clock frequency: 7.68 MHz ±100 PPM. | | | | | | XTAL2 | 3 | 0 | Crystal clock output. Left unconnected when using oscillator. | | | | | | | | | GCI Bus | | | | | | GCIDCL | 6 | I | GCI bus data clock 1.536 MHz. | | | | | | GCIFSC | 7 | I | GCI bus frame synchronization clock. | | | | | | GCIDD | 8 | | GCI bus data downstream. (input) | | | | | | GCIDU | 9 | 0 | GCI bus data upstream. (output) | | | | | | | | | PCM Bus | | | | | | PFCK1 | 10 | 0 | PCM port 1 frame synchronization signal with 8 KHz repetition rate and 8 bit pulse width | | | | | | PFCK2 | 11 | 0 | PCM port 2 frame synchronization signal with 8 KHz repetition rate and 8 bit pulse width | | | | | | PBCK | 12 | 0 | PCM bit clock of 1.536 MHz. | | | | | | PTXD | 15 | 0 | PCM data output. | | | | | | PRXD | 16 | I | PCM data input. | | | | | ### 4. Pin Description, continued | SYMBOL | PIN NO. | I/O | FUNCTION | | | | | | |----------------------------------|---------|-----|-------------------------------------------------------------------------------------|--|--|--|--|--| | External Serial EEPROM Interface | | | | | | | | | | EPCS | 17 | 0 | Serial EEPROM chip select. | | | | | | | EPSK | 18 | 0 | Serial EEPROM data clock. | | | | | | | EPDI | 19 | I | Serial EEPROM data input | | | | | | | EPDO | 20 | 0 | Serial EEPROM data output | | | | | | | | | Pov | ver and Ground | | | | | | | VDD1,VSS1 | 47, 44 | ı | ISDN S/T analog power (5V), Ground | | | | | | | VDD21, VSS21 | 5, 4 | I | Digital power (5V), Ground | | | | | | | VDD22, VSS22 | 14, 13 | | | | | | | | | VDD23, VSS23 | 24, 23 | | | | | | | | | VDDU, VSSU | 37, 36 | I | USB core power (5V), Ground | | | | | | | VDD3 | 40 | 0 | Regulator output (3.3V) | | | | | | | VDD3I | 43 | | I Regulator input (3.3V) | | | | | | | | | | IO Pins | | | | | | | IOP0 | 26 | I/O | IO pin capable of driving LED. | | | | | | | IOP1 | 27 | I/O | | | | | | | | IOP2 | 28 | I/O | | | | | | | | IOP3 | 29 | I/O | | | | | | | | IOP4 | 30 | I/O | | | | | | | | IOP5 | 31 | I/O | | | | | | | | IOP6 | 32 | I/O | | | | | | | | IOP7 | 33 | I/O | | | | | | | | | 1 | | Others | | | | | | | RESET | 25 | l | External reset. Cause internal circuit reset. Internal 10k ohm pull-up is provided. | | | | | | | TEST1, TEST2 | 21, 22 | Ι | Test mode enable. Connected to HIGH for normal operation. | | | | | | | SUSP | 34 | 0 | USB suspended. Active HIGH | | | | | | | | | | NC | | | | | | | NC | 35 | | No connection. Internal pull-up is provided. | | | | | | ### 5. SYSTEM DIAGRAM AND APPLICATIONS Typical applications include: - USB passive TA for data only service USB passive TA with one data plus one voice Fig. 5.1 USB Passive TA Orcad Schematic ### **6. BLOCK DIAGRAM** FIG 6.1 W6694 Block Diagram ### 7. FUNCTIONAL DESCRIPTIONS ### 7.1 USB Descriptions TAble 7.1 W6694 all USB Endpoints | END<br>POINT | TYPE | DIRECTION* | MAX. PACKET SIZE<br>(BYTES) | INTERNAL BUFFER TYPE AND<br>SIZE<br>(BYTES) | |--------------|-----------|------------|-----------------------------|---------------------------------------------| | 0 | Control | IN/OUT | 8/8 | 8, single port x 2 | | 1 | Bulk | OUT | 8 | 8, single port x 1 | | 2 | Bulk | IN | 8 | 8, single port x 1 | | 3 | Interrupt | IN | 5 | 5, single port x 1 | | 4 | Isoch. | OUT | (1+3) + | 96, dual port x 1 | | | | | (1+18) = 23 | | | 5 | Isoch. | IN | 1+ (1+7) + (1+15) + | 96, dual port x 1 | | | | | (1+15) = 41 | | <sup>\*</sup> Direction: IN - device to host, OUT - host to device USB standard requests are supported by W6694, and W6694 will respond to requests according to USB specification revesion 1.1. These includes "CLEAR\_FEATURE, GET\_CONFIGURATION, GET\_DESCRIPTOR, GET\_INTERFACE, GET\_STATUS, SET\_ADDRESS, SET\_CONFIGURATION, SET\_DESCRIPTOR, SET\_FEATURE, SET\_INTERFACE". The "SYNC\_FRAME" request is not supported. ### 7.1.1 Control-IN Transactions (Endpoint 0) ### 7.1.1.1 Get Device Descriptor | OFFSET | FIELD | SIZE | DEFAULT VALUE<br>(HEX) | UPDATED BY EEPROM | |--------|-------------------|------|------------------------|-------------------| | 0 | bLength | 1 | 12 | | | 1 | bDescriptorType | 1 | 01 | | | 2 | bcdUSB | 2 | 0110 | | | 4 | bDeviceClass | 1 | FF | | | 5 | bDeviceSubClass | 1 | 00 | | | 6 | bDeviceProtocol | 1 | 00 | | | 7 | bMaxPacketSize | 1 | 08 | | | 8 | idVendor | 2 | 1046 | Yes * | | 10 | idProduct | 2 | 6694 | Yes * | | 12 | bcdDevice | 2 | 0100 | Yes * | | 14 | iManufacturer | 1 | 00 | | | 15 | iProduct | 1 | 01 | | | 16 | iSerialNumber | 1 | 00 | | | 17 | bNumConfiguration | 1 | 01 | | <sup>\*</sup> Note: Refer to EEPROM session for its layout of contents. ### 7.1.1.2 Get Configuration Descriptor | OFFSET | FIELD | SIZE | VALUE (HEX) | REMARK | | | | | |--------|--------------------------|------|-------------|--------------|--|--|--|--| | | Configuration Descriptor | | | | | | | | | 0 | bLength | 1 | 09 | | | | | | | 1 | bDescriptorType | 1 | 02 | | | | | | | 2 | wTotalLength | 2 | 003E | 62 | | | | | | 4 | bNumInterface | 1 | 01 | | | | | | | 5 | bConfigurationValue | 1 | 01 | | | | | | | 6 | iConfiguration | 1 | 00 | | | | | | | 7 | bmAttributes | 1 | A0 | Bus Powered, | | | | | | | Remote Wakeup | | | | | | | | | 8 | MaxPower | 1 | 32 | 100 mA | | | | | 7.1.1.2 Get Configuration Descriptor, continued | OFFSET | FIELD | SIZE | VALUE (HEX) | REMARK | |--------|--------------------|------------|----------------------|--------| | | | Interfa | ce 0 Descriptor | | | 0 | bLength | 1 | 09 | | | 1 | bDescriptorType | 1 | 04 | | | 2 | bInterfaceNumber | 1 | 00 | | | 3 | bAlternateSetting | 1 | 00 | | | 4 | bNumEndpoints | 1 | 00 | | | 5 | bInterfaceClass | 1 | FF | | | 6 | bInterfaceSubClass | 1 | 00 | | | 7 | bInterfaceProtocol | 1 | 00 | | | 8 | iInterface | 1 | 00 | | | | Ali | ternate In | terface 0 Descriptor | | | 0 | bLength | 1 | 09 | | | 1 | bDescriptorType | 1 | 04 | | | 2 | bInterfaceNumber | 1 | 00 | | | 3 | bAlternateSetting | 1 | 01 | | | 4 | bNumEndpoints | 1 | 05 | | | 5 | bInterfaceClass | 1 | FF | | | 6 | bInterfaceSubClass | 1 | 00 | | | 7 | bInterfaceProtocol | 1 | 00 | | | 8 | iInterface | 1 | 00 | | | | | Endpo | int 1 Descriptor | | | 0 | bLength | 1 | 07 | | | 1 | bDescriptorType | 1 | 05 | | | 2 | bEndpointAddress | 1 | 01 | OUT | | 3 | bmAttributes | 1 | 02 | Bulk | | 4 | wMaxPacketSize | 2 | 0008 | | | 6 | bInterval | 1 | 00 | | | | | Endpo | int 2 Descriptor | | | 0 | bLength | 1 | 07 | | | 1 | bDescriptorType | 1 | 05 | | | 2 | bEndpointAddress | 1 | 82 | IN | | 3 | bmAttributes | 1 | 02 | Bulk | | 4 | wMaxPacketSize | 2 | 0008 | | | 6 | bInterval | 1 | 00 | | 7.1.1.2 Get Configuration Descriptor, continued | OFFSET | FIELD | SIZE | VALUE (HEX) | REMARK | | | | |-----------------------|------------------|-------|------------------|-------------|--|--|--| | Endpoint 3 Descriptor | | | | | | | | | 0 | bLength | 1 | 07 | | | | | | 1 | bDescriptorType | 1 | 05 | | | | | | 2 | bEndpointAddress | 1 | 83 | IN | | | | | 3 | bmAttributes | 1 | 03 | Interrupt | | | | | 4 | wMaxPacketSize | 2 | 0005 | | | | | | 6 | bInterval | 1 | 01 | | | | | | | | Endpo | int 4 Descriptor | | | | | | 0 | bLength | 1 | 07 | | | | | | 1 | bDescriptorType | 1 | 05 | | | | | | 2 | bEndpointAddress | 1 | 04 | OUT | | | | | 3 | bmAttributes | 1 | 01 | Isochronous | | | | | 4 | wMaxPacketSize | 2 | 0017 | | | | | | 6 | bInterval | 1 | 01 | | | | | | | | Endpo | int 5 Descriptor | | | | | | 0 | bLength | 1 | 07 | | | | | | 1 | bDescriptorType | 1 | 05 | | | | | | 2 | bEndpointAddress | 1 | 85 | IN | | | | | 3 | bmAttributes | 1 | 01 | Isochronous | | | | | 4 | wMaxPacketSize | 2 | 0029 | | | | | | 6 | bInterval | 1 | 01 | | | | | Note: After W6694 is successfully enumerated by the USB host, software must issue SET\_INTERFACE request with alternate setting 1, to enable all endpoints. When in default state (alternate setting 0), only endpoint 0 is functioning. ### 7.1.1.3 Get String Descriptor 0 | OFFSET | FIELD | SIZE | VALUE (HEX) | DESCRIPTION | |--------|-----------------|------|-------------|--------------| | 0 | bLength | 1 | 04 | | | 1 | bDescriptorType | 1 | 03 | | | 2 | wLanguage ID | 2 | 0409 | U.S. English | ### 7.1.1.4 Get String Descriptor 1 (Product) | OFFSET | FIELD | SIZE (HEX) | VALUE (HEX) | STRING (UNICODE) | |--------|-----------------|------------|-------------|------------------| | 0 | bLength | 1 | 18 | | | 1 | bDescriptorType | 1 | 03 | | | 2 | bString | 16 | | "USB ISDN TA" | ### 7.1.2 Control-OUT Transactions (Endpoint 0) ### 7.1.2.1 Device Clear Feature, Remote Wake-up | BmRequestType | bRequest | wValue | wIndex | wLength | Data | |---------------|---------------|--------|--------|---------|------| | 00H | CLEAR_FEATURE | 1 | 0 | 0 | None | On received this request from host, W6694 will not detect the incoming ISDN broadcast message. ### 7.1.2.2 Device Set Feature, Remote Wake-up | BmRequestType | bRequest | wValue | wIndex | wLength | Data | |---------------|-------------|--------|--------|---------|------| | 00H | SET_FEATURE | 1 | 0 | 0 | None | On received this request from host, W6694 will detect the incoming ISDN broadcast message. This is default setting. ### 7.1.2.3 Set Interface 0, Alternate Setting 0 | bmRequestType | bmRequestType bRequest | | wIndex | wLength | Data | |---------------|------------------------|---|--------|---------|------| | 01H | SET_INTERFACE | 0 | 0 | 0 | None | On received this request from host, all endpoints except endpoint 0 are disabled. Also the B1/B2 channel FIFOs are reset and disabled. This is default setting. ### 7.1.2.4 Set Interface 0, Alternate Setting 1 | bmRequestType | bRequest | wValue | wIndex | wLength | Data | |---------------|---------------|--------|--------|---------|------| | 01H | SET_INTERFACE | 1 | 0 | 0 | None | On received this request from host, W6694 will enable the B1/B2 channel XFIFO and RFIFO. ### 7.1.3 Bulk-OUT Transaction (Endpoint 1) Bulk-OUT endpoint is used to write data to register or/and index which register to be read in following Bulk-IN transaction. A pare of two bytes (Address, Data) in Bulk-OUT data packet represents a read or write command on one register. A maximum of 8 bytes consist one Bulk-OUT transaction. W6694 perform the read/write commands following their order in the packet. ### Data packet for Bulk-OUT transaction: | Offset 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |----------|-------|---------|-------|---------|-------|---------|-------| | address | data1 | address | data2 | address | data3 | address | data4 | | 1 | | 2 | | 3 | | 4 | | Address byte will indicate the read or write action to that register, by assigning highest order bit (bit 7) to 0 (read) or 1 (write). ### Contents of address byte: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|----|----|----|----|----| | 0/1 | 0 | 0 | A4 | А3 | A2 | A1 | A0 | Bit 7: 0/1 = Read/Write Bit 4-0: Address offset of register. The data byte is the write data (write operation) or 00h (read operation). ### 7.1.4 Bulk-IN Transaction (Endpoint 2) Bulk-IN endpoint is for retrieving register data of W6694. It returns the registers data that are requested by most recent Bulk-OUT data-read request. Inside the data packet, one register occupies 2 bytes. The first is register's offset address, the 2<sup>nd</sup> byte is date. A maximum of 4 register data can be sent to host in one Bulk-IN packet. | Offset 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |----------|-------|---------|-------|---------|-------|---------|-------| | address | data1 | address | data2 | address | data3 | address | data4 | | 1 | | 2 | | 3 | | 4 | | ### 7.1.5 Interrupt-IN Transaction (Endpoint 3) Interrupt-IN endpoint is used to periodically poll device interrupt data. W6694 use this endpoint to report interrupt status of all interrupt sources. All four bytes data of interrupt registers will be sent to host if ISTA is not 0. If no interrupt is detected by W6694 when received Interrupt-IN token, A NAK token will return to the USB host. Data packet for Interrupt-IN transaction: | Offset 0 | 1 | 2 | 3 | 4 | |----------|-----|------|-------|------| | ISTA | CIR | PICR | PDATA | MOIR | ### 7.1.6 Isochronous-OUT Transaction (Endpoint 4) After power-on or hardware reset, all B and D channels transmit FIFO (XFIFO) are disabled. A disabled XFIFO can not receive data from USB. But the transmitter will automatically send inter frame time fill pattern (all 1's) to ISDN interface. The disabled XFIFO can be enabled by command XEN on each channel. An enabled XFIFO can receive data from USB, and send data to the USB host. Software decides the size of data to transmit depending on available XFIFO space, which is indicated by XFR flag carried by Isochronous-IN packet. When XFR is reported to host, it means that XFIFO has at least half of the total XFIFO size available for that channel. Each channel has its own XFIFO and status flags. If the incoming Isochronous-OUT packet is detected error, some action will be automatically taken for D and B channel XFIFO. For D channel, the XFIFO is reset and automatically enabled. For B channel, the XFIFO are not reset, and the data remained in XFIFO are still valid and will be transmitted to ISDN later. But the new incoming B channel data will be replaced by FFh, and stored into XFIFO. The continuous FFh will later be transmitted to corresponding B channel of ISDN interface. This Isochronous-OUT packet error will be reported to host, by setting bit ISOE of Isochronous-IN packet to 1. D channel FIFO will recognize and only accept data within HDLC frame (including opening and closing flag), all other data outside HDLC frame are ignored and not stored in FIFO. B channel FIFO accept any data after it is enabled. Note: Because B1 and B2 channel data are of the same length (B\_LEN), both channels should be reset/enabled at the same time. The packet format of Isochronous-OUT is as below: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------------------------------|---------|---|---|--------|--------|--------|--------|--|--|--| | | | | | | | D_LEN1 | D_LEN0 | | | | | D_DATA (1 <sup>st</sup> byte) | | | | | | | | | | | | D_DATA (2 <sup>nd</sup> byte) | | | | | | | | | | | | D_DATA (3 <sup>rd</sup> byte) | | | | | | | | | | | | | | | | B_LEN3 | B_LEN2 | B_LEN1 | B_LEN0 | | | | | | B1_DATA | | | | | | | | | | | | | | | | | | | | | | | | B2_DATA | | | | | | | | | | | | | | | | | | | | | | ### D\_LEN1-0 D Channel Data Length These bits indicate the data length of the subsequent data for D channel. The typical value is 1 to 3, if D channel message is sending; or 0 if no message to send. Once the opening flag of D channel message is sent, W6694 will move the data in D-XFIFO to S interface at the rate of 16K bps. The software must carefully assign proper length for each packet, otherwise a D-XFIFO under-run or overflow condition may occur. The only valid data are HDLC frame, including opening and closing flag (7Eh), and bit-stuffed data in between. Note that software should transmit the first data byte as opening flag in byte (8-bits) boundary. Due to the nature of HDLC framing, the closing flag may not be in byte-boundary. Software should stuff the remaining bit positions (if any) with binary '1', to fill the last byte, unless the last byte is 7Eh. ### D\_DATA D Channel Data These are D channel data space, which always occupy 3 bytes in the packet. Software should put actual data length in D\_LEN. If the data length D\_LEN is less then 3, the remaining data bytes should be all FFh. ### B LEN3-0 B Channel Data Length These bits indicate the data length of subsequent data for each B channel. Once the B-XFIFO is enabled (CMDR2:BnXEN), the length should be from 7 to 9 bytes inclusively, otherwise a transmit FIFO under run or overflow condition may occur. If there is no data for B1/B2 channel, the length can be 0. Note that the two B channels have same data length, but can be reset and enabled separately. ### B1\_DATA B1 Channel Data These are B1 channel data, the length is indicated by B LEN. B2 DATA B2 Channel Data These are B2 channel data, the length is indicated by B\_LEN. ### 7.1.7 Isochronous-IN Transaction (Endpoint 5) After power on or reset, all B and D channels receive FIFO (RFIFO) are disabled. A disabled RFIFO can not receive data from ISDN, and will always return zero-length data for Isochronous-IN transaction. RFIFO can only be enabled by command CMDR:REN. Once enabled, an Isochronous-IN transaction can read data from RFIFO of that channel. The data packet also carries XFIFO status for that channel, and the most recent Isochronous-OUT packet error status (if error ever occurred). Note that since B1 and B2 channel output length is the same in Isochronous-OUT packet, the XFIFO status of B1/B2 channels are the same. The packet format of Isochronous-IN is as below: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------|---------|---------|---------|---------|---------|---------|---------|--|--|--| | ISOE | | | | | | | | | | | | D_XFR | D_XCOL | D_XDOV | D_XDUN | D_RDOV | D_LEN2 | D_LEN1 | D_LEN0 | | | | | | D_DATA | | | | | | | | | | | | | | | | | | | | | | | B1_XFR | B1_XDOV | B1_XDUN | B1_RDOV | B1_LEN3 | B1_LEN2 | B1_LEN1 | B1_LEN0 | | | | | | B1_DATA | | | | | | | | | | | | | | | | | | | | | | | B2_XFR | B2_XDOV | B2_XDUN | B2_RDOV | B2_LEN3 | B2_LEN2 | B2_LEN1 | B2_LEN0 | | | | | | B2_DATA | | | | | | | | | | | | | | | | | | | | | | ### ISOE Isochronous-OUT Error This bit is set to indicate that the most recent received Isochronous-OUT packet has CRC error. This bit will remain set, until a CMDR1:CISOE clears it. ### **XCOL** Transmit Collision (D channel only) This bit indicates a D channel collision on the S-bus has been detected. The data in D channel XFIFO will be automatically re-transmitted, until the whole HDLC frame are successfully transmitted. This bit will remain set, until software issue CMDR1:DXEN to clear this bit. ### XFR Transmit FIFO Ready It is set when XFIFO has at least half of the XFIFO size available for incoming USB data. ### **XDUN Transmit Data Under-run** The corresponding XFIFO has run out of data. For D and B channel, the XFIFO is reset and disabled for that channel. This bit is cleared when XFIFO is enabled by XEN bit. ### **XDOV** Transmit Data Overflow The corresponding XFIFO has overflow condition. Data in XFIFO are overwritten by incoming USB data. For D and B channel, the XFIFO is reset and disabled for that channel. This bit is cleared when XFIFO is enabled by XEN bit. ### **RDOV Receive Data Overflow** The corresponding RFIFO has overflow condition. Data in RFIFO are overwritten by incoming ISDN data. When overflow condition occurred, the D and B channel RFIFO is reset and disabled for that channel. This bit is cleared when RFIFO is enabled by REN bit. ### 7.1.8 Suspend and Resume W6694 supports USB suspend and resume function as described in USB specification 1.1. When there is more than three millisecond period of inactivity on the USB, W6694 will automatically enter into a low-power suspend state. In this state, most of the ISDN and USB module will be powered off to consume minimum power. But the internal register values are preserved. Therefore it is recommended that the software perform necessary control to W6694 before power-down. The W6694 will leave suspend mode only when one of the two condition happens: host or device wake-up. A ISTA:WAKE bit will indicate to software which source the wake-up event is originated from. ### (i). Host-Initiated Wake-up The USB host may wake-up W6694 by sending traffic on USB. On detected this wake-up signal, W6694 will automatically resume to normal operation. ### (ii). Device Remote Wake-up In suspend mode, W6694 will ignore any ISDN traffic on S/T bus, except for incoming broadcast messages. When there is an incoming broadcast message from ISDN switch, such as SETUP message, W6694 will automatically wake-up, and signal the USB host that it has left suspend mode. The incoming SETUP message will be saved in D channel RFIFO. After returning from suspend mode, software should immediately read the RFIFO, and perform necessary operation as specified in ISDN protocol. ### 7.2 Configuration EEPROM A 9346/93C46 type serial EEPROM can be used to store customized USB device configuration data. These configuration data will be read by W6694 after power on or reset, and sent to the USB host during enumeration. If EEPROM is not presented, or the first 16 bits in EEPROM is FFFFh, the default value in W6694 will be sent to the USB host instead. - 17 - EEPROM wire connection: W6694 EEPROM Publication Release Date: October 2000 ### **EEPROM Contents:** | Offse | Size | Contents | |-------|--------|-----------------------| | t | | 15 | | | (Byte) | 0 | | 0 | 2 | Vendor ID | | 2 | 2 | Device ID | | 4 | 2 | Device release number | ### 8. REGISTER DESCRIPTIONS ### 8.1 Interrupt Registers These registers will be read by Interrupt-IN packet only, so the USB host will periodically receive these data. These registers can not be read by Bulk-IN transfer. ### 8.1.1 Interrupt Status Register ISTA Read\_clear This register indicates interrupt occurred in various interrupt sources. This register is cleared automatically after it is read and successfully ACKed by the USB host. ### Values after reset: 00h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-------|---|---|---|---|---| | ICC | MOC | PIOIC | 0 | 0 | 0 | 0 | 0 | ### ICC Layer 1 Indication Code Change A change of value in the received indication code has been detected. The new code is in Layer 1 Command/Indication Register (CIR) register. ### **MOC** Monitor Channel Status Change A change of value in the GCI mode Monitor Channel Interrupt Register (MOIR) has occurred. ### PIOIC Programmable IO Port Input Signal Changed A change of value in at least one input IO pin is detected. The input IO pins that change value can be identified in PIO Input Change Register (PICR) register. ### 8.1.2 Layer 1 Command/Indication Register CIR Read ### Value after reset: 0Fh | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|------|------|------|------| | 0 | 0 | 0 | 0 | CIR3 | CIR2 | CIR1 | CIR0 | ### **CIR3-0 Layer 1 Indication Code** Value of the received layer 1 indication code for S/T interface. Note these bits have a buffer size of two. **Note:** If S/T layer 1 function is disabled and GCI bus is enabled (GE = 1 in GCR register), CIR register is used to receive layer 1 indication code from U transceiver. In this case, the supported indication codes are: | Indication | Symbol | Code | Descriptions | |---------------------------|--------|------|----------------------------| | Deactivation Confirmation | DC | 1111 | Idle code on GCI interface | | Power-up Indication | PU | 0111 | U transceiver power up | # 8.1.3 Monitor Channel Interrupt Status MOIR Read\_clear Value after reset: 00h 7 6 5 4 3 2 1 0 0 0 0 MDR MER MDA MAB MDR Monitor Channel Data Receive MER Monitor Channel End of Reception MDA Monitor Channel Data Acknowledged MAB Monitor Channel Data Abort | R Read_clear | |--------------| | | Value after reset: 00h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|----|----| | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### P7-0 Indicator of IO Pin Input Status 0: This IO pin is either output pin, or did not change input value. 1: This IO pin changed value. NOTE: Registers in sections 8.2 to 8.5 are written/read by Bulk-OUT/Bulk-IN transactions. ### 8.2 Chip and FIFO Control Registers | 8.2.1 Inte | errupt Mas | k Register | · II | MASK Rea | ad/Write | Address 00h | | | |------------|-------------|------------|------|----------|----------|-------------|---|--| | Value aft | er reset: E | 1h | | | | | | | | 7 | 7 6 5 | | 4 | 3 | 2 | 1 | 0 | | | ICC | C MOC PIOIC | | 0 | 0 | 0 | 0 | 1 | | Setting '1' to each bits masks the corresponding interrupt sources in ISTA register. 8.2.2 Command Register 1 CMDR1Write Address 01h Value after reset: 00h Writing 1 to the following bits will activate each corresponding function. Writing 0 to these bits has no effect. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|------|------|------|-------|-----|-----| | DXRST | DRRST | DXEN | DREN | SRST | CISOE | DLP | RLP | ### **DXRST D Channel Transmitter Reset** Setting this bit resets D channel transmitter, and clear transmit FIFO (XFIFO). The transmitter will immediately transmit inter frame time fill pattern (all 1's) to D channel in ISDN layer 1, but the XFIFO is disabled (not active). Software must issue DXEN to enable (activate) D channel XFIFO. After reset is done, this bit becomes 0. If this bit and other bits are set at the same time, the reset action will be performed first and completed, then other actions will follow. ### **DRRSTD Channel Receiver Reset** Setting this bit resets D channels receiver, and clear receive FIFO (RFIFO). The D channels is disabled (not active). Software must issue DREN to enable (activate) D channel RFIFO, in order to receive D channel data from ISDN, and send data to USB. After reset is done, this bit becomes 0. If this bit and other bits are set at the same time, the reset action will be performed first and completed, then other actions will follow. ### **DXEN D Channel Transmit FIFO Enable** Setting this bit enables D channel transmit FIFO (XFIFO). After enabled, the D channel XFIFO will begin to receive D channel data from USB, and send data to ISDN. After enabled, this bit becomes 0. ### **DREN D Channel Receive FIFO Enable** Setting this bit enables D channel receive FIFO (RFIFO). After enabled, the D channel RFIFO will begin to receive D channel data from ISDN, and send data to USB. After enabled, this bit becomes 0. ### **SRST** Software Reset Setting this bit internally generates a software reset signal. The effect of this reset signal is equivalent to hardware reset pin, except that the USB circuit and all USB configured data are not reset. This bit must be set along, i.e., all other bits in this register must not set at the same time. This bit is not auto-clear, once this bit is set to '1', software must write '0' to this bit to exit from the reset mode. In the reset-mode the chip will not function properly. ### **CISOE Clear Isochronous-OUT Error** Setting this bit clears error indication bit ISOE of Isochronous-OUT error. This bit is carried by Isochronous-IN packet. After bits are cleared, this bit becomes 0. ### **DLP** Digital Loopback Setting this bit activates the digital loopback function. The transmitted digital 2B+D channels are looped to the received 2B+D channels. Note that after hardware reset, the internal clocks will turn off if the S bus is not connected or if there is no signal on the S bus. In this case, the C/I command ECK must be issued to enable loopback function. This bit remains set, until cleared by software reset (SRST). ### **RLP Remote Loopback** Setting this bit activates the remote loopback function. The received 2B channels from the S interface are looped to the transmitted 2B channels of S/T interface. The D channel is not looped in this loopback function. This bit remains set, until cleared by software reset (SRST). ### **CMDR2Write** Address 02h 8.2.3 Command Register 2 Value after reset: 00h Bits in this register act similar to that of CMDR1 register, except that the effect is on B1 or B2 channel XFIFO/RFIFO, instead of on D channel XFIFO/RFIFO. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|-------|-------|--------|--------|-------|-------| | B1XRST | B1RRST | B1XEN | B1REN | B2XRST | B2RRST | B2XEN | B2REN | **B1XRST B1 Channel Transmitter Reset B1 Channel Receiver Reset B1RRST B1 Channel Transmit FIFO Enable B1XEN B1 Channel Receive FIFO Enable B1REN B2 Channel Transmitter Reset B2XRST B2RRST B2 Channel Receiver Reset B2XEN B2 Channel Transmit FIFO Enable** **B2 Channel Receive FIFO Enable B2REN** | 8.2.4 Co | ntrol Reg | ister | | CTL | | Read/Wri | te | Address 03h | | | |----------|------------|-------|---|-----|---|----------|------|-------------|--|--| | Value af | ter reset: | 00H | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | OPS1 | OPS0 | | | | ### **OPS1-0** Output Phase Delay Compensation Select1-0 These two bits select the output phase delay compensation. | OPS1 | OPS0 | Effect | |------|------|-----------------------------------------| | 0 | 0 | No output phase delay compensation | | 0 | 1 | Output phase delay compensation 260 nS | | 1 | 0 | Output phase delay compensation 520 nS | | 1 | 1 | Output phase delay compensation 1040 nS | - 21 - ### 8.2.5 Layer 1 Command/Indication Register CIX Read/Write Address 04h Value after reset: 0Fh | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|------|------|------|------| | 0 | 0 | 0 | 0 | CIX3 | CIX2 | CIX1 | CIX0 | ### CIX3-0 Layer 1 Command Code Value of the command code transmitted to layer 1. A read to this register returns the previous written value. Note: If S/T layer 1 function is disabled and GCI bus is enabled (GE = 1 in GCR register), CIX register is used to issue layer 1 command code to U transceiver. In this case, the supported command code is: | Command | Symbol | Code | Descriptions | | |--------------------------|--------|------|--------------------------|--| | Activate Request Command | AR | 1000 | Activate request command | | ### 8.2.6 U-layer1 Ready Code L1\_RC Read/Write Address 05h Value after reset: 0Ch | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | RC3 | RC2 | RC1 | RC0 | ### RC3-0 Ready Code When GCI bus is being enabled, these four programmable bits are allowed to program different Layer 1\_Ready Code (AI: Activation Indication) by user. For example: Siemens PEB2091: AI = 1100, Motorola MC145572: AI = 1100. ### 8.3 GCI Mode Registers | 8.3.1 GCI | Mode Co | mmand R | egister | GC | R | Read/Wr | ite Ad | Address 06h | | |-----------|-------------|---------|---------|------|-----|---------|--------|-------------|--| | Value aft | er reset: 0 | 00h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MAC | 0 | 0 | TLP | GRLP | SPU | PD | GF | | | ### MAC Monitor Transmit Channel Active (Read Only) Data transmission is in progress in GCI mode Monitor channel. 0: The previous transmission has been terminated. Before starting a transmission, software should verify that the transmitter is inactive. <sup>1:</sup> The previous transmission is in progress. ### TLP Test Loopback When set this bit both the GCIDU and GCIDD lines are internally connected together. The GCI mode loopback test function: GCIDU is internally connected with GCIDD, external input on GCIDD is ignored. ### **GRLP GCI Mode Remote Loopback** Setting this bit to 1 activates the remote loopback function. The 2B+D channels data received from the GCI bus interface are looped to the transmitted channels. ### SPU Software Power Up ### PD Power Down | SPU | PD | DESCRIPTION | | | | | | | |-----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | 1 | After U transceiver power down, W6694 will receive the indication DC (Deactivation Confirmation) from GCI bus and then software has to set SPU $\rightarrow$ 0, PD $\rightarrow$ 1 to acknowledge U transceiver, by pulling GCIDU line to HIGH. W6694 remains normal operation. | | | | | | | | 1 | 0 | etting SPU $\rightarrow$ 1, PD $\rightarrow$ 0 will pull the GCI bus GCIDU line to LOW. This will nforce connected layer 1 devices (U transceiver) to deliver GCI bus clocking. | | | | | | | | 0 | 0 | After reception of the indication PU (Power Up indication) the reaction of the microprocessor should be: - To write an AR (Activate Request command) as C/I command code in the CIX register. - To reset the SPU bit and wait for the following ICC (indication code change) interrupt. | | | | | | | | 1 | 1 | Unused. | | | | | | | ### **GE GCI Mode Enable** Setting this bit to 1 will enable the GCI bus interface. In the same time, the S/T layer 1 function is disabled. ### 8.3.2 Monitor Channel Control Register MOCR Read/Write Address 07h ### Value after reset: 00h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|------|-----|------|-----| | 0 | 0 | 0 | 0 | MRIE | MRC | MXIE | MXC | ### MRIE Monitor Channel 0 Receive Interrupt Enable Monitor channel interrupt status MDR, MER generation is enabled (1) or masked (0). ### MRC MR Bit Control Determines the value of the MR bit: 0: MR bit always 1. In addition, the MDR interrupt is blocked, except for the first byte of a packet (if MRIE = 1). 1: MR internally controlled according to Monitor channel protocol. In addition, the MDR interrupt is enabled for all bytes according to the Monitor channel protocol (if MRIE = 1). ### **MXIE** Monitor Channel Transmit Interrupt Enable Monitor interrupt status MDA, MAB generation is enabled (1) or masked (0). ### MXC MX Bit Control Determines the value of the MX bit: 0: MX always 1. 1: MX internally controlled according to Monitor channel protocol. | | 8.3.3 Mo | nitor Chan | nel Recei | ve Registe | r MO | R | Read | Add | dress 08h | | |------------------------|----------|------------|-----------|------------|------|---|------|-----|-----------|--| | Value after reset: FFh | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | 8.3.4 M | Ionitor Char | nel Trans | mit Registe | er MO | X | Read/Wr | ite Ad | dress 09h | |---------|----------------|-----------|-------------|-------|---|---------|--------|-----------| | Value a | after reset: F | FFh | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | | | | | | | | | ### 8.4 Programmable IO Registers | 8.4.1 PIO | Input Ena | ble Regis | ter | PIE | | Read/Write | | dress 0Ah | |-----------|-------------|------------|-----|-----|-----|------------|-----|-----------| | Value aft | er reset: 0 | <b>0</b> h | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | IE7 | IE6 | IE5 | IE4 | IE3 | IE2 | IE1 | IE0 | | ### IE7-0 Input Enable for IO Pin 7-0. Setting these bits enable corresponding IO pin to become input pin. Default is output pin. | 8.4.2 PIO C | Output Reg | jister 1 | | PO1 | Re | ead/Write | Address | s 0Bh | |-------------|------------|----------|-------|-------|-------|-----------|---------|-------| | Value after | reset: FFI | h | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OM3 1 | OM3 0 | OM2 1 | OM2 0 | OM1 1 | OM1 0 | OM0 1 | OM0 0 | | ### OMn $_1$ -0 Output Mode of IO Pin n (n = 3...0). Setting corresponding bits drive output pin with different output mode. Possible modes are: 00: always LOW 01: 0.5 second HIGH/LOW cycle 10: 1 second HIGH/LOW cycle 11: always HIGH These bits have no effect on input pin. The default value of this register makes pin PIO0 flash if ISDN clock is enabled. ### 8.4.3 PIO Output Register 2 PO2 Read/Write Address 0Ch Value after reset: FFh | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | OM7_1 | OM7_0 | OM6_1 | OM6_0 | OM5_1 | OM5_0 | OM4_1 | OM4_0 | ### OMn $_1$ -0 Output Mode of IO Pin n (n = 7..4). ### 8.4.4 PIO Data Register PDATA Read Address 0Dh Value after reset: 00h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|----|----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | ### D7-0 Read Data of IO Pins 7-0 The corresponding bits are the present values of IO pins 7-0 (LOW=0, HIGH=1). ### 8.5 B Channel Switch Registers ### 8.5.1 Layer1 B1 Receiver Select Register L1B1RS Read/Write Address 0Eh Value after reset: 04h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|-----|-----|-----|---| | 0 | 0 | 0 | 0 | 0 | RS2 | RS1 | RS0 | _ | ### **RS2-0** Receiver Select These bits select the source where layer 1 B1 channel will receive data from. Possible values are: 000 (0): receive from PCM1 001 (1): receive from PCM2 010 (2): receive from Layer1 B1 100 (4): receive from USB B1 Publication Release Date: October 2000 8.5.2 Layer1 B2 Receiver Select Register L1B2RS Read/Write Address 0Fh Value after reset: 05h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | RS2 | RS1 | RS0 | ### **RS2-0 Receiver Select** These bits select the source where layer 1 B2 channel will receive data from. Possible values are: 000 (0): receive from PCM1 001 (1): receive from PCM2 011 (3): receive from Layer1 B2 101 (5): receive from USB B2 ### 8.5.3 USB B1 Receiver Select Register USBB1RS Read/Write Address 10h Value after reset: 02h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | RS2 | RS1 | RS0 | ### **RS2-0** Receiver Select These bits select the source where USB B1 channel will receive data from. Possible values are: 000 (0): receive from PCM1 001 (1): receive from PCM2 010 (2): receive from Layer1 B1 100 (4): receive from USB B1 ### 8.5.4 USB B2 Receiver Select Register USBB2RS Read/Write Address 11h Value after reset: 03h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | RS2 | RS1 | RS0 | ### **RS2-0 Receiver Select** These bits select the source where USB B2 channel will receive data from. Possible values are: 000 (0): receive from PCM1 001 (1): receive from PCM2 011 (3): receive from Layer1 B2 101 (5): receive from USB B2 ### 8.5.5 PCM1 Receiver Select Register PCM1RS Read/Write Address 12h Value after reset: 00h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|------|-----|-----|-----| | 0 | 0 | 0 | 0 | EPCM | RS2 | RS1 | RS0 | ### **EPCM Enable PCM Transmit/Receive** 0: Disable data transmit/receive to/from PCM port. The frame synchronization clock is held LOW. The bit synchronization clock is LOW if both PCM ports are disabled. 1: Enable data transmit/receive to/from PCM port. The frame synchronization clock is active. The bit synchronization clock is active. ### **RS2-0** Receiver Select These bits select the source where PCM1 channel will receive data from. Possible values are: 000 (0): receive from PCM1 001 (1): receive from PCM2 010 (2): receive from Layer1 B1 011 (3): receive from Layer1 B2 100 (4): receive from USB B1 101 (5): receive from USB B2 ### 8.5.6 PCM2 Receiver Select Register PCM2RS Read/Write Address 13h ### Value after reset: 00h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|------|-----|-----|-----| | 0 | 0 | 0 | 0 | EPCM | RS2 | RS1 | RS0 | ### **EPCM Enable PCM Transmit/Receive** 0: Disable data transmit/receive to/from PCM port. The frame synchronization clock is held LOW. The bit synchronization clock is held LOW if both PCM ports are disabled. 1: Enable data transmit/receive to/from PCM port. The frame synchronization clock is active. The bit synchronization clock is active. ### **RS2-0** Receiver Select These bits select the source where PCM2 channel will receive data from. Possible values are: 000 (0): receive from PCM1 001 (1): receive from PCM2 010 (2): receive from Layer1 B1 011 (3): receive from Layer1 B2 100 (4): receive from USB B1 101 (5): receive from USB B2 ### 9. ELECTRICAL CHARACTERISTICS ### 9.1 Absolute Maximum Rating | PARAMETER | SYMBOL | LIMIT VALUES | UNIT | |-------------------------------------------|--------|------------------|------| | Voltage on Any Pin with Respect to Ground | Vs | -0.4 to VDD +0.4 | V | | Ambient Temperature Under Bias | TA | 0 to 70 | °C | | Maximum Voltage on VDD | VDD | 6 | V | Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. ### 9.2 Power Supply | PARAMETER | SYM. | MIN. | TYP. | MAX. | UNIT | REMARKS | |-----------------------|------|------|------|------|------|-----------------------------------------| | 5V Input Voltage | VDD | 4.75 | 5.0 | 5.25 | V | Pins VDD1, VDD21,<br>VDD22, VDD23, VDDU | | 3.3V Regulator Output | VDD3 | | 3.3 | | V | Pins VDD3I, VDD3 | | Analog Ground | VSSA | | 0 | | V | Pins Vss1 | | Digital Ground | Vssd | | 0 | | V | Pins VSS21, VSS22,<br>VSS23, VSSU | ### 9.3 DC Characteristics $T_{A}\!=\!0$ to 70 °C; $V_{DD}\!=\!5V\pm5$ %, $V_{SSA}\!=\!0$ V, $V_{SSD}\!=\!0$ V | PARAMETER | SYM. | MIN. | MAX. | UNIT | TEST CONDITIONS | REMARKS | |---------------------------------------|------|------|-------------|------|-----------------------------------------------------------------------------------------------|---------| | Low Input Voltage | VIL | -0.4 | 0.8 | V | | | | High Input<br>Voltage | VIH | 2.0 | VDD<br>+0.4 | V | | | | Low Output<br>Voltage | Vol | | 0.4 | V | IOL = 12 mA | | | High Output<br>Voltage | Vон | 2.4 | | V | | | | Power Supply<br>Current:<br>Suspended | ICC | | | mA | VDD = 5V, S/T layer 1 in<br>state "F3 Deactivated without<br>clock", USB in suspended<br>mode | | | Power Supply<br>Current: Activated | ICC | | | mA | VDD = 5V, S/T layer 1 in state "F7 Activated", USB is configured and active | | | Absolute Value of | Vx | 2.03 | 2.31 | V | $RL = 50 \Omega^{-1}$ | SX1, 2 | | Output Pulse<br>Amplitude | | 2.10 | 2.39 | V | $RL = 400 \Omega^{-1}$ | | | (VSX2-VSX1) | | | | | | | | Transmitter Output Current | Ix | 7.5 | 13.4 | mA | $RL = 5.6 \; \Omega^{\; 1)}$ | SX1, 2 | | Transmitter | RX | 30 | | kΩ | Inactive or during binary ONE | SX1, 2 | | Output<br>Impedence | | 23 | | Ω | During binary ZERO (RL= $50 \Omega$ ) | | ${f Note:}\ ^{1)}$ Due to the transformer, the load resistance seen by the circuit is four times $R_L.$ ### **Capacitances of ISDN Pins** $T_{A}\!=25~^{\circ}\text{C},~V_{DD}\!=5~V~\pm\!5\%,~V_{SSA}\!=0\text{V},~V_{SSD}\!=0\text{V},~fc$ = 1 MHz, unmeasured pins grounded. | PARAMETER | SYMBOL | MIN. | MAX. | UNIT | REMARKS | |---------------------------------------------|------------------|------|------|------|----------| | Output Capacitance Against V <sub>SSA</sub> | C <sub>OUT</sub> | | 10 | pF | SX1, 2 | | Input Capacitance | C <sub>IN</sub> | | 7 | pF | SR1, 2 | | Load Capacitance | C <sub>L</sub> | | 50 | pF | XTAL1, 2 | ### **Recommended Oscillator Circuits** ### **Crystal specifications** | PARAMETER | SYMBOL | VALUES | UNIT | |---------------------------------|--------|-------------|------| | Frequency | f | 7.680 | MHz | | Frequency Calibration Tolerance | | Max. 100 | ppm | | Load Capacitance | CL | Max. 50 | pF | | Oscillator Mode | | Fundamental | | Note: The load capacitance $C_L$ depends on the crystal specification. The typical values are 33 to 47 pF. ### External ocsillator input (XTAL1) clock characteristics | PARAMETER | MIN. | MAX. | |------------|------|------| | Duty cycle | 1:2 | 2:1 | ### 9.4 Preliminary Switching Characteristics ### 9.4.1 PCM Interface Timing Note 1: These drawings are not to scale. **Note 2:** The frequency of PBCK is 1536 kHz which includes 24 channels of 64 kbps data. The PFCK1 and PFCK2 are located at channel 1 and channel 2, each with a 8 x PBCK duration. ### **Detailed PCM timing** | PARAMETER | PARAMETER DESCRIPTIONS | MIN. | NOMINAL | MAX. | REMARKS | |-----------|----------------------------------|------|---------|------|-----------| | ta1 | PBCK pulse high | | 325 | | Unit = nS | | ta2 | PBCK pulse low | 195 | 325 | 455 | | | ta3 | Frame clock asserted from PBCK | | | 20 | | | ta4 | PTXD data delay from PBCK | | | 20 | | | ta5 | Frame clock deasserted from PBCK | | | 20 | | | ta6 | PTXD hold time from PBCK | 10 | | | | | ta7 | PRXD setup time to PBCK | 20 | | | | | ta8 | PRXD hold time from PBCK | 10 | | | | Note: The PCM clocks are locked to the S/T receive clock. At every two or three PCM frame time (125 μS), PBCK and PFCK1, PFCK2 may be adjusted by one local oscillator cycle (130 nS) in order to synchronize with S/T clock. This shift is made on the LOW level time of PBCK and the HIGH level time is not affected. This introduces jitters on the PBCK, PFCK1 and PFCK2 with jitter amplitude 260 nS (peak-to-peak) and jitter frequency about 2.67~4 KHz. ### 9.4.2 Serial EEPROM Timing | PARAMETER | PARAMETER DESCRIPTIONS | MIN. | MAX. | REMARKS | |-----------|------------------------|------|------|-----------| | tb1 | EPSK low | 2500 | | Unit = nS | | tb2 | EPSK high | 2500 | | | | tb3 | EPCS output delay | | 30 | | | tb4 | EPSD output delay | | 30 | | | tb5 | EPSD tri-state delay | | 30 | | | tb6 | EPSD input setup time | 30 | | | | tb7 | EPSD input hold time | 30 | | | ### 10. ORDERING INFORMATION | PART NUMBER | PACKAGE TYPE | PRODUCTION FLOW | |-------------|--------------|----------------------------| | W6694CD | 48-pin LQFP | Commercial, 0 °C to +70 °C | ### 11. PACKAGE INFORMATION ### 48L LQFP (7 x 7 x 1.4 mm footprint 2.0 mm) ### Headquarters No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 8863-5770066 FAX: 886-3-5792766 http://www.winbond.com.tw/ Voice & Faxon-demand: 8862-27197006 **Taipei Office** 11F, No. 115, Sec. 3, MinSheng East Rd., Taipei, Taiwan TEL: 886-2-27190505 FAX: 886-2-27197502 Winbond Electronics (H.K.) Ltd. Unit 9-15, 22F, Millennium City, No. 378 Kwun Tong Rd; Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064 **Winbond Electronics North America Corp.** Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2727 N. First Street, San Jose, CA 95134, U.S.A. TEL: 408-9436666 FAX: 408-5441798 Note: All data and specifications are subject to change withou t notice. Publication Release Date: October 2000 Revision A1 - 33 -