

**Marconi**  
Electronic Devices

**Digital Switch  
Module**

T-75-11-33

**MA811****FEATURES**

- \* Single 5v supply
- \* Low power CMOS design
- \* Inputs and outputs TTL compatible
- \* Compatible with CCITT 32 channel 2.048 Mb/s format (Rec. G732)
- \* 256 input/256 output channels
- \* Inputs and outputs can be serial or parallel
- \* Variable input/output frame delay
- \* Designed to allow easy expansion into larger switching matrices



28 Pin DIL ceramic  
or plastic package

**GENERAL DESCRIPTION**

The MA811 is a CMOS device providing digital switching for up to 256 8-bit channels as used in PCM or data systems. 8-bit words are received and transmitted at 2.048 Mb/s on each of eight input and eight output lines respectively either in a parallel format with 256 consecutive channels or in serial format with 32 channels multiplexed on to each of the eight lines.

The device operates unidirectionally and allows 8-bit words from any incoming channel to be switched to any outgoing channel, under the control of an on-chip connection memory, which may be updated or interrogated via an external control interface. The control interface and addressing facilities are designed to allow easy expansion to provide greater switching capacity.

Applications include PCM switching systems in which up to  $32 \times 64$  Kb/s speech/data channels are time division multiplexed on to a single line in CCITT Recommendation G732 2.048 Mb/s format.

Alternatively, the device can be used as a high speed data switch at data rates up to 2.048 Mb/s and can be used to convert 8-bit channels from serial to parallel format or vice versa.



MA811

# Digital Switch Module

**Marconi**  
Electronic Devices

## FUNCTIONAL DESCRIPTION

The MA811 Digital Switch Module is designed to provide switching for  $256 \times 8$ -bit PCM encoded speech or data channels operating at rates up to 2.048 Mb/s. The input and output data is handled in frames containing 256 8-bit channels in either serial or parallel format and repeating at a rate of up to 8 KHz. The format of these frames is shown in Fig. 2. When operating at 2.048 Mb/s in serial input/output mode, 32 channels each operating at a rate of 64 Kb/s are multiplexed on to each line according to CCITT specifications for PCM transmission (Recommendation G732).

The input frame to output frame delay is variable (up to one frame period) with the input channel data stored on-chip until being sent to the appropriate output channel. The switching of any input channel is independent of any other channel and once set up, the connection between an input channel and an output channel is maintained until a new connection is specified via the control interface.

Switching is achieved as follows:

The MA811 contains two read/write memories — the SPEECH (i.e. PCM) memory and the CONNECTION memory.

In the speech memory, there is one 8-bit location dedicated to each of the 256 8-bit PCM (speech) input channels. In each frame of incoming data, each 8-bit PCM word will be written to a location in the speech memory according to its input channel. This operation is repeated in successive frames.

In the connection memory, there is one location dedicated to each of the 256 PCM output channels. Each of these locations contains an 8-bit word which is used to address one of the 256 locations in the speech memory (and hence one of the 256 input channels). The PCM word contained in this location is then sent to the output channel concerned. Thus switching of an 8-bit word between an input channel and an output channel is achieved.

In fact, to provide greater flexibility, a ninth bit is appended to each connection memory location. This is known as the internal busy bit, Bint. If Bint = 0, the output channel is said to be busy and switching is as described as above. If Bint = 1 the output channel is said to be idle and no input channel is switched to it. Instead, the 8-bit word in the connection memory location (to which Bint is appended) is sent directly to the output channel. This 8-bit word would normally be an idle code.

The device also contains an input buffer/demultiplexor and an output buffer/multiplexor. The function of the input buffer is to receive incoming 8-bit PCM channels in either serial or parallel format and to write each of the 256 channels to the appropriate locations in the speech memory. Similarly, the output buffer will receive the 256 output channels and multiplex them on to the output lines in either serial or parallel format.

Switching is implemented by the control logic which also provides an external control interface. The control interface allows data to be written to the connection store so that new input/output channel connections can be made or data inserted into an output channel. The external outputs from the control interface also allow data to be read from the connection store and from any output channel.

For some applications, a 256 channel switching capacity may be insufficient and so the MA811 has been designed such that it may easily be cascaded to form a larger switching matrix (see application note). The control interface design makes this particularly easy, allowing both the control interface input and output lines and the PCM input or output lines of several DSMs to be simply wired together without the need for additional control logic. When used in this mode, a matrix of DSMs will act simply like a larger DSM. The serial nature of the control lines, the ease with which devices may be matrixed and the low power CMOS design make the MA811 particularly suitable for densely packed printed circuit boards providing a large switching capacity.

**Marconi**  
Electronic Devices**Digital Switch  
Module****MA811****Fig. 1 DSM Block Diagram**

MA811

# Digital Switch Module

**Marconi**  
Electronic Devices

## ABSOLUTE MAXIMUM RATINGS\*

|                                | Min                  | Max                  | Units |
|--------------------------------|----------------------|----------------------|-------|
| Supply voltage V <sub>DD</sub> | -0.3                 | 6.5                  | V     |
| Voltage on any pin             | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V     |
| Operating temperature          | 0                    | 70                   | °C    |
| Storage temperature            | -55                  | +125                 | °C    |

\* Stresses above those listed under 'Absolute Maximum Ratings' may cause permanent damage to the device.  
This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

## D.C. ELECTRICAL CHARACTERISTICS at V<sub>DD</sub> = 5v ±%, Ambient temperature = 25°C

|                           | Symbol          | Min  | Typ | Max | Units | Conditions                                 |
|---------------------------|-----------------|------|-----|-----|-------|--------------------------------------------|
| High level input voltage  | V <sub>IH</sub> | 2.0  |     |     | V     |                                            |
| Low level input voltage   | V <sub>IL</sub> | -0.3 |     | 0.8 | V     |                                            |
| Supply current            |                 |      | <5  | 10  | mA    | CLK = 4.096 MHz                            |
| Input current             | I <sub>IH</sub> |      |     | 10  | μA    | V <sub>IH</sub> = V <sub>DD</sub> + 0.3v   |
|                           | I <sub>IL</sub> |      |     | 10  | μA    | -0.3v V <sub>IL</sub><br>0.8v except Pin 9 |
|                           |                 |      |     | 100 | μA    | -0.3v V <sub>IL</sub><br>0.8v Pin 9        |
| Low level output voltage  | V <sub>OL</sub> |      |     | 0.4 | V     | R <sub>pu</sub> = 1Kohm                    |
| High level output voltage | V <sub>OH</sub> | 2.8  |     |     | V     | R <sub>pu</sub> = 1Kohm                    |
| Input capacitance         | C <sub>i</sub>  |      |     | 5   | pF    |                                            |
| Output capacitance        | C <sub>o</sub>  |      |     | 5   | pF    |                                            |

## A.C. ELECTRICAL CHARACTERISTICS<sup>†</sup> at V<sub>DD</sub> = 5v ±5%, Ambient temperature 0 to +70°C

|                              | Symbol           | Min | Typ | Max  | Units | Conditions           |
|------------------------------|------------------|-----|-----|------|-------|----------------------|
| Master clock period          | t <sub>c</sub>   | 240 | 244 | 2400 | nS    |                      |
| Master clock low period      | t <sub>cl</sub>  | 80  |     |      | nS    |                      |
| Master clock high period     | t <sub>ch</sub>  | 80  |     |      | nS    |                      |
| Frame sync period            | t <sub>f</sub>   | 512 |     | 512  |       | Master clock periods |
| Frame sync set up time       | t <sub>fss</sub> | 50  |     |      | nS    |                      |
| Frame sync hold time         | t <sub>fsh</sub> | 50  |     |      | nS    |                      |
| Input data set up time       | t <sub>ds</sub>  | 50  |     |      | nS    |                      |
| Input data hold time         | t <sub>dh</sub>  | 50  |     |      | nS    |                      |
| Master clock to output delay | t <sub>cd</sub>  | 5   |     | 150  | nS    |                      |

<sup>†</sup> see Figure 3(b)

**Marconi**  
Electronic Devices

# Digital Switch Module

**MA811**

## PIN DESCRIPTION

| No.     | Name         | Function and Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 - 8   | DI0 - DI7    | SPEECH DATA INPUTS. These inputs carry the 256 8-bit channels (containing PCM encoded speech or data) in either serial or parallel format for switching. All eight input lines must be bit and timeslot synchronous. The start and format (i.e. serial or parallel) of an input frame is determined by the input frame synchronisation pulse on Pin 28 (FSP1). Input and output channels are formatted and numbered as shown in Figure 2 and the input channel timing is shown in Figure 3.                                                                                                                                                        |
| 10 - 17 | DO7 - DO0    | SPEECH DATA OUTPUTS. These outputs carry the 256 8-bit channels (containing PCM encoded speech or data) in either serial or parallel format after switching. All eight output lines are bit and timeslot synchronous. The timing of the output frame relative to the input frame is determined by the input to Pin 9 (FSP2). These outputs are open-drain type and should be tied externally to VDD using 1Kohm resistors.                                                                                                                                                                                                                         |
| 9<br>28 | FSP2<br>FSP1 | FRAME SYNC PULSE INPUTS. A frame sync pulse input on FSP1 provides a frame datum for the incoming data (on both the speech and control inputs) and indicates the active edges of the system clock. In addition the duration of the sync pulse low period determines the speech data input and output formats (i.e. serial or parallel) as shown in Table 1. The FSP2 input is used to define the start of the output frame. If no frame sync pulse is provided on FSP2, the output frame will automatically start 21 bits after FSP1 (mode 1), and will be timed by the negative clock edges alternate to those used for clocking the input frame. |
| 22 - 24 | P3 - P1      | ADDRESS ASSIGNMENT PINS. These pins are each hardwired to VDD or VSS in order to assign a unique address for up to eight DSMs in a matrix. This allows several DSMs to share the same control interface lines (CI0, CI1 and CO0, CO1).                                                                                                                                                                                                                                                                                                                                                                                                             |
| 21, 25  | CI0, CI1     | CONTROL INTERFACE INPUTS. These are serial control inputs into which all instructions and data regarding the addressing of the DSM, routing of the PCM inputs and outputs and channel insertion and extraction are entered. CI1 is the control instruction input. 8-bit words entered on CI1 correspond to, and control the 8-bit words entered synchronously on CI0, the control data input.                                                                                                                                                                                                                                                      |
| 18, 19  | CO0, CO1     | CONTROL INTERFACE OUTPUTS. These are serial outputs which respond to the words received on the control interface inputs. There is a fixed response time of 21 bit periods between a control interface input word and the corresponding control interface output word. The control instruction output CO1 carries 8-bit words which refer to the words carried on the control data output CI0. These outputs are used to extract data from either the speech or connection memories. CO0 and CO1 are open drain outputs and should be tied high externally using 1Kohm resistors.                                                                   |
| 26      | CLK          | MASTER CLOCK INPUT. This input requires a 4.096 MHz TTL level clock. All input signals are strobed on alternate falling clock edges (the active edge is assigned by the position of the input frame sync pulse FSP1). All output data is clocked out on the opposite alternate negative edges of the clock.                                                                                                                                                                                                                                                                                                                                        |
| 20      | Vss          | NEGATIVE POWER SUPPLY PIN. Connect to 0v.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 27      | Vdd          | POSITIVE POWER SUPPLY PIN. Connect to +5v.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

MA811

# Digital Switch Module

**Marconi**  
Electronic Devices

Figure 2. INPUT/OUTPUT DATA FORMATS

## 1. Serial Data Format

| Input/Output<br>Line Numbers | Timeslot 0      | Timeslot 1             | Timeslot 31 |
|------------------------------|-----------------|------------------------|-------------|
| DI0/DO0                      | 1 2 3 4 5 6 7 8 | 1 2 3 4 5 6            | 3 4 5 6 7 8 |
| DI1/DO1                      | 1 2 3 4 5 6 7 8 | 1 2 3 4 5 6            | 3 4 5 6 7 8 |
| DI2/DO2                      | 1 2 3 4 5 6 7 8 | 1 2 3 4 5 6            | 3 4 5 6 7 8 |
| DI3/DO3                      | 1 2 3 4 5 6 7 8 | 1 2 3 4 5 6            | 3 4 5 6 7 8 |
| DI4/DO4                      | 1 2 3 4 5 6 7 8 | 1 2 3 4 5 6            | 3 4 5 6 7 8 |
| DI5/DO5                      | 1 2 3 4 5 6 7 8 | 1 2 3 4 5 6            | 3 4 5 6 7 8 |
| DI6/DO6                      | 1 2 3 4 5 6 7 8 | 1 2 3 4 5 6            | 3 4 5 6 7 8 |
| DI7/DO7                      | 1 2 3 4 5 6 7 8 | 1 2 3 4 5 6            | 3 4 5 6 7 8 |
|                              |                 | ↑<br>CCITT Bit Numbers |             |

## 2. Parallel Data Format

|         | Channel 0                       | Channel 1        | Channel 2 | Channel 255   | Channel 254 |
|---------|---------------------------------|------------------|-----------|---------------|-------------|
| DI0/DO0 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                  |           | 1 1 1 1 1 1 1 |             |
| DI1/DO1 | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |                  |           | 2 2 2 2 2 2 2 |             |
| DI2/DO2 | 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 |                  |           | 3 3 3 3 3 3 3 |             |
| DI3/DO3 | 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 |                  |           | 4 4 4 4 4 4 4 |             |
| DI4/DO4 | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 |                  |           | 5 5 5 5 5 5 5 |             |
| DI5/DO5 | 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 |                  |           | 6 6 6 6 6 6 6 |             |
| DI6/DO6 | 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 |                  |           | 7 7 7 7 7 7 7 |             |
| DI7/DO7 | 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 |                  |           | 8 8 8 8 8 8 8 |             |
|         |                                 | ↑<br>Bit Numbers |           |               |             |

**Marconi**  
Electronic Devices

# Digital Switch Module

## MA811

### INTERFACE DESCRIPTION

#### i) Timing Interface

The following timing information signals must be provided to the MA811:

- a) A 4.096 MHz master clock on CLK (Pin 26).
- b) An input frame synchronisation pulse on FSP1 (Pin 28). This pulse must repeat every 125 $\mu$ s (i.e. every 512 master clock periods).
- c) (Optional). An output frame synchronisation pulse on FSP2 (Pin 9) which repeats every 125 $\mu$ s (512 master clock periods). If this is not provided, the MA811 will default to assuming a start time for the output frame 21 bit periods after FSP1.

The master clock is used to strobe all data into and out of the DSM. Data is clocked in on the speech data inputs (DI0-7) and the control interface inputs (CI0, CI1) on alternate falling edges of the master clock. The first active edge of the master clock in each frame is assigned by the timing of the input frame sync pulse FSP1, as shown in Figure 3.

FSP1 also indicates a frame datum for the speech data inputs and control interface inputs, thereby allowing an input channel to be identified by its input line and/or input timeslot (Fig. 3). The length of the frame sync pulse low period is used to determine the format of the data on the speech data inputs and outputs.

**Table 1**

| Length of low period (clock periods) | Format                           |
|--------------------------------------|----------------------------------|
| 1                                    | Serial In, Serial Out (SISO)     |
| 2                                    | Serial In, Parallel Out (SIPO)   |
| 3                                    | Parallel In, Serial Out (PISO)   |
| 4                                    | Parallel In, Parallel Out (PIPO) |

The input and output formats are explained in the Data Interface description.

The input frame sync pulse must repeat every 512 master clock periods to denote the start of each input frame.

The output frame sync input allows the start of each output frame to be denoted in the same way as the input frames. If no pulse is provided on FSP2, then the output frame starts 21 bits after the FSP1 automatically. As FSP2 is internally tied high by a resistor, it may be left open circuit.

Zero frame delay is achieved by tying FSP2 to FSP1.

The length of the pulse on FSP2 has no relevance to the operation of the MA811.

MA811

# Digital Switch Module

**Marconi**  
Electronic Devices

Figure 3(a) DSM TIMING DIAGRAM



Figure 3(b) TIMING INFORMATION



**Marconi**  
Electronic Devices

# Digital Switch Module

**MA811**

## INTERFACE DESCRIPTION (continued)

### ii) Data Interface

The data interface consists of eight input lines D10-7 and eight output lines D00-7. Input and output lines carry data at a rate of 2.048 Mb/s. This allows 256 8-bit PCM or data channels repeating at a rate of 8 KHz to be switched from the input lines to the output lines.

The data on both the input and output lines is in frames arranged either as 32 serial 8-bit channels on each of the eight input or output lines or, as 256 consecutive 8-bit parallel words on the eight input or output lines. These formats and the numbering scheme for the channels are shown in Figure 2. Any combination of parallel or serial input or output formats is possible and may be selected by the length of the input frame sync pulse on FSP1 as explained in the timing interface description.

The input frames are clocked in by alternate negative edges of the master clock. All input lines must be both bit and channel synchronous with each other. The output frames are clocked on the other alternate negative edges to the input frames.

Outputs are open drain type and should be connected via a 1Kohm resistor to VDD. This allows several DSMs to be wired ORed on to the same PCM lines in a matrix configuration.

### iii) Control Interface

The control interface consists of two input lines (CI0 and CI1) and two output lines (CO0 and CO1). The operation of the control interface is summarised in Table 2.

#### a) Control Interface Inputs

The two input lines receive data in the form of serial 8-bit words at the same rate, and synchronised with the data input lines D10-D17. Thus, 32 8-bit words are received per frame.

Each 8-bit control instruction word received on CI1 corresponds to and controls the processing of the 8-bit control data word received in the same timeslot on CI0.

#### Control Instruction Word

The control instruction word format is shown in Figure 4.

Each control instruction word refers to a specific connection memory location (and hence, also to a specific output channel). The connection memory location is addressed by a combination of the timeslot number in which the word is received and the three bits A0, A1, A2 within the control instruction word.

Bits S3, S2 and S1 are used to identify a particular DSM in an array. These bits are compared to the hardwired address assignment pins, P3, P2 and P1. If they match, the control instruction word is intended for this particular DSM and the DSM will respond accordingly (this is the normal mode in an application using only one DSM). However, if P3 and S3 match, but either or both S2 and S1 do not match P2 and P1, the DSM will recognise that the message is intended for another DSM which shares the same control interface and speech data lines within a matrix (see Application note). This does not mean that the message is completely ignored. If the message specifies a write operation to a location in another DSM's connection memory, then this DSM will fill its corresponding location with all 1s (including Bint) in order that its speech data output will go open drain on the same output line and timeslot as that of the addressed DSM. This facility allows a DSM matrix to operate particularly efficiently, as several DSMs can be wire ORed on to the same control lines and when a new connection on to an output channel is made, previous connections from other DSMs are automatically removed.

In the case of a mismatch between S3 and P3, the control instruction word and the control data word are completely ignored as it is assumed that the message is for a DSM with outputs connected to other lines.

MA811

# Digital Switch Module

**Marconi**  
Electronic Devices

## INTERFACE DESCRIPTION (continued)

The W bit is the read/write bit. If W = 0 the operation is a write operation then (subject to an address match on S3, S2 and S1) new data will be written to the appropriate connection memory location. This new data will consist of the 8-bit control data word loaded synchronously on CI0 and the external busy bit, Bext, from the control instruction word. Bext then becomes the internal busy bit Bint, a ninth bit attached to the eight data bits in each connection memory location. If Bint = 0, then an input channel to output channel connection is made, the location of the word in the connection memory indicating the output channel and the 8 bits at that location (loaded on CI0) indicating the input channel to be switched to the output channel. If Bint = 1, the 8 bits in the connection memory are switched directly to the output channel. This facility allows an idle code to be inserted via the control interface when an output channel is unused.

### Control Data Word

Figure 4 shows the three possible formats for the control data word loaded synchronously with the control instruction word. If W = 0 and Bext = 0 in the CIW, one of the first two formats should be used (depending upon whether the speech data format is serial or parallel). If Bext = 1, the third format should be used, as this is data to be sent to an output channel.

If W = 1 in the corresponding control instruction word, then the operation is a read and the data on CO0 is irrelevant.

### b) Control Interface Outputs

The two control interface output lines, CO1 and CO0 (Pins 19 and 18) transmit data in the form of serial 8-bit words in response to messages received on the control instruction input CI1. The outputs operate at the same data rate as the inputs (i.e. 32 8-bit words per frame) and are synchronous with each other, each control instruction output word transmitted on CO1 corresponding to the accompanying control data output word on CO0.

The delay time from input messages on CI0 and CI1 to the response messages on CO0 and CO1 is 21 bit periods (the outputs are clocked on the other alternate falling edges of the master clock to the inputs). This is a fixed delay and does not vary with the input/output frame delay.

### Control Instruction Output Word

The format of the control instruction output word is shown in Fig. 5. The information carried on CO1 relates to the data on CO0. As explained earlier, each pair of control interface words on CI0 and CI1 refer to a specific connection memory location, therefore, the control interface output words which form a response will also refer to the same connection memory location.

If the S3 bit in the control instruction word input on CI1 does not match P3, then the input message is ignored and the control interface outputs, CO1 and CO0 will go open-drain (i.e. all 1s) during the response timeslot.

When S3 = P3 on CI1, then the response word on CO1 will always contain a reflection of the connection memory addressing bits A0, A1 and A2 and the W (read/write) bit on CI1. This information, together with the timeslot during which the output words are transmitted, provides the information on whether the input message was a read or write operation and which connection memory location (and, therefore, output channel) is being referred to. The remaining bits of the control instruction output word and the data contained in the corresponding word on CO0 will depend upon the operation being performed and the contents of the connection memory.

When W = 0 on CI1 (i.e. a write operation), then the corresponding control data output word on CO0 will reflect the new connection memory contents at the specified location and Bint will, similarly, be reflected on CO1. If the new contents of the connection memory location is all 1s, including Bint (because either the input message was addressed to another DSM in a matrix or because all 1s were specifically written to this location in this DSM) this will be reflected by the control data output CO0 going open-drain during the

**Marconi**  
Electronic Devices

## Digital Switch Module

**MA811**

relevant timeslot. Also the S1, S2 and S3 bits on CO1 will be set to one. If the word on CI1 was specifically addressed to this DSM and the connection memory location contents is not all 1s, then S1, S2 and S3 will reflect the address of this DSM (i.e. P1, P2 and P3). As only one DSM in a matrix can have anything other than all 1s in corresponding connection memory locations (because only one device can be active in a PCM output channel at a time) this arrangement ensures that only this DSM responds with the address in the relevant timeslot.

When  $W = 1$  on the control instruction word on CI1 (i.e. a read operation) the data input on CI0 is irrelevant. It is not necessary to specify which DSM is to be read from by matching S1 and S2 to P1 and P2 because when used on a matrix, only one of the DSMs with output lines wired together will contain any data other than all 1s in the connection memory location which is to be read. Therefore, only one DSM will respond to the read instruction by transmitting data on CO0 and a reflection of its address on CO1 — other DSMs will go open-drain at the appropriate time. The status of the Bext bit in the control instruction input word determines whether the read operation refers to reading the word in the connection memory location or reading the PCM output channel associated with this location. If  $B_{ext} = 0$ , the connection memory is read. If  $B_{ext} = 1$ , the output channel word is read — this may be the word from the speech memory addressed by the contents of the connection memory or the word from the connection memory itself, depending upon the status of Bint appended to this location.

### Control Data Output Word

The four possible control data output word formats are shown in Fig. 5. Which format is applicable is determined by the information requested, and the format in which this data is stored on chip.

MA811

# Digital Switch Module

**Marconi**  
Electronic Devices

Figure 4. CONTROL INTERFACE INPUT MESSAGE FORMATS



Figure 5. CONTROL INTERFACE OUTPUT MESSAGE FORMATS



**Marconi**  
Electronic Devices

# Digital Switch Module

**MA811**

**Table 2. CONTROL INTERFACE OPERATION**

| Control instruction word input on C1                      | Control data word input on C10 | Connection store location old contents                 | Connection store location new contents | Control instruction word output on C01 | Control data word output on C00 | Comment                                                                                           |
|-----------------------------------------------------------|--------------------------------|--------------------------------------------------------|----------------------------------------|----------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------|
| S3 $\bar{A}2\bar{A}1\bar{A}0W$ B S2S1                     |                                | $\overline{X}XXXXXX$                                   | $\overline{X}XXXXXX$                   | S3 $\bar{A}2\bar{A}1A0W$ B S2S1        | $\overline{1}11111111$          | The DSM ignores this command completely as S3 ≠ P3. Command does not refer to DSM in this column. |
| P3 $\overline{X}XXXXXX$                                   |                                | $\overline{X}XXXXXX$                                   | $\overline{X}XXXXXX$                   | Old contents                           | $\overline{1}11111111$          |                                                                                                   |
| P3 0 $\overline{X}X\overline{P}1$                         |                                | $\overline{X}XXXXXX$                                   | $\overline{X}XXXXXX$                   | 1 As Cn 0 1 1 1                        | $\overline{1}11111111$          | Another DSM in this column addressed. Disconnect output during specified channel.                 |
| P3 0 $\overline{X}P\overline{2}X$                         |                                | $\overline{X}XXXXXX$                                   | $\overline{X}XXXXXX$                   |                                        |                                 |                                                                                                   |
| P3 0 1 P2P1                                               |                                | Word to be inserted in output channel                  | $\overline{X}XXXXXX$                   | Word received on C10 1                 | P3 As C11 0 1 P2P1*             | Bits 0 - 7 of new connection store contents                                                       |
| P3 0 0 P2P1                                               |                                | Specify input channel to be switched to output channel | $\overline{X}XXXXXX$                   | Word received on C10 0                 | P3 As C11 0 0 P2P1              | Bits 0 - 7 of new connection store contents                                                       |
| P3 1 0 X X                                                |                                | $\overline{X}XXXXXX$                                   | $\overline{X}XXXXXX$                   | Old contents                           | P3 As C11 1 1 P2P1*             | Bits 0 - 7 of new connection store contents                                                       |
| P3 1 0 X X                                                |                                | $\overline{X}XXXXXX$                                   | $\overline{X}XXXXXX$                   | Old contents                           | P3 As C11 1 0 P2P1              | Bits 0 - 7 of new connection store contents                                                       |
| These three bits specify which output line word refers to |                                | $\overline{X}XXXXXX$                                   | $\overline{X}XXXXXX$                   | Old contents                           | P3 As C11 1 1 P2P1*             | Bits 0 - 7 of new connection store contents                                                       |
| P3 1 1 X X                                                |                                | $\overline{X}XXXXXX$                                   | $\overline{X}XXXXXX$                   | Old contents                           | P3 As C11 1 0 P2P1              | Word from patch store location addressed by connection store word                                 |
| P3 1 1 X X                                                |                                | $\overline{X}XXXXXX$                                   | $\overline{X}XXXXXX$                   |                                        |                                 |                                                                                                   |

Input conditions → Response

\* Except when addressed connection store location contains all 1s. In this case S1, S2, S3 = 1

X = Don't Care

MA811

# Digital Switch Module

**Marconi**  
Electronic Devices

## ADDITIONAL NOTES

### 1. Channel Numbering

When the DSM is operated in a mixed input/output format mode, i.e. Serial In, Parallel Out, or Parallel In, Serial Out, it is necessary to be able to equate channel numbers.

In parallel mode, a channel number is identified simply by its timeslot number as follows:

|                             |     |
|-----------------------------|-----|
| MSB                         | LSB |
| TS7 TS6 TS5 TS4 TS3 TS2 TS1 | TS0 |

In serial mode, a channel number is identified by taking the line number and timeslot number and assembling them as follows:

|                     |          |
|---------------------|----------|
| MSB                 | LSB      |
| TS4 TS3 TS2 TS1 TS0 | A2 A0 A1 |

### 2. DSM Internal Delays

There is a fixed minimum internal delay through the DSM for PCM words which is that produced by format conversion and the memory read/write cycle within the DSM. This delay is 21 bit periods (i.e. 42 master clock periods) and is the shortest period in which an input word can be sent to an output channel.

If the FSP2 input is left open circuit, then the fixed delay will be 21 bit periods, but if an output frame sync pulse is provided, the fixed delay will be up to 255 bit periods longer, dependent upon the timing of the FSP2 relative to FSP1.

The total delay for any particular channel is equal to this fixed delay plus a variable delay determined by the time spent in the speech memory waiting for the relevant output timeslot.

The overall delay is given by the following relation:

$$D = F + (N - M) \text{ for } N > M$$

$$D = F + 256 + (N - M) \text{ for } N < M$$

$$D = F + \left( \text{INT} \frac{N}{8} - \text{INT} \frac{M}{8} \right) \times 8 \text{ for } N > M$$

$$D = F + 256 + \left( \text{INT} \frac{N}{8} - \text{INT} \frac{M}{8} \right) \times 8 \text{ for } N < M$$

where

D = total delay in bit periods (488nS)

F = fixed delay in bit periods (21 bits or specified by FSP2)

M = Incoming channel number

N = Outgoing channel number

# Marconi

Electronic Devices

# Digital Switch Module

MA811

## MA811 APPLICATION INFORMATION

This diagram shows how a 1024 channel DSM matrix may be constructed, providing four times the switching capacity of a single DSM. Note that the control interface allows DSMs connected to the same PCM output lines to be wired ORed to common interface lines without additional logic.



MA811

# Digital Switch Module

**Marconi**  
Electronic Devices

**PACKAGE OUTLINE**  
**CERAMIC SIDE BRAZED DUAL - IN - LINE**



Dimension A includes any: LID

| REF.           | MILLIMETERS |         |       | INCHES |         |       |
|----------------|-------------|---------|-------|--------|---------|-------|
|                | MIN.        | NOM.    | MAX.  | MIN.   | NOM.    | MAX.  |
| A              |             |         | 5.6   |        |         | 0.220 |
| A <sub>1</sub> | 0.38        |         | 1.53  | 0.015  |         | 0.060 |
| b              | 0.38        |         | 0.59  | 0.015  |         | 0.023 |
| c              | 0.20        |         | 0.36  | 0.008  |         | 0.014 |
| D              |             |         | 37.85 |        |         | 1.490 |
| e              |             | 2.54TP  |       |        | 0.100TP |       |
| e <sub>1</sub> |             | 15.24TP |       |        | 0.600TP |       |
| H              | 4.71        |         | 5.38  | 0.185  |         | 0.212 |
| ME             |             |         | 15.90 |        |         | 0.626 |
| Z              |             |         | 1.27  |        |         | 0.050 |

The information presented herein is to the best of our knowledge true and accurate. No warranty or guarantee, express or implied is made regarding the capacity, performance or suitability of any product.  
You are strongly urged to ensure that the information given has not been superseded by a more up-to-date version.  
All our products and materials are sold subject to our Conditions of Sales available on request.

## MARCONI ELECTRONIC DEVICES, INC



|                                   | PREFIX | DEVICE | SUFFIX    |
|-----------------------------------|--------|--------|-----------|
|                                   | MA     | 5101   | CBC - XXX |
| Add S for Radiation Hard CMOS/SOS |        |        |           |
| Package                           |        |        |           |
| Screening & Inspection            |        |        |           |
| Temperature Range                 |        |        |           |
| Special Requirements/Enhancements |        |        |           |

| <u>PACKAGE</u> | <u>TEMPERATURE RANGE</u> |
|----------------|--------------------------|
|----------------|--------------------------|

|                          |                  |
|--------------------------|------------------|
| A. Pin Grid Array        | A. Special       |
| C. Ceramic DIL           | B. 0 to 70°C     |
| E. Epic                  | C. -55 to +125°C |
| F. Flat Pack             | D. -25 to +70°C  |
| G. Cerdip                | E. -25 to +85°C  |
| L. Leadless Chip Carrier | F. -40 to +85°C  |
| M. Module                | G. -55 to +85°C  |
| N. Naked Die             | H. -40 to +125°C |
| P. Plastic DIL           | J. -10 to +80°C  |
| Q. Quad Plastic J-Lead   | K. 0 to +200°C   |
| R. Qual Cerpak J-Lead    |                  |
| S. SO Plastic            |                  |
| X. Special               |                  |

| <u>SCREENING &amp; INSPECTION</u> |
|-----------------------------------|
|-----------------------------------|

|                         |
|-------------------------|
| B. Mil Std-883C Class B |
| G. Commercial Hermetic  |
| L. Commercial Plastic   |
| S. Mil Std-883C Class S |
| T. ESA9000              |
| X. Special              |