# 12V, 5V Low Dropout Dual Regulator with ENABLE # Description The CS-8156 is a low dropout 12V/5V dual output linear regulator. The $12V \pm 5\%$ output sources 750mA and the $5V \pm 2.0\%$ output sources 100mA. The on board ENABLE function controls the regulator's two outputs. When the ENABLE lead is low, the regulator is placed in SLEEP mode. Both outputs are disabled and the regulator draws only 200nA of quiescent current. The regulator is protected against overvoltage conditions. Both outputs are protected against short circuit and thermal runaway conditions. The CS-8156 is packaged in a 5 lead TO-220 with copper tab. The copper tab can be connected to a heat sink if necessary. ## **Absolute Maximum Ratings** Input Voltage | Operating Range | 0.5V to 26V | |------------------------------------------|--------------------| | Peak Transient Voltage (Load Dump = 46V) | | | Internal Power Dissipation | Internally Limited | | Operating Temperature Range | 40°C to +125°C | | Junction Temperature Range | 40°C to +150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature Soldering | | | | | Wave Solder(through hole styles only)..........10 sec. max, 260°C peak ## **Block Diagram** # **Features** Two regulated outputs 12V ±5.0%; 750mA 5V ±2.0%; 100mA - Very low SLEEP mode current drain 200nA - Fault Protection **Reverse Battery** +60V, -50V Peak Transient Voltage **Short Circuit** Thermal Shutdown CMOS Compatible ENABLE # **Package Option** 5 Lead TO-220 Tab (Gnd) - $1 V_{IN}$ - · · IN - 2 V<sub>OUT1</sub> 3 Gnd - ENABLE - V<sub>OUT2</sub> Cherry Semiconductor Cherry Semiconductor Corporation 2000 South County Trail East Greenwich, Rhode Island 02818-1530 Tel: (401)885-3600 Fax (401)885-5786 email: info@cherry-semi.com | Electrical Characteristics for $V_O$ : $V_{IN} = 14.5V$ , $I_{OUT1} = 5mA$ , $I_{OUT2} = 5mA$ , $-40^{\circ}C \le T_J \le +150^{\circ}C$ , $-40^{\circ}C \le T_C \le +125^{\circ}C$ | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | unless otherwise specified | | PARAMETER | TEST CONDITIONS | N I I N | | | UNU | |----------------------------------------------|-------------------------------------------------------------------------------------|-------------|------------|------------|----------| | Output Stage(V <sub>OUT1</sub> ) | | | | | | | Output Voltage, V <sub>OUT1</sub> | $13V \le V_{IN} \le 16V$ , $I_{OUT1} \le 750$ mA | 11.2 | 12.0 | 12.8 | V | | Dropout Voltage | $I_{OUT1} = 500 \text{mA}$ $I_{OUT1} = 750 \text{mA}$ | | 0.4<br>0.6 | 0.6<br>1.0 | V<br>V | | Line Regulation | $13V \le V_{IN} \le 16V$ , $5mA \le I_{OUT} < 100mA$ | | 15 | 80 | mV | | Load Regulation | $5mA \le I_{OUT1} \le 500mA$ | | 15 | 80 | mV | | Quiescent Current | $I_{OUT1} \le 500$ mA, No Load on Standby $I_{OUT1} \le 750$ mA, No Load on Standby | | 45<br>100 | 125<br>250 | mA<br>mA | | Sleep Mode | ENABLE = Low | | 200 | | nA | | Ripple Rejection | $f = 120$ Hz, $I_{OUT} = 5$ mA,<br>$V_{IN} = 1.5V_{PP}$ at $15.5V_{DC}$ | 42 | 70 | | dB | | Current Limit | | 0.75 | 1.20 | 2.50 | Α | | Maximum Line Transient | $V_{OUT1} \le 13V$ | 60 | 90 | | V | | Reverse Polarity<br>Input Voltage, DC | $V_{OUT1} \ge -0.6V$ , $10\Omega$ Load | -18 | -30 | | V | | Reverse Polarity Input<br>Voltage, Transient | 1% Duty Cycle, t = 100ms, $V_{OUT}$ ≥ -6V, 10Ω Load | <i>-</i> 50 | -80 | | V | | Output Noise Voltage | 10Hz - 100kHz | | | 500 | μVrms | | Output Impedance | 500mA DC and 10mA rms, 100Hz | | 0.2 | 1.0 | Ω | | Over-voltage Shutdown | | 28 | 34 | 45 | V | | Standby Output (V <sub>OUT2</sub> ) | | | | | | | Output Voltage, (V <sub>OUT2</sub> ) | $9V \le V_{IN} \le 16V$ , $1mA \le I_{OUT2} \le 100mA$ | 4.90 | 5.00 | 5.10 | V | | Dropout Voltage | $I_{OUT2} \le 100 \text{mA}$ | | | 0.60 | V | | Line Regulation | $6V \le V_{IN} \le 26V$ ; $1mA \le I_{OUT} \le 100mA$ | | 5 | 50 | mV | | Load Regulation | $1mA \le I_{OUT2} \le 100mA; 9V \le V_{IN} \le 16V$ | | 5 | 50 | mV | | Quiescent Current | $V_{OUT1}$ OFF, $V_{OUT2}$ OFF, $V_{ENABLE} = 0.8V$ | | 1 | 350 | $\mu A$ | | Ripple Rejection | $f = 120$ Hz; $I_{OUT} = 100$ mA,<br>$V_{IN} = 1.5V_{PP}$ at $14.5V_{DC}$ | | 70 | | dB | | Current Limit | | 100 | 200 | _ | mA_ | | ENABLE Function (ENABL | .E) | | | | | | Input ENABLE Threshold | V <sub>OUT1</sub> Off | | 1.25 | 0.80 | V | | | V <sub>OUT1</sub> On | 2.00 | 1.25 | | V | | Input ENABLE Current | $V_{\text{ENABLE}} \leq V_{\text{THRESHOLD}}$ | -10 | 0 | 10 | μΑ | | | <br> | | |-----------------|----------------|--| | | <br>escription | | | March March 197 | | | | PAGE CASE DE BADE | BEAUTO CONTRACTO | 208(8108) | |-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------| | 5 Lead TO-220 | | | | 1 | $V_{IN}$ | Supply voltage, usually direct from battery. | | 2 | $V_{OUT1}$ | Regulated output 12V, 750mA (typ) | | 3 | Gnd | Ground connection. | | 4 | ENABLE | CMOS compatible input lead; switches outputs on and off. When ENABLE is high $V_{\text{OUT1}}$ and $V_{\text{OUT2}}$ are active. | | 5 | $V_{ m OUT2}$ | Regulated output 5V, 100mA (typ). | # The state of the state of # # 600 600 600 # ENABLE Coreer to ENABLE Voltage # ENGINE Concerns ENGINE Vallage # Typical Performance Characteristics: continued Sections of Reports (1997) ## Long Constant Responded Lead Transient Response (V<sub>CDD</sub>) ## Madicion Power Dissipation (TO-20) # Outescent Current vs Output Corrent for $V_{\rm out}$ # Quiescent Current vs Only a Corrent for V<sub>olum</sub> # Line Regulation and on the control of # Load Regulation vs Origin Correct to V<sub>ents</sub>. # Line Regulation vs Output Covent for $V_{\rm OLC}$ # Total Regulation of Court Court of Co. #### **Definition of Terms** ## **Dropout Voltage** The input-output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100mV from the nominal value obtained at 14V input, dropout voltage is dependent upon load current and junction temperature. #### Input Voltage The DC voltage applied to the input terminals with respect to ground. ## **Input Output Differential** The voltage difference between the unregulated input voltage and the regulated output voltage for which the regulator will operate. #### Line Regulation The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected. #### **Load Regulation** The change in output voltage for a change in load current at constant chip temperature. #### Long Term Stability Output voltage stability under accelerated life-test conditions after 1000 hours with maximum rated voltage and junction temperature. #### **Output Noise Voltages** The rms AC voltage at the output, with constant load and no input ripple, measured over a specified frequency range. #### **Quiescent Current** The part of the positive input current that does not contribute to the positive load current. i.e., the regulator ground lead current. ## **Ripple Rejection** The ratio of the peak-to-peak input ripple voltage to the peak-to-peak output ripple voltage. ## Temperature Stability of V<sub>OUT</sub> The percentage change in output voltage for a thermal variation from room temperature to either temperature extreme. ## **Application Notes** ## Stability Considerations The output or compensation capacitor helps determine three main characteristics of a linear regulator: start-up delay, load transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints. A tantalum or aluminum electrolytic capacitor is best, since a film or ceramic capacitor with almost zero ESR can cause instability. The aluminum electrolytic capacitor is the cheapest solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturers data sheet usually provides this information. The value for the output capacitors C2 and C3 shown in the test and applications circuit should work for most applications, however it is not necessarily the best solution. To determine acceptable values for C2 and C3 for a particular application, start with a tantalum capacitor of the recommended value and work towards a less expensive alternative part for each output. Step 1: Place the completed circuit with the tantalum capacitors of the recommended value in an environmental chamber at the lowest specified operating temperature and monitor the outputs with an oscilloscope. A decade box connected in series with capacitor C<sub>2</sub>will simulate the higher ESR of an aluminum capacitor. Leave the decade box outside the chamber, the small resistance added by the longer leads is negligible. **Step 2:** With the input voltage at its maximum value, increase the load current slowly from zero to full load on the output under observation. Look for any oscillations on the output. If no oscillations are observed, the capacitor is large enough to ensure a stable design under steady state conditions. ## **Application Notes** **Step 3:** Increase the ESR of the capacitor from zero using the decade box and vary the load current until oscillations appear. Record the values of load current and ESR that cause the greatest oscillation. This represents the worst case load conditions for the output at low temperature. **Step 4:** Maintain the worst case load conditions set in step 3 and vary the input voltage until the oscillations increase. This point represents the worst case input voltage conditions. **Step 5:** If the capacitor is adequate, repeat steps 3 and 4 with the next smaller valued capacitor. A smaller capacitor will usually cost less and occupy less board space. If the output oscillates within the range of expected operating conditions, repeat steps 3 and 4 with the next larger standard capacitor value. **Step 6:** Test the load transient response by switching in various loads at several frequencies to simulate its real working environment. Vary the ESR to reduce ringing. **Step 7:** Remove the unit from the environmental chamber and heat the IC with a heat gun. Vary the load current as instructed in step 5 to test for any oscillations. Once the minimum capacitor value with the maximum ESR is found for each output, a safety factor should be added to allow for the tolerance of the capacitor and any variations in regulator performance. Most good quality aluminum electrolytic capacitors have a tolerance of +/-20% so the minimum value found should be increased by at least 50% to allow for this tolerance plus the variation which will occur at low temperatures. The ESR of the capacitors should be less than 50% of the maximum allowable ESR found in step 3 above. Repeat steps 1 through 7 with $C_3$ , the capacitor on the other output. ## Calculating Power Dissipation in a Dual Output Linear Regulator The maximum power dissipation for a dual output regulator (Figure 1) is: $$\begin{split} P_{D(max)} &= \{V_{IN(max)} - V_{OUTI(min)}\}I_{OUT1(max)} + \\ &\qquad \qquad \{V_{IN(max)} - V_{OUT2(min)}\}I_{OUT2(max)} + V_{IN(max)}I_{Q} \end{split} \tag{1} \end{split}$$ Where: $V_{IN(max)}$ is the maximum input voltage, V<sub>OUT1(min)</sub> is the minimum output voltage from V<sub>OUT1</sub>, V<sub>OUT2(min)</sub> is the minimum output voltage from V<sub>OUT2</sub>, $I_{OUT1(max)}$ is the maximum output current for the application, $I_{OUT2(\text{max})}$ is the maximum output current for the application, and $I_Q$ is the quiescent current the regulator consumes at $I_{\text{OUT}(\text{max})}$ Once the value of $P_{D(max)}$ is known, the maximum permissible value of $R_{\Theta JA}$ can be calculated: $$R_{\Theta JA} = \frac{150^{\circ} \text{C - T}_{A}}{P_{D}} \tag{2}$$ Figure 1: Dual output regulator with key performance parameters labeled. The value of $R_{\odot JA}$ can then be compared with those in the package section of the data sheet. Those packages with $R_{\odot JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required. #### Heat Sinks A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of $R_{\Theta IA}$ : $$R_{\Theta JA} = R_{\Theta JC} + R_{\Theta CS} + R_{\Theta SA}$$ (3) where $R_{\Theta IC}$ = the junction–to–case thermal resistance, $R_{\Theta CS}$ = the case–to–heatsink thermal resistance, and $R_{\Theta SA}$ = the heatsink–to–ambient thermal resistance. $R_{\text{OJC}}$ appears in the package section of the data sheet. Like $R_{\text{OJA}}$ , it too is a function of package type. $R_{\text{OCS}}$ and $R_{\text{OSA}}$ are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers. #### **Test & Application Circuit** # **Package Specification** ## PARENAGED DIMENSIONS IN STRUMONES ## PACES ACCUMENTATION AND AND A | Therma | ıl Data | 5 Lead TO-220 | | |----------------------------|---------|---------------|------| | $R_{\Theta JC}$ | typ | 2.0 | °C/W | | $\overline{R_{\Theta JA}}$ | typ | 50 | °C/W | # Ordenie Internetion | Part Number | Description | |-------------|--------------------------| | CS-8156T5 | 5 Lead TO-220 Straight | | CS-8156TV5 | 5 Lead TO-220 Vertical | | CS-8156TH5 | 5 Lead TO-220 Horizontal | Cherry Semiconductor Corporation reserves the right to make changes to the specifications without notice. Please contact Cherry Semiconductor Corporation for the latest available information.