#### **Features** - · Fast Read Access Time 70 ns - 5-Volt Only Reprogramming - **Page Program Operation** - Single Cycle Reprogram (Erase and Program) - Internal Address and Data Latches for 64 Bytes - Internal Program Control and Timer - Hardware and Software Data Protection - **Fast Program Cycle Times** - Page (64 Byte) Program Time 10 ms - Chip Erase Time 10 ms - DATA Polling for End of Program Detection - Low Power Dissipation - 50 mA Active Current - 300 µA CMOS Standby Current - Typical Endurance > 10,000 Cycles - Single 5V ± 10% Supply - **CMOS** and TTL Compatible Inputs and Outputs - **Commercial and Industrial Temperature Ranges** #### **Description** The AT29C256 is a five-volt-only in-system Flash programmable and erasable read only memory (PEROM). Its 256K of memory is organized as 32,768 words by 8 bits. Manufactured with Atmel's advanced nonvolatile CMOS technology, the device offers access times to 70 ns with power dissipation of just 275 mW. When the device is deselected, the CMOS standby current is less than 300 µA. The device endurance is such that any sector can typically be written to in excess of 10,000 times. (continued) #### Pin Configurations | Pin Name | Function | |-------------|---------------------| | A0 - A14 | Addresses | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | I/O0 - I/O7 | Data Inputs/Outputs | | NC | No Connect | | DC | Don't Connect | **DIP Top View** | | | $\cup$ | | | | |--------------|----|--------|----|---|-------------| | WE | 1 | | 28 | Р | VCC | | A12□ | 2 | | 27 | þ | <b>A</b> 14 | | <b>A</b> 7□ | 3 | | 26 | Ь | <b>A</b> 13 | | <b>A</b> 6□ | 4 | | 25 | Ь | 8A | | <b>A</b> 5□ | 5 | | 24 | Ь | Α9 | | <b>A</b> 4 □ | 6 | | 23 | Ь | A11 | | <b>A</b> 3 □ | 7 | | 22 | Ь | ŌĒ | | <b>A</b> 2□ | 8 | | 21 | Ь | A10 | | A1 □ | 9 | | 20 | Ь | CE | | A0 □ | 10 | | 19 | Ь | 1/07 | | 1/00 □ | 11 | | 18 | Ь | 1/06 | | 1/01 □ | 12 | | 17 | Ь | 1/05 | | I/O2 🗆 | 13 | | 16 | Ь | I/O4 | | GND□ | 14 | | 15 | þ | I/O3 | | | | | | | | | | | | | | | PLCC and LCC Top View **TSOP Top View** Note: PLCC package pins 1 and 17 are DON'T CONNECT. 256K (32K x 8) 5-volt Only **Flash Memory** AT29C256 Rev. 0046M-10/98 1 To allow for simple in-system reprogrammability, the AT29C256 does not require high input voltages for programming. Five-volt-only commands determine the operation of the device. Reading data out of the device is similar to reading from a static RAM. Reprogramming the AT29C256 is performed on a page basis; 64 bytes of data are loaded into the device and then simultaneously programmed. The contents of the entire device may be erased by using a six-byte software code (although erasure before programming is not needed). During a reprogram cycle, the address locations and 64 bytes of data are internally latched, freeing the address and data bus for other operations. Following the initiation of a program cycle, the device will automatically erase the page and then program the latched data using an internal control timer. The end of a program cycle can be detected by DATA polling of I/O7. Once the end of a program cycle has been detected a new access for a read, program or chip erase can begin. #### **Block Diagram** #### **Device Operation** **READ:** The AT29C256 is accessed like a static RAM. When $\overline{\text{CE}}$ and $\overline{\text{OE}}$ are low and $\overline{\text{WE}}$ is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in the high impedance state whenever $\overline{\text{CE}}$ or $\overline{\text{OE}}$ is high. This dual-line control gives designers flexibility in preventing bus contention. **BYTE LOAD:** A byte load is performed by applying a low pulse on the $\overline{\text{WE}}$ or $\overline{\text{CE}}$ input with $\overline{\text{CE}}$ or $\overline{\text{WE}}$ low (respectively) and $\overline{\text{OE}}$ high. The address is latched on the falling edge of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ , whichever occurs last. The data is latched by the first rising edge of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ . Byte loads are used to enter the 64 bytes of a page to be programmed or the software codes for data protection and chip erasure. **PROGRAM:** The device is reprogrammed on a page basis. If a byte of data within a page is to be changed, data for the entire page must be loaded into the device. Any byte that is not loaded during the programming of its page will be indeterminate. Once the bytes of a page are loaded into the device, they are simultaneously programmed during the internal programming period. After the first data byte has been loaded into the device, successive bytes are entered in the same manner. Each new byte to be programmed must have its high to low transition on $\overline{\text{WE}}$ (or $\overline{\text{CE}}$ ) within 150 μs of the low to high transition is not detected within 150 μs of the last low to high transition, the load period will end and the internal programming period will start. A6 to A14 specify the page address. The page address must be valid during each high to low transition of $\overline{\text{WE}}$ (or $\overline{\text{CE}}$ ). A0 to A5 specify the byte address within the page. The bytes may be loaded in any order; sequential loading is not required. Once a programming operation has been initiated, and for the duration of $t_{\text{WC}}$ , a read operation will effectively be a polling operation. SOFTWARE DATA PROTECTION: A software controlled data protection feature is available on the AT29C256. Once the software protection is enabled a software algorithm must be issued to the device before a program may be performed. The software protection feature may be enabled or disabled by the user; when shipped from Atmel, the software data protection feature is disabled. To enable the software data protection, a series of three program commands to specific addresses with specific data must be performed. After the software data protection is enabled the same three program commands must begin each program cycle in order for the programs to occur. All software program commands must obey the page program timing specifications. Once set, the software data protection feature remains active unless its disable command is issued. Power transitions will not reset the software data protection feature, however the software feature will guard against inadvertent program cycles during power transitions. AT29C256 Once set, software data protection will remain active unless the disable command sequence is issued. After setting SDP, any attempt to write to the device without the three-byte command sequence will start the internal write timers. No data will be written to the device; however, for the duration of $t_{WC}$ , a read operation will effectively be a polling operation. After the software data protection's three-byte command code is given, a byte load is performed by applying a low pulse on the $\overline{WE}$ or $\overline{CE}$ input with $\overline{CE}$ or $\overline{WE}$ low (respectively) and $\overline{OE}$ high. The address is latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever occurs last. The data is latched by the first rising edge of $\overline{CE}$ or $\overline{WE}$ . The 64 bytes of data must be loaded into each sector by the same procedure as outlined in the program section under device operation. **HARDWARE DATA PROTECTION:** Hardware features protect against inadvertent programs to the AT29C256 in the following ways: (a) $V_{CC}$ sense—if $V_{CC}$ is below 3.8V (typical), the program function is inhibited; (b) $V_{CC}$ power on delay—once $V_{CC}$ has reached the $V_{CC}$ sense level, the device will automatically time out 5 ms (typical) before programming; (c) Program inhibit—holding any one of $\overline{OE}$ low, $\overline{CE}$ high or $\overline{WE}$ high inhibits program cycles; and (d) Noise filter—pulses of less than 15 ns (typical) on the $\overline{\text{WE}}$ or $\overline{\text{CE}}$ inputs will not initiate a program cycle. **PRODUCT IDENTIFICATION:** The product identification mode identifies the device and manufacturer and may be accessed by a hardware operation. For details, see Operating Modes or Product Identification. **DATA POLLING:** The AT29C256 features DATA polling to indicate the end of a program cycle. During a program cycle an attempted read of the last byte loaded will result in the complement of the loaded data on I/O7. Once the program cycle has been completed, true data is valid on all outputs and the next cycle may begin. DATA polling may begin at any time during the program cycle. **TOGGLE BIT:** In addition to DATA polling the AT29C256 provides another method for determining the end of a program or erase cycle. During a program or erase operation, successive attempts to read data from the device will result in I/O6 toggling between one and zero. Once the program cycle has completed, I/O6 will stop toggling and valid data will be read. Examining the toggle bit may begin at any time during a program cycle. **OPTIONAL CHIP ERASE MODE:** The entire device can be erased by using a six-byte software code. Please see Software Chip Erase application note for details. #### **Absolute Maximum Ratings\*** | Temperature Under Bias55°C to +125°C | |-----------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | All Input Voltages (including NC Pins) with Respect to Ground0.6V to +6.25V | | All Output Voltages with Respect to Ground0.6V to $V_{\text{CC}}$ + 0.6V | | Voltage on $\overline{\text{OE}}$ with Respect to Ground0.6V to +13.5V | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **DC and AC Operating Range** | | | AT29C256-70 | AT29C256-90 | AT29C256-12 | AT29C256-15 | |------------------------------|------|--------------|--------------|--------------|--------------| | Operating | Com. | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | | Temperature (Case) | Ind. | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | | V <sub>CC</sub> Power Supply | | 5V ± 5% | 5V± 10% | 5V± 10% | 5V± 10% | #### **Operating Modes** | Mode | CE | ŌĒ | WE | Ai | I/O | |-------------------------|-----------------|-------------------------------|-----------------|-----------------------------------------------------------------------|----------------------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Ai | D <sub>OUT</sub> | | Program <sup>(2)</sup> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Ai | D <sub>IN</sub> | | 5V Chip Erase | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Ai | | | Standby/Write Inhibit | V <sub>IH</sub> | X <sup>(1)</sup> | Х | X | High Z | | Write Inhibit | Х | Х | V <sub>IH</sub> | | | | Write Inhibit | Х | V <sub>IL</sub> | Х | | | | Output Disable | Х | V <sub>IH</sub> | Х | | High Z | | High Voltage Chip Erase | V <sub>IL</sub> | V <sub>H</sub> <sup>(3)</sup> | V <sub>IL</sub> | X | High Z | | Product Identification | | | | | | | Haveberava | V | | | A1-A14 = V <sub>IL</sub> , A9 = V <sub>H</sub> , A0 = V <sub>IL</sub> | Manufacturer Code <sup>(4)</sup> | | Hardware | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | A1-A14 = V <sub>IL</sub> , A9 = V <sub>H</sub> , A0 = V <sub>IH</sub> | Device Code <sup>(4)</sup> | | Coftware(5) | | | | A0 = V <sub>IL</sub> | Manufacturer Code <sup>(4)</sup> | | Software <sup>(5)</sup> | | | | A0 = V <sub>IH</sub> | Device Code <sup>(4)</sup> | Notes: 1. X can be $V_{\text{IL}}$ or $V_{\text{IH}}$ . 2. Refer to AC Programming Waveforms. 3. $V_H = 12.0V \pm 0.5V$ . 4. Manufacturer Code: 1F, Device Code: DC. 5. See details under Software Product Identification Entry/Exit. ## **DC Characteristics** | Symbol | Parameter | Condition | Min | Max | Units | |------------------|--------------------------------------|-------------------------------------------------------------------------------|-----|------|-------| | ILI | Input Load Current | $V_{IN} = 0V \text{ to } V_{CC}$ | | 10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{I/O} = 0V \text{ to } V_{CC}$ | | 10 | μΑ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{\text{CE}} = \text{V}_{\text{CC}} - 0.3 \text{V to V}_{\text{CC}}$ | | 300 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | $\overline{\text{CE}}$ = 2.0V to V <sub>CC</sub> | | 3 | mA | | I <sub>cc</sub> | V <sub>CC</sub> Active Current | f = 5 MHz; I <sub>OUT</sub> = 0 mA | | 50 | mA | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | 0.45 | V | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | V | | V <sub>OH2</sub> | Output High Voltage CMOS | $I_{OH} = -100 \ \mu A; \ V_{CC} = 4.5 V$ | 4.2 | | V | AT29C256 #### **AC Read Characteristics** | | | AT29C256-70 | | AT29C256-90 | | AT29C256-12 | | AT29C256-15 | | | |-----------------------------------|--------------------------------------------------------------|-------------|-----|-------------|-----|-------------|-----|-------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>ACC</sub> | Address to Output Delay | | 70 | | 90 | | 120 | | 150 | ns | | t <sub>CE</sub> <sup>(1)</sup> | CE to Output Delay | | 70 | | 90 | | 120 | | 150 | ns | | t <sub>OE</sub> <sup>(2)</sup> | OE to Output Delay | 0 | 40 | 0 | 40 | 0 | 50 | 0 | 70 | ns | | t <sub>DF</sub> <sup>(3)(4)</sup> | CE or OE to Output Float | 0 | 25 | 0 | 25 | 0 | 30 | 0 | 40 | ns | | t <sub>OH</sub> | Output Hold from OE, CE or Address, whichever occurred first | 0 | | 0 | | 0 | | 0 | | ns | ## AC Read Waveforms<sup>(1)(2)(3)(4)</sup> - Notes: 1. $\overline{\text{CE}}$ may be delayed up to $t_{\text{ACC}}$ $t_{\text{CE}}$ after the address transition without impact on $t_{\text{ACC}}$ . - 2. $\overline{\text{OE}}$ may be delayed up to $t_{\text{CE}}$ $t_{\text{OE}}$ after the falling edge of $\overline{\text{CE}}$ without impact on $t_{\text{CE}}$ or by $t_{\text{ACC}}$ $t_{\text{OE}}$ after an address change without impact on t<sub>ACC</sub>. - 3. $t_{DF}$ is specified from $\overline{OE}$ or $\overline{CE}$ whichever occurs first (CL = 5 pF). - 4. This parameter is characterized and is not 100% tested. #### **Input Test Waveforms and Measurement Level** ## **Output Test Load** #### Pin Capacitance $f = 1 \text{ MHz}, T = 25 \degree C^{(1)}$ | Symbol | Тур | Max | Units | Conditions | |------------------|-----|-----|-------|-----------------------| | C <sub>IN</sub> | 4 | 6 | pF | V <sub>IN</sub> = 0V | | C <sub>OUT</sub> | 8 | 12 | pF | V <sub>OUT</sub> = 0V | Note: 1. This parameter is characterized and is not 100% tested. ## **AC Byte Load Characteristics** | Symbol | Parameter | Min | Max | Units | |------------------------------------|-------------------------------|-----|-----|-------| | t <sub>AS</sub> , t <sub>OES</sub> | Address, OE Set-up Time | 0 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | ns | | t <sub>CS</sub> | Chip Select Set-up Time | 0 | | ns | | t <sub>CH</sub> | Chip Select Hold Time | 0 | | ns | | t <sub>WP</sub> | Write Pulse Width (WE or CE) | 90 | | ns | | t <sub>DS</sub> | Data Set-up Time | 35 | | ns | | t <sub>DH</sub> ,t <sub>OEH</sub> | Data, <del>OE</del> Hold Time | 0 | | ns | | t <sub>wPH</sub> | Write Pulse Width High | 100 | | ns | ## **AC Byte Load Waveforms** #### **WE** Controlled #### **CE** Controlled AT29C256 ## **Program Cycle Characteristics** | Symbol | Parameter | Min | Max | Units | |------------------|------------------------|-----|-----|-------| | t <sub>wc</sub> | Write Cycle Time | | 10 | ms | | t <sub>AS</sub> | Address Set-up Time | 0 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | ns | | t <sub>DS</sub> | Data Set-up Time | 35 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | ns | | t <sub>WP</sub> | Write Pulse Width | 90 | | ns | | t <sub>BLC</sub> | Byte Load Cycle Time | | 150 | με | | t <sub>wPH</sub> | Write Pulse Width High | 100 | | ns | # **Program Cycle Waveforms**<sup>(1)(2)(3)</sup> Notes: 1. A6 through A14 must specify the page address during each high to low transition of WE (or CE). - 2. $\overline{OE}$ must be high when $\overline{WE}$ and $\overline{CE}$ are both low. - 3. All bytes that are not loaded within the page being programmed will be indeterminate. # Software Data Protection Enable Algorithm<sup>(1)</sup> Notes for software program code: - Data Format: I/O7 I/O0 (Hex); Address Format: A14 A0 (Hex). - 2. Data Protect state will be re-activated at end of program cycle. - 3. Data Protect state will be deactivated at end of program period. - 4. 64 bytes of data MUST BE loaded. # Software Data Protection Disable Algorithm<sup>(1)</sup> ## **Software Protected Program Cycle Waveform**(1)(2)(3) Notes: 1. A6 through A14 must specify the page address during each high to low transition of WE (or CE) after the software code has been entered. - 2. $\overline{OE}$ must be high when $\overline{WE}$ and $\overline{CE}$ are both low. - 3. All bytes that are not loaded within the page being programmed will be indeterminate. AT29C256 8 ## **Data** Polling Characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Units | |------------------|-----------------------------------|-----|-----|-----|-------| | t <sub>DH</sub> | Data Hold Time | 0 | | | ns | | t <sub>OEH</sub> | OE Hold Time | 10 | | | ns | | t <sub>OE</sub> | ŌĒ to Output Delay <sup>(2)</sup> | | | | ns | | t <sub>WR</sub> | Write Recovery Time | 0 | | | ns | Notes: 1. These parameters are characterized and not 100% tested. 2. See $t_{OE}$ spec in AC Read Characteristics. #### **Data** Polling Waveforms ## Toggle Bit Characteristics(1) | Symbol | Parameter | Min | Тур | Max | Units | |-------------------|-----------------------------------|-----|-----|-----|-------| | t <sub>DH</sub> | Data Hold Time | 0 | | | ns | | t <sub>OEH</sub> | OE Hold Time | 10 | | | ns | | t <sub>OE</sub> | ŌĒ to Output Delay <sup>(2)</sup> | | | | ns | | t <sub>OEHP</sub> | OE High Pulse | 150 | | | ns | | t <sub>wR</sub> | Write Recovery Time | 0 | | | ns | Notes: 1. These parameters are characterized and not 100% tested. 2. See $t_{\rm OE}\,{\rm spec}$ in AC Read Characteristics. ## Toggle Bit Waveforms<sup>(1)(2)(3)</sup> Notes: 1. Toggling either $\overline{OE}$ or $\overline{CE}$ or both $\overline{OE}$ and $\overline{CE}$ will operate toggle bit. - 2. Beginning and ending state of I/O6 will vary. - 3. Any address location may be used but the address should not vary. ## **Software Product Identification Entry**<sup>(1)</sup> # Software Product Identification Exit<sup>(1)</sup> Notes for software product identification: - Data Format: I/O7 I/O0 (Hex); Address Format: A14 - A0 (Hex). - 2. A1 A14 = $V_{IL}$ . Manufacturer Code is read for A0 = $V_{IL}$ ; Device Code is read for A0 = $V_{IH}$ . - 3. The device does not remain in identification mode if powered down. - 4. The device returns to standard operation mode. - 5. Manufacturer Code is 1F. The Device Code is DC. # **Ordering Information** | t <sub>ACC</sub><br>(ns) | I <sub>CC</sub> (mA) | | | | | |--------------------------|----------------------|---------|---------------|---------|-----------------| | | Active | Standby | Ordering Code | Package | Operation Range | | 70 | 50 | 0.3 | AT29C256-70JC | 32J | Commercial | | | | | AT29C256-70PC | 28P6 | (0° to 70°C) | | | | | AT29C256-70TC | 28T | | | | | | AT29C256-70JI | 32J | Industrial | | | | | AT29C256-70TI | 28T | (-40° to 85°C) | | 90 | 50 | 0.3 | AT29C256-90DC | 28D6 | Commercial | | | | | AT29C256-90JC | 32J | (0° to 70°C) | | | | | AT29C256-90LC | 32L | | | | | | AT29C256-90PC | 28P6 | | | | | | AT29C256-90TC | 28T | | | 90 | 50 | 0.3 | AT29C256-90DI | 28D6 | Industrial | | | | | AT29C256-90JI | 32J | (-40° to 85°C) | | | | | AT29C256-90LI | 32L | | | | | | AT29C256-90PI | 28P6 | | | | | | AT29C256-90TI | 28T | | | 120 | 50 | 0.3 | AT29C256-12DC | 28D6 | Commercial | | | | | AT29C256-12JC | 32J | (0° to 70°C) | | | | | AT29C256-12LC | 32L | | | | | | AT29C256-12PC | 28P6 | | | | | | AT29C256-12TC | 28T | | | | | | AT29C256-12DI | 28D6 | Industrial | | | | | AT29C256-12JI | 32J | (-40° to 85°C) | | | | | AT29C256-12LI | 32L | | | | | | AT29C256-12PI | 28P6 | | | | | | AT29C256-12TI | 28T | | | 150 | 50 | 0.3 | AT29C256-15DC | 28D6 | Commercial | | | | | AT29C256-15JC | 32J | (0° to 70°C) | | | | | AT29C256-15LC | 32L | | | | | | AT29C256-15PC | 28P6 | | | | | | AT29C256-15TC | 28T | | | | | | AT29C256-15DI | 28D6 | Industrial | | | | | AT29C256-15JI | 32J | (-40° to 85°C) | | | | | AT29C256-15LI | 32L | | | | | | AT29C256-15PI | 28P6 | | | | | | AT29C256-15TI | 28T | | | Package Type | | | | | |--------------|--------------------------------------------------------------------------|--|--|--| | 28D6 | 28-Lead, 0.600" Wide, Non-Windowed, Ceramic Dual Inline Package (Cerdip) | | | | | 32J | 32-Lead, Plastic J-Leaded Chip Carrier (PLCC) | | | | | 32L | 32-Pad, Non-Windowed, Ceramic Leadless Chip Carrier (LCC) | | | | | 28P6 | 28-Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) | | | | | 28T | 28-Lead, Plastic Thin Small Outline Package (TSOP) | | | | 12 AT29C256 \_\_\_\_ #### **Packaging Information** **28D6**, 28-Lead, 0.600" Wide, Non-Windowed, Ceramic Dual Inline Package (Cerdip) Dimensions in Inches and (Millimeters) MIL-STD-1835 D-10 CONFIG A **32J**, 32-Lead, Plastic J-Leaded Chip Carrier (PLCC) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-016 AE **32L**, 32-Pad, Non-Windowed, Ceramic Leadless Chip Carrier (LCC) Dimensions in Inches and (Millimeters)\* MIL-STD-1835 C-12 **28P6**, 28-Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-011 AB ### **Packaging Information** **28T**, 28-Lead, Plastic Thin Small Outline Package (TSOP) Dimensions in Millimeters and (Inches)\* \*Controlling dimension: millimeters AT29C256 14