T-46-13-29 ## Am27C040 ## 4 Megabit (524,288 x 8-Bit) CMOS EPROM Advanced Micro Devices #### **DISTINCTIVE CHARACTERISTICS** - Fast access time - 90 ns - Low power consumption - 20 µA typical CMOS standby current - JEDEC-approved pinout - plug in upgrade of 1 Megabit and 2 Megabit **EPROMs** - easy upgrade from 28-pin JEDEC EPROMs - Single + 5 V power supply - ± 10% power supply tolerance standard on most speeds - 100% Flashrite™ programming - typical programming time of less than 3 minutes - Latch-up protected to 100 mA from -1 V to V<sub>cc</sub> + 1 V - **High noise immunity** - Compact 32-pin DIP, PDIP, LCC and PLCC packages require no hardware change for upgrades to 8 megabits - Versatlle features for simple interfacing - both CMOS and TTL input/output compatibility - two line control functions #### **GENERAL DESCRIPTION** The Am27C040 is a 4 megabit ultraviolet erasable programmable read-only memory. It is organized as 512K words by 8 bits per word, operates from a single + 5 V supply, has a static standby mode, and features fast single address location programming. Products are available in windowed ceramic DIP and LCC packages as well as plastic one time programmable (OTP) PDIP and PLCC packages. Typically, any byte can be accessed in less than 90 ns. allowing operation with high-performance microprocessors without any WAIT states. The Am27C040 offers separate Output Enable (OE) and Chip Enable (CE) controls, thus eliminating bus contention in a multiple bus microprocessor system. AMD's CMOS process technology provides high speed, low power, and high noise immunity. Typical power consumption is only 100 mW in active mode, and 100 μW in standby mode. All signals are TTL levels, including programming signals. Bit locations may be programmed singly, in blocks, or at random. The Am27C040 supports AMD's Flashrite™ programming algorithm (100 µs pulses) resulting in typical programming times of less than 3 minutes. 14971-001A ## **PRODUCT SELECTOR GUIDE** T-46-13-29 | Family Part No. | Am27C040 | | | | | | | |----------------------------------------------|----------|------|------|------|------|--|--| | Ordering Part Number<br>V <sub>cc</sub> ± 5% | -95 | -125 | -155 | | -255 | | | | V <sub>cc</sub> ± 10% | -90 | -120 | -150 | -200 | -250 | | | | Max. Access Time (ns) | 90 | 120 | 150 | 200 | 250 | | | | CE (E) Access Time (ns) | 90 | 120 | 150 | 200 | 250 | | | | OE (G) Access Time (ns) | 40 | 50 | 65 | 75 | 100 | | | ## **CONNECTION DIAGRAMS** **Top View** 14971-003A #### Notes: - 1. JEDEC nomenclature is in parentheses. - 2. The 32-Pin DIP to 32-Pin LCC configuration varies from the JEDEC 28-Pin DIP to 32-Pin LCC configuration. - \* Also available in 32-pin rectangular plastic leaded chip carrier. ## **LOGIC SYMBOL** # ## PIN DESCRIPTION $A_0$ -- $A_{18}$ $\overrightarrow{CE}$ $(\overrightarrow{E})$ / $\overrightarrow{PGM}$ $(\overrightarrow{P})$ = Address Inputs = Chip and Program Enable Input DQ<sub>0</sub>- DQ<sub>7</sub> = Data Inputs/Outputs ŌĒ (Ġ) = Output Enable Input V<sub>cc</sub> = V<sub>cc</sub> Supply Voltage V<sub>PP</sub> = Program Supply Voltage GND = Ground ## **ORDERING INFORMATION EPROM Products** T-46-13-29 AMD Standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: - a. Device Number - b. Speed Option - c. Package Type - d. Temperature Range - e. Optional Processing | Valid Combinations | | | | | |--------------------|-------------------------------|--|--|--| | AM27C040-90 | DC, DCB, LC, LCB | | | | | AM27C040-95 | DO, DOB, LO, LOB | | | | | AM27C040-120 | DC, DCB, DI, DIB, | | | | | AM27C040-125 | LC, LCB, LI, LIB | | | | | AM27C040-150 | DC, DCB, DE, | | | | | AM27C040-200 | DEB, DI, DIB,<br>LC, LCB, LI, | | | | | AM27C040-255 | LIB, LE, LEB | | | | ### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check on newly-released combinations. ## **ORDERING INFORMATION OTP Products** T-46-13-29 AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: - a. Device Number - b. Speed Option - c. Package Type - d. Temperature Range - **Optional Processing** | Valid Com | Valid Combinations | | | | | |--------------|--------------------|--|--|--|--| | AM27C040-150 | | | | | | | AM27C040-155 | PC, JC, | | | | | | AM27C040-200 | Pl, Ji | | | | | | AM27C040-250 | l | | | | | ## **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check on newly-released combinations. ORDERING INFORMATION **Military APL Products** T-46-13-29 AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of: - a. Device Number - b. Speed Option - c. Device Class - d. Package Type - e. Lead Finish | Valid Combinations | | | | |--------------------|------------|--|--| | AM27C040-150 | | | | | AM27C040-200 | /BXA, /BUA | | | | AM27C040-250 | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly-released combinations. #### **Group A Tests** Group A tests consist of Subgroups 1,2,3,7,8,9,10,11. For other Surface Mount Package options, contact NVD Military Marketing. ## FUNCTIONAL DESCRIPTION Erasing the Am27C040 In order to clear all locations of their programmed contents, it is necessary to expose the Am27C040 to an ultraviolet light source. A dosage of 15 W seconds/cm² is required to completely erase an Am27C040. This dosage can be obtained by exposure to an ultraviolet lamp — wavelength of 2537 Angstroms (Å) —with intensity of 12,000 $\mu\text{W/cm}^2$ for 15 to 20 minutes. The Am27C040 should be directly under and about one inch from the source and all filters should be removed from the UV light source prior to erasure. It is important to note that the Am27C040 and similar devices will erase with light sources having wavelengths shorter than 4000 Å. Although erasure times will be much longer than with UV sources at 2537 Å, exposure to fluorescent light and sunlight will eventually erase the Am27C040 and exposure to them should be prevented to realize maximum system reliability. If used in such an environment, the package window should be covered by an opaque label or substance. ## **Programming the Am27C040** Upon delivery or after each erasure the Am27C040 has all 4,194,304 bits in the "ONE" or HIGH state. "ZEROs" are loaded into the Am27C040 through the procedure of programming. The programming mode is entered when 12.75 $\pm$ 0.25 V is applied to the $V_{pp}$ pin, $\overrightarrow{CE}$ is at $V_{\mu}$ , and $\overrightarrow{OE}$ is at $V_{\mu}$ . For programming, the data to be programmed is applied 8 bits in parallel to the data output pins. The flowchart (Figure 2) shows AMD's Flashrite algorithm. The Flashrite algorithm reduces programming time by using 100 $\mu s$ programming pulses and by giving each address only as many pulses as is necessary in order to reliably program the data. After each pulse is applied to a given address, the data in that address is verified. If the data does not verify, additional pulses are given until it verifies or the maximum is reached. This process is repeated while sequencing through each address of the Am27C040. This part of the algorithm is done at $V_{\rm cc}=6.25~{\rm V}$ to assure that each EPROM bit is programmed to a sufficiently high threshold voltage. After the final address is completed, the entire EPROM memory is verified at $V_{\rm cc}=V_{\rm pp}=5.25~{\rm V}$ . ## **Program Inhibit** Programming of multiple Am27C040 in parallel with different data is also easily accomplished. Except for $\overline{CE}$ , all like inputs of the parallel Am27C040 may be common. A TTL low-level program pulse applied to an Am27C040 $\overline{CE}$ input with $V_{pp}=12.75\pm0.25$ V, and $\overline{OE}$ HIGH will program that Am27C040. A high-level $\overline{CE}$ input inhibits the other Am27C040 devices from being programmed. ## **Program Verify** A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify should be performed with $\overline{OE}$ at $V_{\rm IL}$ , $\overline{CE}$ at $V_{\rm H}$ and $V_{\rm op}$ between 12.5 V and 13.0 V. #### **Auto Select Mode** The auto select mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ ambient temperature range that is required when programming the Am27C040. To activate this mode, the programming equipment must force 12.0 $\pm$ 0.5 V on address line $A_{\rm g}$ of the Am27C040. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A_{\rm g}$ from V $_{\rm IL}$ to V $_{\rm HI}.$ All other address lines must be held at V $_{\rm IL}$ during auto select mode. Byte 0 ( $A_0 = V_{IL}$ ) represents the manufacturer code, and byte 1( $A_0 = V_{IH}$ ), the device identifier code. For the Am27C040, these two identifier bytes are given in the Mode Select Table. All identifiers for manufacturer and device codes will possess odd parity, with the MSB (DQ<sub>2</sub>) defined as the parity bit. #### **Read Mode** The Am27C040 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from $\overline{CE}$ to output ( $t_{CE}$ ). Data is available at the outputs $t_{OE}$ after the falling edge of $\overline{OE}$ , assuming that $\overline{CE}$ has been LOW and addresses have been stable for at least $t_{ACC} - t_{OE}$ . #### Standby Mode The Am27C040 has a CMOS standby mode which reduces the maximum $V_{\rm CC}$ current to 100 $\mu A.$ It is placed in CMOS-standby when $\overline{\rm CE}$ is at $V_{\rm CC} \pm 0.3$ V. The Am27C040 also has a TTL-standby mode which reduces the maximum $V_{\rm CC}$ current to 1.0 mA. It is placed in TTL-standby when $\overline{\rm CE}$ is at $V_{\rm IH}$ . When in standby mode, the outputs are in a high-impedance state, independent of the $\overline{\rm OE}$ input. ## **Output OR-Tieing** To accommodate multiple memory connections, a twoline control function is provided to allow for: - 1. Low memory power dissipation, and - Assurance that output bus contention will not occur. It is recommended that CE be decoded and used as the primary device-selecting function, while OE be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in low-power standby mode and that the output pins are only active when data is desired from a particular memory device. ## System Applications T-46-13-29 During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a 0.1 μF ceramic capacitor (high frequency, low inherent inductance) should be used on each device between Vcc and GND to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a 4.7 µF bulk electrolytic capacitor should be used between $V_{\rm co}$ and GND for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array. #### **MODE SELECT TABLE** | Mode | Pins | CE/PGM | ŌĒ | A <sub>o</sub> | A <sub>9</sub> | V <sub>pp</sub> | Outputs | |-------------------------|----------------------|-------------------------|-----------------|-----------------|----------------|-----------------|------------------| | Read | | V <sub>IL</sub> | V <sub>iL</sub> | X | Х | Х | D <sub>out</sub> | | Output Disabl | е | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | Х | Hi-Z | | Standby (TTL | ) | V <sub>iH</sub> | Х | Х | Х | х | Hi-Z | | Standby (CM | OS) | V <sub>co</sub> ± 0.3 V | X | Х | Х | Х | Hi-Z | | Program | | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | V <sub>pp</sub> | D <sub>IN</sub> | | Program Veri | iy | V <sub>H</sub> | V <sub>IL</sub> | Х | х | V <sub>pp</sub> | D <sub>out</sub> | | Program Inhib | oit | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | V <sub>pp</sub> | Hi-Z | | Auto Select<br>(Note 3) | Manufacturer<br>Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>iL</sub> | V <sub>H</sub> | х | 01H | | ( | Device Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>H</sub> | Х | 9BH | #### Notes: - 1. $V_H = 12.0 \pm 0.5 \text{ V}$ - 2. $X = Either V_{IH} or V_{IL}$ - 3. $A_1 A_6 = A_{10} A_{16} = V_{1L}$ - See DC Programming Characteristics for V<sub>pp</sub> voltage during programming. ## **ABSOLUTE MAXIMUM RATINGS** OTP products -65° to +125°C All other products -65° to +150°C Ambient Temperature with Power Applied -55° to +125°C Voltage with Respect to Ground: All pins except $A_9$ , $V_{PP}$ , $V_{CC}$ = -0.6 to $V_{CC}$ + 0.6 V (Note 1) $A_9$ and $V_{PP}$ = -0.6 to +13.5 V (Note 2) V<sub>co</sub> –0.6 to +7.0 V Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. #### Notes: - During transitions, the inputs may overshoot GND to -2.0 V for periods of up to 20 ns. Maximum DC voltage on input may overshoot to V<sub>cc</sub> + 2.0 V for periods of up to 20 ns. - During transitions, A<sub>9</sub> and V<sub>PP</sub> may overshoot GND to -2.0 V for periods of up to 20 ns. A<sub>9</sub> and V<sub>PP</sub> must not exceed 13.5 V for any period of time. | PERATING RANGES | T-46-13-29 | |-----------------|------------| Commercial (C) Devices 48E D 0 Case Temperature (T<sub>c</sub>) 0° to +70°C Industrial (I) Devices Case Temperature (T<sub>c</sub>) -40° to +85°C **Extended Commercial (E) Devices** Case Temperature (T<sub>c</sub>) -55° to +125°C Military (M) Devices Case Temperature (T<sub>c</sub>) -55° to +125°C **Supply Read Voltages:** V<sub>cc</sub> for Am27C040-XX5 +4.75 to +5.25 V V<sub>cc</sub> for Am27C040-XX0 +4.50 to +5.50 V Operating ranges define those limits between which the functionality of the device is guaranteed. ## DC CHARACTERISTICS over operating range unless otherwise specified. (Notes 1, 4, 5, and 8) (for APL Products, Group A, Subgroups 1, 2, 3, 7, and 8 are tested unless otherwise noted) T-46-13-29 ## TTL and NMOS | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | | | |------------------------|-------------------------------------------------|----------------------------------------------------------------------------|-----------------|-------|-----------------------|----|--| | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -400 μA | | 2.4 | | ٧ | | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>cc</sub> + 0.5 | ٧ | | | <b>V</b> <sub>iL</sub> | Input LOW Voltage | | | -0.5 | +0.8 | ٧ | | | 1 | Input Load Current | V -0.V+o -V | C/I Devices | . 1.0 | 1.0 | | | | 1,, | input Load Ourietit | $V_{IN} = 0 \text{ V to } + V_{CC}$ | E/M Devices | | 5.0 | μА | | | I <sub>LO</sub> | Output Leakage Current | V <sub>out</sub> = 0 V to +V <sub>cc</sub> | C/I Devices | | 5.0 | | | | 'LO | Output Leakage Outferit | V <sub>OUT</sub> = 0 V tO +V <sub>CO</sub> | E/M Devices | | 10.0 | μΑ | | | l <sub>cc1</sub> | V <sub>cc</sub> Active Current | $\overline{CE} = V_{iL}$ , $f = 5 \text{ MHz}$<br>$I_{OUT} = 0 \text{ mA}$ | C/I Devices | | 40 | | | | | (Notes 5, 9) | (Open Outputs) | E/M Devices | | 60 | mA | | | l <sub>CC2</sub> | V <sub>cc</sub> Standby Current | CE = V <sub>IH</sub> C/I Devices | | | 1.0 | | | | | | | E/M Devices | | 1.0 | mA | | | l <sub>PP1</sub> | V <sub>PP</sub> Current During Read<br>(Note 6) | CE = OE = V <sub>IL</sub> , V <sub>PP</sub> = | V <sub>cc</sub> | | 100 | μА | | ## **CMOS** | Parameter<br>Symbol | Parameter Description | Test Conditions | | Min. | Max. | Unit | | |---------------------|-------------------------------------------------|----------------------------------------------------------------------------|-----------------|-------------------------|-----------------------|------|--| | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -400 μA | | V <sub>cc</sub> - 0.8 V | | ٧ | | | V <sub>ol</sub> | Output LOW Voltage | I <sub>oL</sub> = 2.1 mA | | | 0.45 | ٧ | | | V <sub>IH</sub> | Input HIGH Voltage | | | 0.7 V <sub>cc</sub> | V <sub>cc</sub> + 0.5 | ٧ | | | V <sub>IL</sub> | Input LOW Voltage | | | -0.5 | +0.8 | ٧ | | | l <sub>Li</sub> | Input Load Current | V <sub>IN</sub> = 0 V to +V <sub>CC</sub> | C/I Devices | | 1.0 | μА | | | | | | E/M Devices | | 5.0 | μΛ | | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 0 V to + V_{CC}$ | C/I Devices | | 5.0 | · | | | | | | E/M Devices | | 10.0 | μА | | | I <sub>CC1</sub> | V <sub>cc</sub> Active Current<br>(Notes 5, 9) | $\overline{CE} = V_{iL}$ , $f = 5 \text{ MHz}$<br>$I_{OUT} = 0 \text{ mA}$ | C/I Devices | | 40 | mA | | | | | (Open Outputs) | E/M Devices | | 60 | | | | l <sub>cc2</sub> | V <sub>cc</sub> Standby Current | $\overline{CE} = V_{cc} \pm 0.3 \text{ V}$ | C/I Devices | | 100 | | | | | | <u>.</u> | E/M Devices | | 100 | μА | | | I <sub>PP1</sub> | V <sub>PP</sub> Current During Read<br>(Note 6) | CE = OE = V <sub>IL</sub> , V <sub>pp</sub> = | V <sub>cc</sub> | | 1,00 | μА | | Figure 1. Typical Supply Current vs. Frequency $V_{cc} = 5.0 \text{ V}, \ T = 25^{\circ}\text{C}$ 14791-004B ## **CAPACITANCE** (Notes 2, 3, and 7) | Parameter | Parameter | Test | CDV032 | | CLV | 7032 | | |------------------|--------------------|------------------------|--------|------|------|------|------| | Symbol | Description | Conditions | Тур. | Max. | Тур. | Max. | Unit | | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 V | 10 | 12 | 8 | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0 V | 12 | 15 | 9 | 12 | рF | #### Notes: - 1. $V_{cc}$ must be applied simultaneously or before $V_{pp}$ , and removed simultaneously or after $V_{pp}$ . - 2. Typical values are for nominal supply voltages. - 3. This parameter is only sampled, not 100% tested. - 4. Caution: the Am27C040 must not be removed from (or inserted into) a socket when $V_{cc}$ or $V_{pp}$ is applied. - 5. $I_{CC1}$ is tested with OE = $V_{IH}$ to simulate open outputs. - 6. Maximum active power usage is the sum of $I_{\rm cc}$ and $I_{\rm pp}$ . - 7. $T_A = +25^{\circ}C$ , f = 1 MHz. - 8. Minimum DC Input Voltage is -0.5 V. During transitions, the inputs overshoot to -2.0 V for periods less than 20 ns. Maximum DC Voltage on output pins is $V_{cc}$ +0.5 V, which may overshoot to $V_{cc}$ +2.0 V for periods less than 20 ns. - 9. For typical supply current values at various frequencies, refer to Figure 1. ## SWITCHING CHARACTERISTICS over operating range unless otherwise specified. (Notes 1, 3, and 4) (for APL Products, Group A, Subgroups 9, 10, and 11 are tested unless otherwise noted) T-46-13-29 | | meter<br>nbols | - | | Test -90, -120, -150, -255, Conditions -95 -125 -155 -200 -250 | | | | | | | | |-------------------|------------------|------------------------------------------------|---------------------------------------|----------------------------------------------------------------|------|---------------|-----|------|---------------|------|----| | | Standard | Parameter Description | | | | -120,<br>-125 | | -200 | -255,<br>-250 | Unit | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address to | CE = OE <sub>L</sub> = V <sub>i</sub> | Min. | - | - | - | - | - | p.a | | | | | Output Delay | | Max. | 90 | 120 | 150 | 200 | 250 | ns | | | t <sub>ELQV</sub> | t <sub>ce</sub> | Chip Enable to | ŌĒ ≕ V <sub>IL</sub> | Min. | _ | _ | - | - | _ | | | | | | Output Delay | OL = V <sub>IL</sub> | Max. | 90 | 120 | 150 | 200 | 250 | ns | | | t <sub>GLOV</sub> | t <sub>oe</sub> | Output Enable to | CE = V <sub>IL</sub> | Min. | - | _ | - | - | _ | | | | | | Output Delay | | t Delay | Max. | 40 | 50 | 65 | 75 | 100 | ns | | EHQZ | t <sub>DF</sub> | Chip Enable HIGH or<br>Output Enable HIGH. | | Min. | - | 0 | 0 | 0 | 0 | | | | t <sub>GHQZ</sub> | (Note 2) | whichever comes<br>first, to Output Float | | Max. | 30 | 40 | 50 | 60 | 60 | . ns | | | | | Output Hold from | | Min. | 0 | 0 | 0 | 0 | 0 | ns | | | t <sub>AXQX</sub> | t <sub>oH</sub> | Addresses, CE, or OE, whichever occurred first | | Мах. | _ | _ | | 1 | 1 | 110 | | ### Notes: - 1. $V_{cc}$ must be applied simultaneously or before $V_{pp}$ , and removed simultaneously or after $V_{pp}$ . - 2. This parameter is only sampled, not 100% tested. - 3. Caution: The Am27C040 must not be removed from (or inserted into) a socket or board when $V_{pp}$ or $V_{ec}$ is applied. - 4. Output Load: 1 TTL gate and $C_L = 100 \text{ pF}$ Input Rise and Fall Times: 20 ns Input Pulse Levels: 0.45 to 2.4 V Timing Measurement Reference Level — Inputs: 0.8 to 2.0 V Outputs: 0.8 to 2.0 V #### **SWITCHING TEST CIRCUIT** ### SWITCHING TEST WAVEFORM $C_L = 100 \text{ pF}$ including jig capacitance. AC Testing: Inputs are driven at 2.4 V for a logic "1" and 0.45 V for a logic "0." input pulse rise and fall times are ≤ 20 ns. 10205A-004A 10205B-009A 48E D ## **KEY TO SWITCHING WAVEFORMS** ADV MICRO (MEMORY) T-46-13-29 | and the second s | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------| | WAVEFORM | INPUTS | OUTPUTS | | | Must Be<br>Steady | Will Be<br>Steady | | | May<br>Change<br>from H to L | Will Be<br>Changing<br>from H to L | | | May<br>Change<br>from L to H | Will Be<br>Changing<br>from L to H | | | Don't Care<br>Any Change<br>Permitted | Changing<br>State<br>Unknown | | <b>&gt;&gt;</b> | Does Not<br>Apply | Center<br>Line is High<br>Impedance<br>"Off" State | KS000010 ## **SWITCHING WAVEFORMS** 14971-005A - OE may be delayed up to t<sub>ACC</sub> t<sub>OE</sub> after the falling edge of CE without impact on t<sub>ACC</sub>. t<sub>DF</sub> is specified from OE or CE, whichever occurs first. T-46-13-29 10205B-008A Figure 2. Flashrite Programming Flow Chart ## DC PROGRAMMING CHARACTERISTICS ( $T_A = +25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ ) (Notes 1, 2, and 3) T-46-13-29 | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------------------|---------------------------------------------|------|-----------------------|------| | l <sub>u</sub> | Input Current (All Inputs) | $V_{iN} = V_{iL}$ or $V_{iH}$ | | 1.0 | μА | | V <sub>L</sub> | Input LOW Level (All Inputs) | | -0.5 | 0.8 | ٧ | | V <sub>H</sub> | Input HIGH Level | | 2.0 | V <sub>cc</sub> + 0.5 | V | | V <sub>oL</sub> | Output LOW Voltage During Verify | I <sub>oL</sub> = 2.1 mA | | 0.45 | ٧ | | V <sub>OH</sub> | Output HIGH Voltage During Verify | I <sub>OH</sub> = -400 μA | 2.4 | | V | | V <sub>H</sub> | A <sub>9</sub> Auto Select Voltage | | 11.5 | 12.5 | ٧ | | I <sub>cc</sub> | V <sub>cc</sub> Supply Current<br>(Program & Verify) | | | 50 | mA | | l <sub>pp</sub> | V <sub>PP</sub> Supply Current (Program) | CE = V <sub>IL</sub> , OE = V <sub>IH</sub> | | 30 | mA | | V <sub>cc</sub> | Flashrite Supply Voltage | | 6.00 | 6.50 | ٧ | | V <sub>pp</sub> | Flashrite Programming Voltage | | 12.5 | 13.0 | ٧ | ## SWITCHING PROGRAMMING CHARACTERISTICS (T<sub>A</sub> = +25°C $\pm$ 5°C) (Notes 1, 2, and 3) | Parameter<br>Symbols | | | | | | |----------------------|------------------|-------------------------------------|------|------|------| | JEDEC | Standard | Parameter Description | Min. | Max. | Unit | | t <sub>AVEL</sub> | t <sub>as</sub> | Address Setup Time | 2 | • | μs | | t <sub>DZGL</sub> | t <sub>oes</sub> | OE Setup Time | 2 | | μs | | tovel | tos | Data Setup Time | 2 | | μs | | t <sub>ghax</sub> | t <sub>ah</sub> | Address Hold Time | 0 | | μs | | t <sub>EHDX</sub> | t <sub>oH</sub> | Data Hold Time | 2 | | μs | | t <sub>GHQZ</sub> | t <sub>DFP</sub> | Output Enable to Output Float Delay | 0 | 130 | ns | | t <sub>vps</sub> | t <sub>vps</sub> | V <sub>PP</sub> Setup Time | 2 | | μs | | t <sub>ELEH1</sub> | t <sub>PW</sub> | PGM Program Pulse Width | 95 | 105 | μs | | t <sub>vcs</sub> | t <sub>vcs</sub> | V <sub>cc</sub> Setup Time | 2 | | μs | | t <sub>ELPL</sub> | t <sub>ces</sub> | CE Setup Time | 2 | | μs | | t <sub>GLQV</sub> | t <sub>oe</sub> | Data Valid from OE | | 150 | ns | #### Notes: 1. $V_{co}$ must be applied simultaneously or before $V_{pp}$ , and removed simultaneously or after $V_{pp}$ . 3. Programming characteristics are sampled but not 100% tested at worst-case conditions. When programming the Am27C040, a 0.1-μF capacitor is required across V<sub>pp</sub> and ground to suppress spurious voltage transients that may damage the device. ## FLASHRITE PROGRAMMING ALGORITHM WAVEFORM (Notes 1 and 2) Notes: 14971-006B - 1. The input timing reference level is 0.8 V for a $V_{IL}$ and 2 V for a $V_{IH}$ . 2. $t_{OE}$ and $t_{DFP}$ are characteristics of the device but must be accommodated by the programmer.