MC68HC908JL8 MC68HC908JK8 Technical Data # M68HC08 Microcontrollers MC68HC908JL8/D Rev. 2, 12/2002 MOTOROLA.COM/SEMICONDUCTORS # MC68HC908JL8 MC68HC908JK8 ## **Technical Data** Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. Motorola and the Stylized M logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. © Motorola, Inc., 2002 Technical Data MC68HC908JL8 — Rev. 2.0 MOTOROLA 3 ## **Revision History** To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: http://motorola.com/semiconductors/ The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location. ## **Revision History** | Date | Revision<br>Level | Description | Page<br>Number(s) | |----------|-------------------|------------------------|-------------------| | Dec 2002 | 2 | First general release. | _ | Technical Data MC68HC908JL8 — Rev. 2.0 4 MOTOROLA ## **List of Sections** | Section 1. General Description | |---------------------------------------------------------------------| | Section 2. Memory Map35 | | Section 3. Random-Access Memory (RAM)47 | | Section 4. FLASH Memory (FLASH)49 | | Section 5. Configuration and Mask Option Registers (CONFIG & MOR)59 | | Section 6. Central Processor Unit (CPU)65 | | Section 7. System Integration Module (SIM)85 | | Section 8. Oscillator (OSC)109 | | Section 9. Monitor ROM (MON)117 | | Section 10. Timer Interface Module (TIM) | | Section 11. Serial Communications Interface (SCI)169 | | Section 12. Analog-to-Digital Converter (ADC)207 | | Section 13. Input/Output (I/O) Ports217 | | Section 14. External Interrupt (IRQ)235 | | Section 15. Keyboard Interrupt Module (KBI)241 | | <b>Section 16. Computer Operating Properly (COP)249</b> | | Section 17. Low Voltage Inhibit (LVI)255 | | Section 18. Break Module (BREAK)259 | | Section 19. Electrical Specifications267 | | Section 20. Mechanical Specifications | | Section 21. Ordering Information285 | | | MC68HC908JL8 — Rev. 2.0 # List of Sections Technical Data MC68HC908JL8 — Rev. 2.0 MC68HC908JL8 — Rev. 2.0 ## **Table of Contents** Technical Data ## **Section 1. General Description** 1.1 1.2 1.3 1.4 1.5 Pin Assignments......31 1.6 Section 2. Memory Map 2.1 2.2 2.3 2.4 **Section 3. Random-Access Memory (RAM)** 3.1 3.2 3.3 Section 4. FLASH Memory (FLASH) 4.1 4.2 4.3 | 4.4 | FLASH Control Register | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------| | 4.5 | FLASH Page Erase Operation | | 4.6 | FLASH Mass Erase Operation | | 4.7 | FLASH Program Operation54 | | 4.8<br>4.8.1 | FLASH Block Protection | | Se | ction 5. Configuration and Mask Option Registers (CONFIG & MOR) | | 5.1 | Contents | | 5.2 | Introduction | | 5.3 | Functional Description | | 5.4 | Configuration Register 1 (CONFIG1) | | 5.5 | Configuration Register 2 (CONFIG2) | | 5.6 | Mask Option Register (MOR) | | | Section 6. Central Processor Unit (CPU) | | 6.1 | Contents | | 6.2 | Introduction | | 6.3 | Features | | 6.4<br>6.4.1<br>6.4.2<br>6.4.3<br>6.4.4<br>6.4.5 | CPU Registers66Accumulator67Index Register68Stack Pointer68Program Counter69Condition Code Register70 | | 6.5 | Arithmetic/Logic Unit (ALU)72 | | 6.6<br>6.6.1<br>6.6.2 | Low-Power Modes.72Wait Mode.72Stop Mode.72 | | Technical Data | MC68HC908JL8 — Rev. 2.0 | | 6.7 | CPU During Break Interrupts | 73 | |----------------|--------------------------------------------|-----| | 6.8 I | Instruction Set Summary | 73 | | 6.9 | Opcode Map | 73 | | | Section 7. System Integration Module (SIM) | | | 7.1 | Contents | 85 | | 7.2 I | ntroduction | 86 | | 7.3 S | SIM Bus Clock Control and Generation | | | 7.3.1 | Bus Timing | | | 7.3.3 | Clocks in Stop Mode and Wait Mode | | | 7.4 F<br>7.4.1 | Reset and System Initialization | | | 7.4.1 | Active Resets from Internal Sources | | | 7.4.2.1 | Power-On Reset | | | 7.4.2.2 | Computer Operating Properly (COP) Reset | | | 7.4.2.3 | Illegal Opcode Reset | | | 7.4.2.4 | Illegal Address Reset | 93 | | 7.4.2.5 | Low-Voltage Inhibit (LVI) Reset | 94 | | 7.5 | SIM Counter | 94 | | 7.5.1 | SIM Counter During Power-On Reset | 94 | | 7.5.2 | SIM Counter During Stop Mode Recovery | 94 | | 7.5.3 | SIM Counter and Reset States | 95 | | 7.6 E | Exception Control | 95 | | 7.6.1 | Interrupts | 95 | | 7.6.1.1 | Hardware Interrupts | 97 | | 7.6.1.2 | SWI Instruction | | | 7.6.2 | Interrupt Status Registers | | | 7.6.2.1 | Interrupt Status Register 1 | | | 7.6.2.2 | Interrupt Status Register 2 | | | 7.6.2.3 | Interrupt Status Register 3 | | | 7.6.3 | Reset | | | 7.6.4 | Break Interrupts | | | 7.6.5 | Status Flag Protection in Break Mode | 102 | **Technical Data** | 7.7<br>7.7.1<br>7.7.2 | Low-Power Modes 102 Wait Mode 102 Stop Mode 104 | |-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | 7.8<br>7.8.1<br>7.8.2<br>7.8.3 | SIM Registers | | | Section 8. Oscillator (OSC) | | 8.1 | Contents | | 8.2 | Introduction | | 8.3<br>8.3.1<br>8.3.2 | Oscillator Selection111XTAL Oscillator112RC Oscillator113 | | 8.4 | Internal Oscillator | | 8.5<br>8.5.1<br>8.5.2<br>8.5.3<br>8.5.4<br>8.5.5<br>8.5.6<br>8.5.7<br>8.5.8 | I/O Signals | | 8.6<br>8.6.1<br>8.6.2 | Low Power Modes | | 8.7 | Oscillator During Break Mode116 | | | Section 9. Monitor ROM (MON) | | 9.1 | Contents | | 9.2 | Introduction | MC68HC908JL8 — Rev. 2.0 | 9.3 | Features | |-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9.4<br>9.4.1<br>9.4.2<br>9.4.3<br>9.4.4<br>9.4.5<br>9.4.6 | Functional Description118Entering Monitor Mode120Baud Rate123Data Format124Echoing124Break Signal125Commands125 | | 9.5 | Security129 | | 9.6<br>9.6.1<br>9.6.2<br>9.6.3<br>9.6.4<br>9.6.5<br>9.6.6<br>9.6.7<br>9.6.8 | ROM-Resident Routines 130 PRGRNGE 133 ERARNGE 135 LDRNGE 136 MON_PRGRNGE 137 MON_ERARNGE 138 MON_LDRNGE 139 EE_WRITE 140 EE_READ 143 | | | | | | Section 10. Timer Interface Module (TIM) | | 10.1 | Section 10. Timer Interface Module (TIM) Contents | | 10.1 | , | | | Contents | | 10.2<br>10.3<br>10.4 | Contents .145 Introduction .146 Features .146 Pin Name Conventions .147 | | 10.2 | Contents | | 10.6 Interrupts | 157 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------| | 10.7 Low-Power Modes10.7.1 Wait Mode10.7.2 Stop Mode | 158 | | 10.8 TIM During Break Interrupts | 158 | | 10.9 I/O Signals | 159 | | 10.10 I/O Registers 10.10.1 TIM Status and Control Register 10.10.2 TIM Counter Registers 10.10.3 TIM Counter Modulo Registers 10.10.4 TIM Channel Status and Control Registers 10.10.5 TIM Channel Registers | 160<br>162<br>163 | | Section 11. Serial Communications Interface (SC | <b>(</b> | | | • | | 11.1 Contents | 169 | | 11.1 Contents 11.2 Introduction | | | | 170 | | 11.2Introduction11.3Features11.4Pin Name Conventions | 170 | | 11.2 Introduction 11.3 Features | 170172172175175177178178179179180 | 12 | 11.5.3.3 Data Sampling 182 11.5.3.4 Framing Errors 184 11.5.3.5 Baud Rate Tolerance 184 11.5.3.6 Receiver Wakeup 187 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11.5.3.7 Receiver Interrupts | | 11.6 Low-Power Modes 189 11.6.1 Wait Mode 189 11.6.2 Stop Mode 189 | | 11.7 SCI During Break Module Interrupts189 | | 11.8 I/O Signals 190 11.8.1 TxD (Transmit Data) 190 11.8.2 RxD (Receive Data) 190 | | 11.9 I/O Registers. 190 11.9.1 SCI Control Register 1 191 11.9.2 SCI Control Register 2 194 11.9.3 SCI Control Register 3 196 11.9.4 SCI Status Register 1 199 11.9.5 SCI Status Register 2 203 11.9.6 SCI Data Register 204 11.9.7 SCI Baud Rate Register 204 | | Section 12. Analog-to-Digital Converter (ADC) | | 12.1 Contents | | 12.2 Introduction | | 12.3 Features | | 12.4 Functional Description 208 12.4.1 ADC Port I/O Pins 209 12.4.2 Voltage Conversion 210 12.4.3 Conversion Time 210 12.4.4 Continuous Conversion 210 12.4.5 Accuracy and Precision 211 | | 12.5 Interrupts 211 | | | ow-Power Modes | |------------------|---------------------------------------| | 12.6.1 | Wait Mode | | 12.6.2 | Stop Mode | | | O Signals | | 12.7.1 | ADC Voltage In (ADCVIN) | | | O Registers212 | | 12.8.1 | ADC Status and Control Register | | 12.8.2<br>12.8.3 | ADC Input Clock Posister | | 12.0.3 | ADC Input Clock Register | | | Section 13. Input/Output (I/O) Ports | | 13.1 C | Contents | | 13.2 lı | ntroduction217 | | 13.3 F | Port A | | 13.3.1 | Port A Data Register (PTA)220 | | 13.3.2 | Data Direction Register A (DDRA) | | 13.3.3 | Port A Input Pull-Up Enable Registers | | 13.4 F | Port B | | 13.4.1 | Port B Data Register (PTB) | | 13.4.2 | Data Direction Register B (DDRB) | | | Port D | | 13.5.1 | Port D Data Register (PTD) | | 13.5.2<br>13.5.3 | Data Direction Register D (DDRD) | | | | | | Port E | | 13.6.1<br>13.6.2 | Port E Data Register (PTE) | | 10.0.2 | Data Direction Register E (DDRE)232 | | | Section 14. External Interrupt (IRQ) | | 14.1 C | Contents | | 14.2 lı | ntroduction235 | | 14.3 F | eatures | | | MC68HC908JL8 — Rev. 2.0 | | | | Technical Data | 14.4 Functional Description 236 14.4.1 IRQ Pin 237 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14.5 IRQ Module During Break Interrupts | | 14.6 IRQ Status and Control Register (INTSCR) | | Section 15. Keyboard Interrupt Module (KBI) | | 15.1 Contents | | 15.2 Introduction | | 15.3 Features | | 15.4 I/O Pins | | 15.5 Functional Description | | 15.6Keyboard Interrupt Registers | | 15.7 Low-Power Modes .247 15.7.1 Wait Mode .247 15.7.2 Stop Mode .247 | | 15.8 Keyboard Module During Break Interrupts | | Section 16. Computer Operating Properly (COP) | | 16.1 Contents | | 16.2 Introduction | | 16.3 Functional Description | | 16.4 I/O Signals .251 16.4.1 ICLK .251 16.4.2 COPCTL Write .251 16.4.3 Power-On Reset .251 16.4.4 Internal Reset .251 16.4.5 Reset Vector Fetch .252 16.4.6 COPD (COP Disable) .252 | | | MC68HC908JL8 — Rev. 2.0 | 16.4.7 COPRS (COP Rate Select) | 252 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 16.5 COP Control Register | 253 | | 16.6 Interrupts | 253 | | 16.7 Monitor Mode | 253 | | 16.8 Low-Power Modes216.8.1 Wait Mode216.8.2 Stop Mode2 | 253 | | 16.9 COP Module During Break Mode | 254 | | Section 17. Low Voltage Inhibit (LVI) | | | 17.1 Contents | 255 | | 17.2 Introduction | 255 | | 17.3 Features | 255 | | 17.4 Functional Description | 256 | | 17.5 LVI Control Register (CONFIG2/CONFIG1) | 257 | | 17.6 Low-Power Modes 2 17.6.1 Wait Mode 2 17.6.2 Stop Mode 2 | 258 | | Section 18. Break Module (BREAK) | | | 18.1 Contents | 259 | | 18.2 Introduction | 259 | | 18.3 Features | 260 | | 18.4 Functional Description218.4.1 Flag Protection During Break Interrupts218.4.2 CPU During Break Interrupts218.4.3 TIM During Break Interrupts218.4.4 COP During Break Interrupts2 | 262<br>262<br>262 | | 18.5 Break Module Registers | | | MC68HC908JL8 — Rev. | 2.0 | Technical Data | 18.5.2<br>18.5.3 | Break Status Register264 | |------------------|-----------------------------------------------| | 18.6.1 | Low-Power Modes | | 18.6.2 | Stop Mode | | 19.1 | Contents | | 19.2 | Introduction | | 19.3 | Absolute Maximum Ratings | | 19.4 | Functional Operating Range269 | | 19.5 | Thermal Characteristics | | 19.6 | 5V DC Electrical Characteristics270 | | 19.7 | 5V Control Timing271 | | 19.8 | 5V Oscillator Characteristics | | 19.9 | 3V DC Electrical Characteristics273 | | 19.10 | 3V Control Timing274 | | 19.11 | 3V Oscillator Characteristics | | 19.12 | Typical Supply Currents | | 19.13 | Timer Interface Module Characteristics | | 19.14 | ADC Characteristics | | 19.15 | Memory Characteristics | | | Section 20. Mechanical Specifications | | 20.1 | Contents | | 20.2 | Introduction | | 20.3 | 20-Pin Plastic Dual In-Line Package (PDIP)280 | | | | MC68HC908JL8 — Rev. 2.0 | 20.4 | 20-Pin Small Outline Integrated Circuit Package (SOIC) 280 | |------|------------------------------------------------------------| | 20.5 | 28-Pin Plastic Dual In-Line Package (PDIP) | | 20.6 | 28-Pin Small Outline Integrated Circuit Package (SOIC) 281 | | 20.7 | 32-Pin Shrink Dual In-Line Package (SDIP)282 | | 20.8 | 32-Pin Low-Profile Quad Flat Pack (LQFP) | | | Section 21. Ordering Information | | 21.1 | Contents | | 21.2 | Introduction | | 21.3 | MC Order Numbers | Technical Data **MOTOROLA** # **List of Figures** | Figure | e Title | Page | |--------|--------------------------------------|------| | 1-1 | MC68HC908JL8 Block Diagram | 30 | | 1-2 | 32-Pin LQFP Pin Assignment | 31 | | 1-3 | 32-Pin SDIP Pin Assignment | 31 | | 1-4 | 28-Pin PDIP/SOIC Pin Assignment | 32 | | 1-5 | 20-Pin PDIP/SOIC Pin Assignment | 32 | | 2-1 | Memory Map | | | 2-2 | Control, Status, and Data Registers | 38 | | 4-1 | FLASH I/O Register Summary | 50 | | 4-2 | FLASH Control Register (FLCR) | 51 | | 4-3 | FLASH Programming Flowchart | 55 | | 4-4 | FLASH Block Protect Register (FLBPR) | 57 | | 5-1 | CONFIG Registers Summary | | | 5-2 | Configuration Register 1 (CONFIG1) | | | 5-3 | Configuration Register 2 (CONFIG2) | | | 5-4 | Mask Option Register (MOR) | 63 | | 6-1 | CPU Registers | 67 | | 6-2 | Accumulator (A) | 67 | | 6-3 | Index Register (H:X) | 68 | | 6-4 | Stack Pointer (SP) | 69 | | 6-5 | Program Counter (PC) | | | 6-6 | Condition Code Register (CCR) | 70 | | 7-1 | SIM Block Diagram | 87 | | 7-2 | SIM I/O Register Summary | 88 | | 7-3 | SIM Clock Signals | 89 | | 7-4 | External Reset Timing | 90 | 19 | Figure | e litle | Page | |--------|---------------------------------------------|----------| | 7-5 | Internal Reset Timing | 91 | | 7-6 | Sources of Internal Reset | 91 | | 7-7 | POR Recovery | 92 | | 7-8 | Interrupt Processing | 96 | | 7-9 | Interrupt Entry | 97 | | 7-10 | Interrupt Recovery | 97 | | 7-11 | Interrupt Recognition Example | 98 | | 7-12 | Interrupt Status Register 1 (INT1) | 100 | | 7-13 | Interrupt Status Register 2 (INT2) | 100 | | 7-14 | Interrupt Status Register 3 (INT3) | 101 | | 7-15 | Wait Mode Entry Timing | 103 | | 7-16 | Wait Recovery from Interrupt or Break | 103 | | 7-17 | Wait Recovery from Internal Reset | 103 | | 7-18 | Stop Mode Entry Timing | 104 | | 7-19 | Stop Mode Recovery from Interrupt or Break | 105 | | 7-20 | Break Status Register (BSR) | 105 | | 7-21 | Reset Status Register (RSR) | 107 | | 7-22 | Break Flag Control Register (BFCR) | 108 | | 8-1 | Mask Option Register (MOR) | 111 | | 8-2 | XTAL Oscillator External Connections | 112 | | 8-3 | RC Oscillator External Connections | 113 | | 8-4 | Internal Oscillator | 114 | | 9-1 | Monitor Mode Circuit | 119 | | 9-2 | Low-Voltage Monitor Mode Entry Flowchart | | | 9-3 | Monitor Data Format | 124 | | 9-4 | Sample Monitor Waveforms | 124 | | 9-5 | Read Transaction | 124 | | 9-6 | Break Transaction | | | 9-7 | Monitor Mode Entry Timing | | | 9-8 | Data Block Format for ROM-Resident Routines | 132 | | 9-9 | EE_WRITE FLASH Memory Usage | 141 | | 10-1 | TIM Block Diagram | 148 | | 10-2 | TIM I/O Register Summary | 149 | | 10-3 | PWM Period and Pulse Width | 154 | | | MC68HC908.II 8 - | _ Rev 20 | | Figure | e Title | Page | |--------|--------------------------------------------------|------| | 10-4 | TIM Status and Control Register (TSC) | 160 | | 10-5 | TIM Counter Registers High (TCNTH) | | | 10-6 | TIM Counter Registers Low (TCNTL) | | | 10-7 | TIM Counter Modulo Register High (TMODH) | | | 10-8 | TIM Counter Modulo Register Low (TMODL) | | | 10-9 | TIM Channel 0 Status and Control Register (TSC0) | 164 | | 10-10 | TIM Channel 1 Status and Control Register (TSC1) | 164 | | 10-11 | CHxMAX Latency | 167 | | 10-12 | TIM Channel 0 Register High (TCH0H) | 168 | | 10-13 | TIM Channel 0 Register Low (TCH0L) | 168 | | 10-14 | TIM Channel 1 Register High (TCH1H) | 168 | | 10-15 | TIM Channel 1 Register Low (TCH1L) | 168 | | | | | | 11-1 | SCI Module Block Diagram | 173 | | 11-2 | SCI I/O Register Summary | 174 | | 11-3 | SCI Data Formats | 175 | | 11-4 | SCI Transmitter | 176 | | 11-5 | SCI Receiver Block Diagram | 181 | | 11-6 | Receiver Data Sampling | 182 | | 11-7 | Slow Data | 185 | | 11-8 | Fast Data | 186 | | 11-9 | SCI Control Register 1 (SCC1) | 191 | | 11-10 | SCI Control Register 2 (SCC2) | 194 | | 11-11 | SCI Control Register 3 (SCC3) | 197 | | 11-12 | SCI Status Register 1 (SCS1) | 199 | | 11-13 | Flag Clearing Sequence | 202 | | 11-14 | SCI Status Register 2 (SCS2) | 203 | | | SCI Data Register (SCDR) | | | 11-16 | SCI Baud Rate Register (SCBR) | 204 | | | | | | 12-1 | ADC I/O Register Summary | | | 12-2 | ADC Block Diagram | | | 12-3 | ADC Status and Control Register (ADSCR) | | | 12-4 | ADC Data Register (ADR) | | | 12-5 | ADC Input Clock Register (ADICLK) | 215 | | 40.4 | NO Dest Desistan Occurrence | 040 | | 13-1 | I/O Port Register Summary | 218 | | | | | | 13-2 Port A Data Register (PTA) | | Figure | e Title | Page | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|-----------------------------------------------|---------------| | 13-4 Port A I/O Circuit .222 13-5 Port A Input Pull-up Enable Register (PTAPUE) .223 13-6 PTA7 Input Pull-up Enable Register (PTAPUE) .223 13-7 Port B Data Register (PTB) .224 13-8 Data Direction Register B (DDRB) .225 13-9 Port B I/O Circuit .225 13-10 Port D Data Register (PTD) .227 13-11 Data Direction Register D (DDRD) .228 13-12 Port D I/O Circuit .229 13-13 Port D Control Register (PDCR) .230 13-14 Port E Data Register (PTE) .231 13-15 Data Direction Register E (DDRE) .232 13-16 Port E I/O Circuit .233 13-16 Port E I/O Circuit .233 14-1 IRQ Module Block Diagram .237 14-2 IRQ I/O Register Summary .237 14-3 IRQ Status and Control Register (INTSCR) .239 14-4 Configuration Register Summary .242 15-1 KBI I/O Register Summary .244 15-2 Keyboard Interrupt Block Diagram | | 13-2 | Port A Data Register (PTA) | 220 | | 13-5 Port A Input Pull-up Enable Register (PTAPUE) 223 13-6 PTA7 Input Pull-up Enable Register (PTA7PUE) 223 13-7 Port B Data Register (PTB) 224 13-8 Data Direction Register B (DDRB) 225 13-9 Port B I/O Circuit 225 13-10 Port D Data Register (PTD) 227 13-11 Data Direction Register D (DDRD) 228 13-12 Port D I/O Circuit 229 13-13 Port D Control Register (PDCR) 230 13-14 Port E Data Register (PTE) 231 13-15 Data Direction Register E (DDRE) 232 13-16 Port E I/O Circuit 233 14-1 IRQ Module Block Diagram 237 14-2 IRQ I/O Register Summary 237 14-3 IRQ Status and Control Register (INTSCR) 239 14-4 Configuration Register Summary 242 15-1 KBI I/O Register Summary 242 15-2 Keyboard Interrupt Block Diagram 243 15-3 Keyboard Status and Control Register (KBSCR) 246 15-4 Keyboard Interrup | | 13-3 | Data Direction Register A (DDRA) | 221 | | 13-6 PTA7 Input Pull-up Enable Register (PTA7PUE) .223 13-7 Port B Data Register (PTB) .224 13-8 Data Direction Register B (DDRB) .225 13-9 Port B I/O Circuit .225 13-10 Port D Data Register (PTD) .227 13-11 Data Direction Register D (DDRD) .228 13-12 Port D I/O Circuit .229 13-13 Port D Control Register (PDCR) .230 13-14 Port E Data Register (PTE) .231 13-15 Data Direction Register E (DDRE) .232 13-16 Port E I/O Circuit .233 14-1 IRQ Module Block Diagram .237 14-2 IRQ I/O Register Summary .237 14-3 IRQ Status and Control Register (INTSCR) .239 14-4 Configuration Register 2 (CONFIG2) .240 15-1 KBI I/O Register Summary .242 15-2 Keyboard Interrupt Block Diagram .243 15-3 Keyboard Status and Control Register (KBSCR) .246 15-4 Keyboard Interrupt Enable Register (KBIER) .247 16-1 < | | 13-4 | Port A I/O Circuit | 222 | | 13-7 Port B Data Register (PTB) .224 13-8 Data Direction Register B (DDRB) .225 13-9 Port B I/O Circuit .225 13-10 Port D Data Register (PTD) .227 13-11 Data Direction Register D (DDRD) .228 13-12 Port D I/O Circuit .229 13-13 Port D Control Register (PDCR) .230 13-14 Port E Data Register (PTE) .231 13-15 Data Direction Register E (DDRE) .232 13-16 Port E I/O Circuit .233 14-1 IRQ Module Block Diagram .237 14-2 IRQ I/O Register Summary .237 14-3 IRQ Status and Control Register (INTSCR) .239 14-4 Configuration Register 2 (CONFIG2) .240 15-1 KBI I/O Register Summary .242 15-2 Keyboard Interrupt Block Diagram .243 15-3 Keyboard Interrupt Enable Register (KBSCR) .246 15-4 Keyboard Interrupt Enable Register (KBIER) .247 16-1 COP Block Diagram .250 16-2 Configuration Register (CO | | 13-5 | Port A Input Pull-up Enable Register (PTAPUE) | 223 | | 13-8 Data Direction Register B (DDRB) .225 13-9 Port B I/O Circuit .225 13-10 Port D D Data Register (PTD) .227 13-11 Data Direction Register D (DDRD) .228 13-12 Port D I/O Circuit .229 13-13 Port D Control Register (PDCR) .230 13-14 Port E Data Register (PTE) .231 13-15 Data Direction Register E (DDRE) .232 13-16 Port E I/O Circuit .233 14-1 IRQ Module Block Diagram .237 14-2 IRQ I/O Register Summary .237 14-3 IRQ Status and Control Register (INTSCR) .239 14-4 Configuration Register 2 (CONFIG2) .240 15-1 KBI I/O Register Summary .242 15-2 Keyboard Interrupt Block Diagram .243 15-3 Keyboard Status and Control Register (KBSCR) .246 15-4 Keyboard Interrupt Enable Register (KBIER) .247 16-1 COP Block Diagram .250 16-2 Configuration Register 1 (CONFIG1) .252 16-3 COP Control Re | | 13-6 | PTA7 Input Pull-up Enable Register (PTA7PUE) | 223 | | 13-9 Port B I/O Circuit. .225 13-10 Port D Data Register (PTD) .227 13-11 Data Direction Register D (DDRD) .228 13-12 Port D I/O Circuit. .229 13-13 Port D Control Register (PDCR) .230 13-14 Port E Data Register (PTE) .231 13-15 Data Direction Register E (DDRE) .232 13-16 Port E I/O Circuit. .233 14-1 IRQ Module Block Diagram .237 14-2 IRQ I/O Register Summary. .237 14-3 IRQ Status and Control Register (INTSCR) .239 14-4 Configuration Register 2 (CONFIG2) .240 15-1 KBI I/O Register Summary .242 15-2 Keyboard Interrupt Block Diagram .243 15-3 Keyboard Status and Control Register (KBSCR) .246 15-4 Keyboard Interrupt Enable Register (KBIER) .247 16-1 COP Block Diagram .250 16-2 Configuration Register 1 (CONFIG1) .252 16-3 COP Control Register (COPCTL) .253 17-1 LVI Module Bloc | | 13-7 | Port B Data Register (PTB) | 224 | | 13-10 Port D Data Register (PTD) 227 13-11 Data Direction Register D (DDRD) 228 13-12 Port D I/O Circuit 229 13-13 Port D Control Register (PDCR) 230 13-14 Port E Data Register (PTE) 231 13-15 Data Direction Register E (DDRE) 232 13-16 Port E I/O Circuit 233 14-1 IRQ Module Block Diagram 237 14-2 IRQ I/O Register Summary 237 14-3 IRQ Status and Control Register (INTSCR) 239 14-4 Configuration Register 2 (CONFIG2) 240 15-1 KBI I/O Register Summary 242 15-2 Keyboard Interrupt Block Diagram 243 15-3 Keyboard Status and Control Register (KBSCR) 246 15-4 Keyboard Interrupt Enable Register (KBIER) 247 16-1 COP Block Diagram 250 16-2 Configuration Register 1 (CONFIG1) 252 16-3 COP Control Register (COPCTL) 253 17-1 LVI Module Block Diagram 256 17-2 Configuration Register 1 (CONFIG2) 257 17-3 Configuration Register 1 (CONFIG1) 257 18-1 Break Module Block Diagram 261 18-2 Break I/O Register Summary 261 | | 13-8 | Data Direction Register B (DDRB) | 225 | | 13-11 Data Direction Register D (DDRD) 228 13-12 Port D I/O Circuit. 229 13-13 Port D Control Register (PDCR) 230 13-14 Port E Data Register (PTE) 231 13-15 Data Direction Register E (DDRE) 232 13-16 Port E I/O Circuit 233 14-1 IRQ Module Block Diagram 237 14-2 IRQ I/O Register Summary 237 14-3 IRQ Status and Control Register (INTSCR) 239 14-4 Configuration Register 2 (CONFIG2) 240 15-1 KBI I/O Register Summary 242 15-2 Keyboard Interrupt Block Diagram 243 15-3 Keyboard Status and Control Register (KBSCR) 246 15-4 Keyboard Interrupt Enable Register (KBIER) 247 16-1 COP Block Diagram 250 16-2 Configuration Register 1 (CONFIG1) 252 16-3 COP Control Register (COPCTL) 253 17-1 LVI Module Block Diagram 256 17-2 Configuration Register 1 (CONFIG2) 257 17-3 Configuration Register 1 (CONFIG1) 257 18-1 Break Module Block Diagram 261 18-2 Break I/O Register Summary 261 18-3 Break Status and Control Register (BRKSCR) 263 | | 13-9 | Port B I/O Circuit | 225 | | 13-12 Port D I/O Circuit. 229 13-13 Port D Control Register (PDCR). 230 13-14 Port E Data Register (PTE) 231 13-15 Data Direction Register E (DDRE) 232 13-16 Port E I/O Circuit 233 14-1 IRQ Module Block Diagram 237 14-2 IRQ I/O Register Summary 237 14-3 IRQ Status and Control Register (INTSCR) 239 14-4 Configuration Register 2 (CONFIG2) 240 15-1 KBI I/O Register Summary 242 15-2 Keyboard Interrupt Block Diagram 243 15-3 Keyboard Status and Control Register (KBSCR) 246 15-4 Keyboard Interrupt Enable Register (KBIER) 247 16-1 COP Block Diagram 250 16-2 Configuration Register 1 (CONFIG1) 252 16-3 COP Control Register (COPCTL) 253 17-1 LVI Module Block Diagram 256 17-2 Configuration Register 1 (CONFIG1) 257 17-3 Configuration Register 1 (CONFIG1) 257 18-1 Break Module Block Diagram 261 18-2 Break I/O Register Summary 261 18-3 Break Status and Control Register (BRKSCR) 263 | | 13-10 | Port D Data Register (PTD) | 227 | | 13-13 Port D Control Register (PDCR) 230 13-14 Port E Data Register (PTE) 231 13-15 Data Direction Register E (DDRE) 232 13-16 Port E I/O Circuit 233 14-1 IRQ Module Block Diagram 237 14-2 IRQ I/O Register Summary 237 14-3 IRQ Status and Control Register (INTSCR) 239 14-4 Configuration Register 2 (CONFIG2) 240 15-1 KBI I/O Register Summary 242 15-2 Keyboard Interrupt Block Diagram 243 15-3 Keyboard Status and Control Register (KBSCR) 246 15-4 Keyboard Interrupt Enable Register (KBIER) 247 16-1 COP Block Diagram 250 16-2 Configuration Register 1 (CONFIG1) 252 16-3 COP Control Register (COPCTL) 253 17-1 LVI Module Block Diagram 256 17-2 Configuration Register 2 (CONFIG2) 257 17-3 Configuration Register 1 (CONFIG1) 257 18-1 Break Module Block Diagram 261 18-2 Break I/O Register Summary 261 18-3 Break Status and Control Register (BRKSCR) 263 | | 13-11 | Data Direction Register D (DDRD) | 228 | | 13-14 Port E Data Register (PTE) .231 13-15 Data Direction Register E (DDRE) .232 13-16 Port E I/O Circuit .233 14-1 IRQ Module Block Diagram .237 14-2 IRQ I/O Register Summary .237 14-3 IRQ Status and Control Register (INTSCR) .239 14-4 Configuration Register 2 (CONFIG2) .240 15-1 KBI I/O Register Summary .242 15-2 Keyboard Interrupt Block Diagram .243 15-3 Keyboard Status and Control Register (KBSCR) .246 15-4 Keyboard Interrupt Enable Register (KBIER) .247 16-1 COP Block Diagram .250 16-2 Configuration Register 1 (CONFIG1) .252 16-3 COP Control Register (COPCTL) .253 17-1 LVI Module Block Diagram .256 17-2 Configuration Register 2 (CONFIG2) .257 17-3 Configuration Register 1 (CONFIG1) .257 18-1 Break Module Block Diagram .261 18-2 Break I/O Register Summary .261 18-3 Break Status and Control Register (BRKSCR) .263 | | 13-12 | Port D I/O Circuit | 229 | | 13-15 Data Direction Register E (DDRE) .232 13-16 Port E I/O Circuit .233 14-1 IRQ Module Block Diagram .237 14-2 IRQ I/O Register Summary .237 14-3 IRQ Status and Control Register (INTSCR) .239 14-4 Configuration Register 2 (CONFIG2) .240 15-1 KBI I/O Register Summary .242 15-2 Keyboard Interrupt Block Diagram .243 15-3 Keyboard Status and Control Register (KBSCR) .246 15-4 Keyboard Interrupt Enable Register (KBIER) .247 16-1 COP Block Diagram .250 16-2 Configuration Register 1 (CONFIG1) .252 16-3 COP Control Register (COPCTL) .253 17-1 LVI Module Block Diagram .256 17-2 Configuration Register 2 (CONFIG2) .257 17-3 Configuration Register 1 (CONFIG1) .257 18-1 Break Module Block Diagram .261 18-2 Break I/O Register Summary .261 18-3 Break Status and Control Register (BRKSCR) .263 | | 13-13 | Port D Control Register (PDCR) | 230 | | 13-16 Port E I/O Circuit .233 14-1 IRQ Module Block Diagram .237 14-2 IRQ I/O Register Summary .237 14-3 IRQ Status and Control Register (INTSCR) .239 14-4 Configuration Register 2 (CONFIG2) .240 15-1 KBI I/O Register Summary .242 15-2 Keyboard Interrupt Block Diagram .243 15-3 Keyboard Status and Control Register (KBSCR) .246 15-4 Keyboard Interrupt Enable Register (KBIER) .247 16-1 COP Block Diagram .250 16-2 Configuration Register 1 (CONFIG1) .252 16-3 COP Control Register (COPCTL) .253 17-1 LVI Module Block Diagram .256 17-2 Configuration Register 2 (CONFIG2) .257 17-3 Configuration Register 1 (CONFIG1) .257 18-1 Break Module Block Diagram .261 18-2 Break I/O Register Summary .261 18-3 Break Status and Control Register (BRKSCR) .263 | | 13-14 | Port E Data Register (PTE) | 231 | | 14-1 IRQ Module Block Diagram 237 14-2 IRQ I/O Register Summary 237 14-3 IRQ Status and Control Register (INTSCR) 239 14-4 Configuration Register 2 (CONFIG2) 240 15-1 KBI I/O Register Summary 242 15-2 Keyboard Interrupt Block Diagram 243 15-3 Keyboard Status and Control Register (KBSCR) 246 15-4 Keyboard Interrupt Enable Register (KBIER) 247 16-1 COP Block Diagram 250 16-2 Configuration Register 1 (CONFIG1) 252 16-3 COP Control Register (COPCTL) 253 17-1 LVI Module Block Diagram 256 17-2 Configuration Register 2 (CONFIG2) 257 17-3 Configuration Register 1 (CONFIG1) 257 18-1 Break Module Block Diagram 261 18-2 Break I/O Register Summary 261 18-3 Break Status and Control Register (BRKSCR) 263 | | 13-15 | Data Direction Register E (DDRE) | 232 | | 14-2 IRQ I/O Register Summary. 237 14-3 IRQ Status and Control Register (INTSCR). 239 14-4 Configuration Register 2 (CONFIG2). 240 15-1 KBI I/O Register Summary. 242 15-2 Keyboard Interrupt Block Diagram. 243 15-3 Keyboard Status and Control Register (KBSCR). 246 15-4 Keyboard Interrupt Enable Register (KBIER). 247 16-1 COP Block Diagram. 250 16-2 Configuration Register 1 (CONFIG1). 252 16-3 COP Control Register (COPCTL). 253 17-1 LVI Module Block Diagram. 256 17-2 Configuration Register 2 (CONFIG2). 257 17-3 Configuration Register 1 (CONFIG1). 257 18-1 Break Module Block Diagram. 261 18-2 Break I/O Register Summary. 261 18-3 Break Status and Control Register (BRKSCR). 263 | | 13-16 | Port E I/O Circuit | 233 | | 14-3 IRQ Status and Control Register (INTSCR) 239 14-4 Configuration Register 2 (CONFIG2) 240 15-1 KBI I/O Register Summary 242 15-2 Keyboard Interrupt Block Diagram 243 15-3 Keyboard Status and Control Register (KBSCR) 246 15-4 Keyboard Interrupt Enable Register (KBIER) 247 16-1 COP Block Diagram 250 16-2 Configuration Register 1 (CONFIG1) 252 16-3 COP Control Register (COPCTL) 253 17-1 LVI Module Block Diagram 256 17-2 Configuration Register 2 (CONFIG2) 257 17-3 Configuration Register 1 (CONFIG1) 257 18-1 Break Module Block Diagram 261 18-2 Break I/O Register Summary 261 18-3 Break Status and Control Register (BRKSCR) 263 | | 14-1 | IRQ Module Block Diagram | 237 | | 14-3 IRQ Status and Control Register (INTSCR) 239 14-4 Configuration Register 2 (CONFIG2) 240 15-1 KBI I/O Register Summary 242 15-2 Keyboard Interrupt Block Diagram 243 15-3 Keyboard Status and Control Register (KBSCR) 246 15-4 Keyboard Interrupt Enable Register (KBIER) 247 16-1 COP Block Diagram 250 16-2 Configuration Register 1 (CONFIG1) 252 16-3 COP Control Register (COPCTL) 253 17-1 LVI Module Block Diagram 256 17-2 Configuration Register 2 (CONFIG2) 257 17-3 Configuration Register 1 (CONFIG1) 257 18-1 Break Module Block Diagram 261 18-2 Break I/O Register Summary 261 18-3 Break Status and Control Register (BRKSCR) 263 | | 14-2 | IRQ I/O Register Summary | 237 | | 14-4 Configuration Register 2 (CONFIG2) .240 15-1 KBI I/O Register Summary .242 15-2 Keyboard Interrupt Block Diagram .243 15-3 Keyboard Status and Control Register (KBSCR) .246 15-4 Keyboard Interrupt Enable Register (KBIER) .247 16-1 COP Block Diagram .250 16-2 Configuration Register 1 (CONFIG1) .252 16-3 COP Control Register (COPCTL) .253 17-1 LVI Module Block Diagram .256 17-2 Configuration Register 2 (CONFIG2) .257 17-3 Configuration Register 1 (CONFIG1) .257 18-1 Break Module Block Diagram .261 18-2 Break I/O Register Summary .261 18-3 Break Status and Control Register (BRKSCR) .263 | | 14-3 | | | | 15-2 Keyboard Interrupt Block Diagram | | 14-4 | | | | 15-3 Keyboard Status and Control Register (KBSCR) | | 15-1 | KBI I/O Register Summary | 242 | | 15-3 Keyboard Status and Control Register (KBSCR) | | 15-2 | - | | | 16-1 COP Block Diagram | | 15-3 | | | | 16-2 Configuration Register 1 (CONFIG1) | | 15-4 | Keyboard Interrupt Enable Register (KBIER) | 247 | | 16-2 Configuration Register 1 (CONFIG1) | | 16-1 | COP Block Diagram | 250 | | 17-1 LVI Module Block Diagram | | 16-2 | Configuration Register 1 (CONFIG1) | 252 | | 17-2 Configuration Register 2 (CONFIG2) | | 16-3 | COP Control Register (COPCTL) | 253 | | 17-2 Configuration Register 2 (CONFIG2) | | 17-1 | LVI Module Block Diagram | 256 | | 18-1 Break Module Block Diagram | | 17-2 | Configuration Register 2 (CONFIG2) | 257 | | 18-2 Break I/O Register Summary | | 17-3 | | | | 18-2 Break I/O Register Summary | | 18-1 | Break Module Block Diagram | 261 | | 18-3 Break Status and Control Register (BRKSCR)263 | | 18-2 | | | | Fechnical Data MC68HC908JL8 — Rev. 2.0 | | 18-3 | | | | | Technical Data | | MC68HC908J | L8 — Rev. 2.0 | | Figur | e Title | Page | |-------|-----------------------------------------------|------| | 18-4 | Break Address Register High (BRKH) | 264 | | 18-5 | Break Address Register Low (BRKL) | 264 | | 18-6 | Break Status Register (BSR) | 264 | | 18-7 | Break Flag Control Register (BFCR) | 266 | | 19-1 | RC vs. Frequency (5V @25°C) | 272 | | 19-2 | RC vs. Frequency (3V @25°C) | 275 | | 19-3 | Internal Oscillator Frequency | 276 | | 19-4 | Typical Operating I <sub>DD</sub> (XTAL osc), | | | | with All Modules Turned On (25 °C) | 276 | | 19-5 | Typical Wait Mode I <sub>DD</sub> (XTAL osc), | | | | with All Modules Turned Off (25 °C) | 276 | | 20-1 | 20-Pin PDIP (Case #738) | 280 | | 20-2 | 20-Pin SOIC (Case #751D) | 280 | | 20-3 | 28-Pin PDIP (Case #710) | 281 | | 20-4 | 28-Pin SOIC (Case #751F) | 281 | | 20-5 | 32-Pin SDIP (Case #1376) | 282 | | 20-6 | 32-Pin LQFP (Case #873A) | 283 | # List of Figures ## **List of Tables** | Table | Title | Page | |--------------|---------------------------------------------|------| | 1-1 | Pin Functions | 33 | | 2-1 | Vector Addresses | 46 | | 6-1 | Instruction Set Summary | | | 6-2 | Opcode Map | 83 | | 7-1 | Signal Name Conventions | 87 | | 7-2 | PIN Bit Set Timing | 90 | | 7-3 | Interrupt Sources | 99 | | 9-1 | Monitor Mode Entry Requirements and Options | | | 9-2 | Monitor Mode Vector Differences | | | 9-3 | Monitor Baud Rate Selection | | | 9-4 | READ (Read Memory) Command | | | 9-5 | WRITE (Write Memory) Command | | | 9-6 | IREAD (Indexed Read) Command | | | 9-7 | IWRITE (Indexed Write) Command | | | 9-8 | READSP (Read Stack Pointer) Command | | | 9-9 | RUN (Run User Program) Command | | | 9-10<br>9-11 | Summary of ROM-Resident Routines | | | 9-11 | ERARNGE Routine | | | 9-12 | LDRNGE Routine | | | 9-14 | MON_PRGRNGE Routine | | | 9-15 | MON_ERARNGE Routine | | | 9-16 | ICP_LDRNGE Routine | | | 9-17 | EE_WRITE Routine | | | 9-18 | EE READ Routine | | | 10-1 | Pin Name Conventions | | MC68HC908JL8 — Rev. 2.0 | Page | Title | Table | |-------------------|---------------------------------------------------|-------| | 162 | Prescaler Selection | 10-2 | | 166 | Mode, Edge, and Level Selection | 10-3 | | 170 | Die Name Conventions | 44.4 | | | Pin Name Conventions | 11-1 | | | Start Bit Verification | 11-2 | | | Data Bit Recovery | 11-3 | | | Stop Bit Recovery | 11-4 | | | Character Format Selection | 11-5 | | | SCI Baud Rate Selection | 11-7 | | | SCI Baud Rate Prescaling | 11-6 | | 206 | SCI Baud Rate Selection Examples | 11-8 | | 214 | MUX Channel Select | 12-1 | | | ADC Clock Divide Ratio | 12-2 | | | | | | 219 | Port Control Register Bits Summary | 13-1 | | 222 | Port A Pin Functions | 13-2 | | 226 | Port B Pin Functions | 13-3 | | 229 | Port D Pin Functions | 13-4 | | 233 | Port E Pin Functions | 13-5 | | 242 | Pin Name Conventions | 15-1 | | 258 | Trip Voltage Selection | 17-1 | | 268 | Absolute Maximum Ratings | 19-1 | | | Operating Range | 19-2 | | | Thermal Characteristics | 19-3 | | | DC Electrical Characteristics (5V) | 19-4 | | | Control Timing (5V) | 19-5 | | | Oscillator Specifications (5V) | 19-6 | | | DC Electrical Characteristics (3V) | 19-7 | | | Control Timing (3V) | 19-8 | | | Oscillator Specifications (3V) | 19-9 | | | Timer Interface Module Characteristics (5V and 3V | 19-10 | | • | ADC Characteristics (5V and 3V) | | | | Memory Characteristics | | | 285 | MC Order Numbers | 21-1 | | 908JL8 — Rev. 2.0 | MCERHCOC | | | | 100011090 | | ## Section 1. General Description ### 1.1 Contents | 1.2 | Introduction | |-----|-------------------| | 1.3 | Features | | 1.4 | MCU Block Diagram | | 1.5 | Pin Assignments31 | | 1.6 | Pin Functions | ### 1.2 Introduction The MC68HC908JL8 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). The M68HC08 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types. MC68HC908JL8 — Rev. 2.0 Technical Data #### 1.3 Features Features of the MC68HC908JL8 include the following: - High-performance M68HC08 architecture, - Fully upward-compatible object code with M6805, M146805, and M68HC05 Families - Low-power design; fully static with stop and wait modes - Maximum internal bus frequency: - 8-MHz at 5V operating voltage - 4-MHz at 3V operating voltage - Oscillator options: - Crystal or resonator - RC oscillator - 8,192 bytes user program FLASH memory with security<sup>1</sup> feature - 256 bytes of on-chip RAM - Two 16-bit, 2-channel timer interface modules (TIM1 and TIM2) with selectable input capture, output compare, and PWM capability on each channel; external clock input option on TIM2 - 13-channel, 8-bit analog-to-digital converter (ADC) - Serial communications interface module (SCI) - 26 general-purpose input/output (I/O) ports: - 8 keyboard interrupt with internal pull-up - 11 LED drivers (sink) - 2 × 25mA open-drain I/O with pull-up - Resident routines for in-circuit programming and EEPROM emulation - System protection features: - Optional computer operating properly (COP) reset, driven by internal RC oscillator Technical Data MC68HC908JL8 — Rev. 2.0 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. - Optional low-voltage detection with reset and selectable trip points for 3V and 5V operation - Illegal opcode detection with reset - Illegal address detection with reset - Master reset pin with internal pull-up and power-on reset - IRQ with schmitt-trigger input and programmable pull-up - 20-pin dual in-line package (PDIP), 20-pin small outline integrated package (SOIC), 28-pin PDIP, 28-pin SOIC, 32-pin shrink dual inline package (SDIP), and 32-pin low-profile quad flat pack (LQFP) - Specific features of the MC68HC908JL8 in 28-pin packages are: - 23 general-purpose I/Os only - 7 keyboard interrupt with internal pull-up - 10 LED drivers (sink) - 12-channel ADC - Timer I/O pins on TIM1 only - Specific features of the MC68HC908JL8 in 20-pin packages are: - 15 general-purpose I/Os only - 1 keyboard interrupt with internal pull-up - 4 LED drivers (sink) - 10-channel ADC - Timer I/O pins on TIM1 only ### Features of the CPU08 include the following: - Enhanced HC05 programming model - Extensive loop control functions - 16 addressing modes (eight more than the HC05) - 16-bit index register and stack pointer - Memory-to-memory data transfers - Fast 8 × 8 multiply instruction - Fast 16/8 divide instruction - Binary-coded decimal (BCD) instructions - Optimization for controller applications - Efficient C language support ## 1.4 MCU Block Diagram Figure 1-1 shows the structure of the MC68HC908JL8. Figure 1-1. MC68HC908JL8 Block Diagram Technical Data MC68HC908JL8 — Rev. 2.0 ## 1.5 Pin Assignments Figure 1-2. 32-Pin LQFP Pin Assignment Figure 1-3. 32-Pin SDIP Pin Assignment MC68HC908JL8 — Rev. 2.0 Technical Data Figure 1-4. 28-Pin PDIP/SOIC Pin Assignment The 20-pin MC68HC908JL8 is designated MC68HC908JK8. Figure 1-5. 20-Pin PDIP/SOIC Pin Assignment Technical Data MC68HC908JL8 — Rev. 2.0 ## 1.6 Pin Functions Description of the pin functions are provided in Table 1-1. **Table 1-1. Pin Functions** | PIN NAME | PIN DESCRIPTION | IN/OUT | VOLTAGE<br>LEVEL | |-------------|---------------------------------------------------------------------------------|--------|-------------------------| | VDD | Power supply. | In | 5V or 3V | | VSS | Power supply ground. | Out | 0V | | RST | Reset input, active low; with internal pull-up and schmitt trigger input. | In/Out | VDD | | ĪRQ | External IRQ pin; with programmable internal pull-up and schmitt trigger input. | ln | VDD | | | Used for monitor mode entry. | ln | VDD to V <sub>TST</sub> | | OSC1 | Crystal or RC oscillator input. | In | VDD | | | OSC2: crystal oscillator output; inverted OSC1 signal. | Out | VDD | | OSC2/RCCLK | RCCLK: RC oscillator clock output. | Out | VDD | | | Pin as PTA6/KBI6 (see PTA0-PTA7). | In/Out | VDD | | ADC12/T2CLK | ADC12: channel-12 input of ADC. | In | VSS to VDD | | ADC12/12CLK | T2CLK: external input clock for TIM2. | In | VDD | | | 8-bit general purpose I/O port. | In/Out | VDD | | | Each pin has programmable internal pull-up when configured as input. | ln | VDD | | PTA0-PTA7 | Pins as keyboard interrupts, KBI0–KBI7. | In | VDD | | | PTA0-PTA5 and PTA7 have LED direct sink capability. | Out | VSS | | | PTA6 as OSC2/RCCLK. | Out | VDD | | PTB0-PTB7 | 8-bit general purpose I/O port. | In/Out | VDD | | FIDU-FID/ | Pins as ADC input channels, ADC0-ADC7. | In | VSS to VDD | MC68HC908JL8 — Rev. 2.0 **Table 1-1. Pin Functions (Continued)** | PIN NAME | PIN DESCRIPTION | IN/OUT | VOLTAGE<br>LEVEL | |-----------|-----------------------------------------------------------------------------------|--------|------------------| | | 8-bit general purpose I/O port; with programmable internal pull-ups on PTD6-PTD7. | In/Out | VDD | | | PTD0-PTD3 as ADC input channels, ADC11-ADC8. | Input | VSS to VDD | | | PTD2-PTD3 and PTD6-PTD7 have LED direct sink capability | Out | VSS | | PTD0-PTD7 | PTD4 as T1CH0 of TIM1. | In/Out | VDD | | | PTD5 as T1CH1 of TIM1. | In/Out | VDD | | | PTD6-PTD7 have configurable 25mA open-drain output. | Out | VSS | | | PTD6 as TxD of SCI. | Out | VDD | | | PTD7 as RxD of SCI. | In | VDD | | | 2-bit general purpose I/O port. | In/Out | VDD | | PTE0-PTE1 | PTE0 as T2CH0 of TIM2. | In/Out | VDD | | | PTE1 as T2CH1 of TIM2. | In/Out | VDD | **NOTE:** Devices in 28-pin packages, the following pins are not available: PTA7/KBI7, PTE0/T2CH0, PTE1/T2CH1, and ADC12/T2CLK. Devices in 20-pin packages, the following pins are not available: PTA0/KBI0–PTA5/KBI5, PTD0/ADC11, PTD1/ADC10, PTA7/KBI7, PTE0/T2CH0, PTE1/T2CH1, and ADC12/T2CLK. # Section 2. Memory Map ## 2.1 Contents | 2.2 | Introduction3 | 35 | |-----|---------------|----| | 2.3 | I/O Section | 37 | | 2.4 | Monitor ROM | 37 | ### 2.2 Introduction The CPU08 can address 64-kbytes of memory space. The memory map, shown in **Figure 2-1**, includes: - 8,192 bytes of user FLASH memory - 36 bytes of user-defined vectors - 959 bytes of monitor ROM MC68HC908JL8 — Rev. 2.0 Technical Data | \$0000<br>↓ | I/O REGISTERS | |-------------|--------------------------------------------| | \$003F | 64 BYTES | | \$0040<br>↓ | RESERVED | | \$005F | 32 BYTES | | \$0060 | RAM | | ↓<br>\$015F | 256 BYTES | | \$0160 | UNIMPLEMENTED | | ↓<br>\$DBFF | 55,968 BYTES | | \$DC00 | FLASH MEMORY | | ↓<br>\$FBFF | 8,192 BYTES | | \$FC00 | MONITOR ROM | | ↓<br>\$FDFF | 512 BYTES | | \$FE00 | BREAK STATUS REGISTER (BSR) | | \$FE01 | RESET STATUS REGISTER (RSR) | | \$FE02 | RESERVED | | \$FE03 | BREAK FLAG CONTROL REGISTER (BFCR) | | \$FE04 | INTERRUPT STATUS REGISTER 1 (INT1) | | \$FE05 | INTERRUPT STATUS REGISTER 2 (INT2) | | \$FE06 | INTERRUPT STATUS REGISTER 3 (INT3) | | \$FE07 | RESERVED | | \$FE08 | FLASH CONTROL REGISTER (FLCR) | | \$FE09<br>↓ | DECEDIES | | \$FF0B | RESERVED | | \$FE0C | BREAK ADDRESS HIGH REGISTER (BRKH) | | \$FE0D | BREAK ADDRESS LOW REGISTER (BRKL) | | \$FE0E | BREAK STATUS AND CONTROL REGISTER (BRKSCR) | | \$FE0F | RESERVED | | \$FE10<br>↓ | MONITOR ROM | | \$FFCE | 447 BYTES | | \$FFCF | FLASH BLOCK PROTECT REGISTER (FLBPR) | | \$FFD0 | MASK OPTION REGISTER (MOR) | | \$FFD1 | RESERVED | | ↓<br>\$FFDB | 11 BYTES | | \$FFDC | USER FLASH VECTORS | | ↓<br>\$FFFF | 36 BYTES | | | | Figure 2-1. Memory Map Technical Data MC68HC908JL8 — Rev. 2.0 # 2.3 I/O Section Addresses \$0000–\$003F, shown in **Figure 2-2**, contain most of the control, status, and data registers. Additional I/O registers have the following addresses: - \$FE00; Break Status Register, BSR - \$FE01; Reset Status Register, RSR - \$FE02; Reserved - \$FE03; Break Flag Control Register, BFCR - \$FE04; Interrupt Status Register 1, INT1 - \$FE05; Interrupt Status Register 2, INT2 - \$FE06; Interrupt Status Register 3, INT3 - \$FE07; Reserved - \$FE08; FLASH Control Register, FLCR - \$FE09; Reserved - \$FE0A; Reserved - \$FE0B; Reserved - \$FE0C; Break Address Register High, BRKH - \$FE0D; Break Address Register Low, BRKL - \$FE0E; Break Status and Control Register, BRKSCR - \$FE0F; Reserved - \$FFCF; FLASH Block Protect Register, FLBPR (FLASH register) - \$FFD0; Mask Option Register, MOR (FLASH register) - \$FFFF; COP Control Register, COPCTL #### 2.4 Monitor ROM The 959 bytes at addresses \$FC00-\$FDFF and \$FE10-\$FFCE are reserved ROM addresses that contain the instructions for the monitor functions. (See **Section 9. Monitor ROM (MON)**.) MC68HC908JL8 — Rev. 2.0 Technical Data Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 8) Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 8) MC68HC908JL8 — Rev. 2.0 Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 8) Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 8) MC68HC908JL8 — Rev. 2.0 Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 8) Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 8) MC68HC908JL8 — Rev. 2.0 Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 8) Figure 2-2. Control, Status, and Data Registers (Sheet 8 of 8) MC68HC908JL8 — Rev. 2.0 Technical Data **Table 2-1. Vector Addresses** | Vector Priority | INT Flag | Address | Vector | |-----------------|------------------|-----------------------|---------------------------------------| | Lowest | _ | \$FFD0<br>↓<br>\$FFDD | Not Used | | | 1545 | \$FFDE | ADC Conversion Complete Vector (High) | | | IF15 | \$FFDF | ADC Conversion Complete Vector (Low) | | | IF14 | \$FFE0 | Keyboard Interrupt Vector (High) | | | | \$FFE1 | Keyboard Interrupt Vector (Low) | | | | \$FFE2 | SCI Transmit Vector (High) | | | | \$FFE3 | SCI Transmit Vector (Low) | | | IF12 | \$FFE4 | SCI Receive Vector (High) | | | 11 12 | \$FFE5 | SCI Receive Vector (Low) | | | IF11 | \$FFE6 | SCI Error Vector (High) | | | | \$FFE7 | SCI Error Vector (Low) | | | IF10<br>↓<br>IF9 | _ | Not Used | | | IF8 | \$FFEC | TIM2 Overflow Vector (High) | | | | \$FFED | TIM2 Overflow Vector (Low) | | | IF7 | \$FFEE | TIM2 Channel 1 Vector (High) | | | | \$FFEF | TIM2 Channel 1 Vector (Low) | | | IF6 | \$FFF0 | TIM2 Channel 0 Vector (High) | | | | \$FFF1 | TIM2 Channel 0 Vector (Low) | | | IF5 | \$FFF2 | TIM1 Overflow Vector (High) | | | 11 3 | \$FFF3 | TIM1 Overflow Vector (Low) | | | IF4 | \$FFF4 | TIM1 Channel 1 Vector (High) | | | | \$FFF5 | TIM1 Channel 1 Vector (Low) | | | IF3 | \$FFF6 | TIM1 Channel 0 Vector (High) | | | 11 3 | \$FFF7 | TIM1 Channel 0 Vector (Low) | | | IF2 | _ | Not Used | | | IF1 | \$FFFA | IRQ Vector (High) | | | .,, | \$FFFB | IRQ Vector (Low) | | | _ | \$FFFC | SWI Vector (High) | | | | \$FFFD | SWI Vector (Low) | | <b>V</b> | _ | \$FFFE | Reset Vector (High) | | Highest | | \$FFFF | Reset Vector (Low) | # Section 3. Random-Access Memory (RAM) # 3.1 Contents | 3.2 | Introduction4 | 17 | |-----|------------------------|----| | 3.3 | Functional Description | 17 | # 3.2 Introduction This section describes the 256 bytes of RAM. # 3.3 Functional Description Addresses \$0060 through \$015F are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space. **NOTE:** For correct operation, the stack pointer must point only to RAM locations. Within page zero are 160 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF, direct addressing mode instructions can access efficiently all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables. Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers. **NOTE:** For M6805 compatibility, the H register is not stacked. MC68HC908JL8 — Rev. 2.0 # Random-Access Memory (RAM) During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls. NOTE: Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation. # Section 4. FLASH Memory (FLASH) # 4.1 Contents | 4.2 | Introduction4 | .9 | |-----|----------------------------|----| | 4.3 | Functional Description | 0 | | 4.4 | FLASH Control Register | 1 | | 4.5 | FLASH Page Erase Operation | 2 | | 4.6 | FLASH Mass Erase Operation | 3 | | 4.7 | FLASH Program Operation5 | 4 | | | FLASH Block Protection | | # 4.2 Introduction This section describes the operation of the embedded FLASH memory. The FLASH memory can be read, programmed, and erased from a single external supply. The program and erase operations are enabled through the use of an internal charge pump. MC68HC908JL8 — Rev. 2.0 **Technical Data** Figure 4-1. FLASH I/O Register Summary # 4.3 Functional Description The FLASH memory consists of an array of 8,192 bytes for user memory plus a block of 36 bytes for user interrupt vectors. An erased bit reads as logic 1 and a programmed bit reads as a logic 0. The FLASH memory page size is defined as 64 bytes, and is the minimum size that can be erased in a page erase operation. Program and erase operations are facilitated through control bits in FLASH control register (FLCR). The address ranges for the FLASH memory are: - \$DC00-\$FBFF; user memory; 12,288 bytes - \$FFDC-\$FFFF; user interrupt vectors; 36 bytes Programming tools are available from Motorola. Contact your local Motorola representative for more information. **NOTE:** A security feature prevents viewing of the FLASH contents. 1 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. # 4.4 FLASH Control Register The FLASH control register (FCLR) controls FLASH program and erase operations. Figure 4-2. FLASH Control Register (FLCR) #### HVEN — High Voltage Enable Bit This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can only be set if either PGM = 1 or ERASE = 1 and the proper sequence for program or erase is followed. - 1 = High voltage enabled to array and charge pump on - 0 = High voltage disabled to array and charge pump off #### MASS — Mass Erase Control Bit This read/write bit configures the memory for mass erase operation or page erase operation when the ERASE bit is set. - 1 = Mass erase operation selected - 0 = Page erase operation selected #### ERASE — Erase Control Bit This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Erase operation selected - 0 = Erase operation not selected #### PGM — Program Control Bit This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Program operation selected - 0 = Program operation not selected MC68HC908JL8 — Rev. 2.0 Technical Data # 4.5 FLASH Page Erase Operation Use the following procedure to erase a page of FLASH memory. A page consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80 or \$XXC0. The 36-byte user interrupt vectors area also forms a page. Any page within the 8,192 bytes user memory area (\$DC00–\$FBFF) can be erased alone. The 36-byte user interrupt vectors cannot be erased by the page erase operation because of security reasons. Mass erase is required to erase this page. - 1. Set the ERASE bit and clear the MASS bit in the FLASH control register. - 2. Read the FLASH block protect register. - Write any data to any FLASH address within the page address range desired. - 4. Wait for a time, $t_{nvs}$ (10 $\mu$ s). - 5. Set the HVEN bit. - 6. Wait for a time t<sub>erase</sub> (4ms). - 7. Clear the ERASE bit. - 8. Wait for a time, $t_{nvh}$ (5µs). - 9. Clear the HVEN bit. - 10. After time, $t_{rcv}$ (1 $\mu$ s), the memory can be accessed in read mode again. NOTE: Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. # 4.6 FLASH Mass Erase Operation Use the following procedure to erase the entire FLASH memory: - 1. Set both the ERASE bit and the MASS bit in the FLASH control register. - Read the FLASH block protect register. - 3. Write any data to any FLASH location within the FLASH memory address range. - 4. Wait for a time, t<sub>nvs</sub> (10μs). - 5. Set the HVEN bit. - 6. Wait for a time t<sub>merase</sub> (4ms). - 7. Clear the ERASE bit. - 8. Wait for a time, $t_{nvh1}$ (100 $\mu$ s). - 9. Clear the HVEN bit. - 10. After time, $t_{rcv}$ (1 $\mu$ s), the memory can be accessed in read mode again. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. # 4.7 FLASH Program Operation Programming of the FLASH memory is done on a row basis. A row consists of 32 consecutive bytes starting from addresses \$XX00, \$XX20, \$XX40, \$XX60, \$XX80, \$XXA0, \$XXC0 or \$XXE0. Use this step-by-step procedure to program a row of FLASH memory: (Figure 4-3 shows a flowchart of the programming algorithm.) - Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming. - Read the FLASH block protect register. - 3. Write any data to any FLASH location within the address range of the row to be programmed. - 4. Wait for a time, t<sub>nvs</sub> (10μs). - 5. Set the HVEN bit. - 6. Wait for a time, $t_{pgs}$ (5 $\mu$ s). - 7. Write data to the FLASH address to be programmed. - 8. Wait for time, $t_{prog}$ (30 $\mu$ s). - 9. Repeat steps 7 and 8 until all bytes within the row are programmed. - 10. Clear the PGM bit. - 11. Wait for time, t<sub>nvh</sub> (5μs). - 12. Clear the HVEN bit. - 13. After time, $t_{rcv}$ (1 $\mu$ s), the memory can be accessed in read mode again. This program sequence is repeated throughout the memory until all data is programmed. **NOTE:** The time between each FLASH address change (step 7 to step 7), or the time between the last FLASH addressed programmed to clearing the PGM bit (step 7 to step 10), must not exceed the maximum programming time, t<sub>prog</sub> max. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Figure 4-3. FLASH Programming Flowchart MC68HC908JL8 — Rev. 2.0 Technical Data # 4.8 FLASH Block Protection Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made to protect blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH block protect register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends to the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either erase or program operations. NOTE: In performing a program or erase operation, the FLASH block protect register must be read after setting the PGM or ERASE bit and before asserting the HVEN bit When the FLBPR is program with all 0's, the entire memory is protected from being programmed and erased. When all the bits are erased (all 1's), the entire memory is accessible for program and erase. When bits within the FLBPR are programmed, they lock a block of memory, address ranges as shown in **4.8.1 FLASH Block Protect Register**. Once the FLBPR is programmed with a value other than \$FF, any erase or program of the FLBPR or the protected block of FLASH memory is prohibited. The FLBPR itself can be erased or programmed only with an external voltage, $V_{TST}$ , present on the $\overline{IRQ}$ pin. This voltage also allows entry from reset into the monitor mode. # 4.8.1 FLASH Block Protect Register The FLASH block protect register (FLBPR) is implemented as a byte within the FLASH memory, and therefore can only be written during a programming sequence of the FLASH memory. The value in this register determines the starting location of the protected range within the FLASH memory. Non-volatile FLASH register; write by programming. Figure 4-4. FLASH Block Protect Register (FLBPR) BPR[7:0] — FLASH Block Protect Bits BPR[7:0] represent bits [13:6] of a 16-bit memory address. Bits [15:14] are logic 1's and bits [5:0] are logic 0's. The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. With this mechanism, the protect start address can be XX00, XX40, XX80, or XXC0 (at page boundaries — 64 bytes) within the FLASH memory. MC68HC908JL8 — Rev. 2.0 Technical Data # Examples of protect start address: | BPR[7:0] | Start of Address of Protect Range <sup>(1)</sup> | |------------------------------|--------------------------------------------------| | \$00–\$70 | The entire FLASH memory is protected. | | \$71<br>( <b>0111 0001</b> ) | \$DC40 (11 <b>01 1100 01</b> 00 0000) | | \$72<br>( <b>0111 0010</b> ) | \$DC80 (11 <b>01 1100 10</b> 00 0000) | | \$73<br>( <b>0111 0011</b> ) | \$DCC0 (11 <b>01 1100 11</b> 00 0000) | | and so on | | | \$FD<br>( <b>1111 1101</b> ) | \$FF40 (11 <b>11 1111 01</b> 00 0000) | | \$FE<br>(1111 1110) | \$FF80 (11 <b>11 1111 10</b> 00 0000) | | \$FF | The entire FLASH memory is not protected. | #### NOTES: <sup>1.</sup> The end address of the protected range is always \$FFFF. # Section 5. Configuration and Mask Option Registers (CONFIG & MOR) #### 5.1 Contents | 5.2 | Introduction | 59 | |-----|------------------------------------|----| | 5.3 | Functional Description | 60 | | 5.4 | Configuration Register 1 (CONFIG1) | 61 | | 5.5 | Configuration Register 2 (CONFIG2) | 62 | | 5.6 | Mask Option Register (MOR) | 63 | #### 5.2 Introduction This section describes the configuration registers, CONFIG1 and CONFIG2; and the mask option register (MOR). The configuration registers enable or disable these options: - Computer operating properly module (COP) - COP timeout period (2<sup>13</sup>–2<sup>4</sup> or 2<sup>18</sup>–2<sup>4</sup> ICLK cycles) - Internal oscillator during stop mode - Low voltage inhibit (LVI) module - LVI module voltage trip point selection - STOP instruction - Stop mode recovery time (32 or 4096 ICLK cycles) - Pull-up on IRQ pin The mask option register selects the oscillator option: Crystal or RC MC68HC908JL8 — Rev. 2.0 # **Configuration and Mask Option** <sup>†</sup> One-time writable register after each reset. \* LVIT1 and LVIT0 reset to logic 0 by a power-on reset (POR) only. Figure 5-1. CONFIG Registers Summary # 5.3 Functional Description The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the MCU, it is recommended that these registers be written immediately after reset. The configuration registers are located at \$001E and \$001F. The configuration registers may be read at anytime. #### NOTE: The options except LVIT[1:0] are one-time writable by the user after each reset. The LVIT[1:0] bits are one-time writable by the user only after each POR (power-on reset). The CONFIG registers are not in the FLASH memory but are special registers containing one-time writable latches after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in **Figure 5-2** and **Figure 5-3**. The mask option register (MOR) is used to select the oscillator option for the MCU: crystal oscillator or RC oscillator. The MOR is implemented as a byte in FLASH memory. Hence, writing to the MOR requires programming the byte. <sup>#</sup> Non-volatile FLASH register; write by programming. # 5.4 Configuration Register 1 (CONFIG1) Figure 5-2. Configuration Register 1 (CONFIG1) COPRS — COP Rate Select Bit COPRS selects the COP time-out period. Reset clears COPRS. (See Section 16. Computer Operating Properly (COP).) 1 = COP timeout period is $(2^{13} - 2^4)$ ICLK cycles 0 = COP timeout period is $(2^{18} - 2^4)$ ICLK cycles LVID — Low Voltage Inhibit Disable Bit LVID disables the LVI module. Reset clears LVID. (See Section 17. Low Voltage Inhibit (LVI).) 1 = Low voltage inhibit disabled 0 = Low voltage inhibit enabled SSREC — Short Stop Recovery Bit SSREC enables the CPU to exit stop mode with a delay of 32 ICLK cycles instead of a 4096 ICLK cycle delay. 1 = Stop mode recovery after 32 ICLK cycles 0 = Stop mode recovery after 4096 ICLK cycles **NOTE:** Exiting stop mode by pulling reset will result in the long stop recovery. If using an external crystal, do not set the SSREC bit. STOP — STOP Instruction Enable Bit STOP enables the STOP instruction. 1 = STOP instruction enabled 0 = STOP instruction treated as illegal opcode MC68HC908JL8 — Rev. 2.0 # **Configuration and Mask Option** COPD — COP Disable Bit COPD disables the COP module. Reset clears COPD. (See Section 16. Computer Operating Properly (COP).) 1 = COP module disabled 0 = COP module enabled # 5.5 Configuration Register 2 (CONFIG2) Figure 5-3. Configuration Register 2 (CONFIG2) IRQPUD — IRQ Pin Pull-Up Disable Bit IRQPUD disconnects the internal pull-up on the IRQ pin. 1 = Internal pull-up is disconnected $0 = Internal pull-up is connected between <math>\overline{IRQ}$ pin and $V_{DD}$ LVIT1, LVIT0 — LVI Trip Voltage Selection Bits Detail description of trip voltage selection is given in **Section 17. Low Voltage Inhibit (LVI)**. STOP\_ICLKDIS — Internal Oscillator Stop Mode Disable Bit Setting STOP\_ICLKDIS disables the internal oscillator during stop mode. When this bit is cleared, the internal oscillator continues to operate in stop mode. Reset clears this bit. 1 = Internal oscillator disabled during stop mode 0 = Internal oscillator enabled during stop mode # 5.6 Mask Option Register (MOR) The mask option register (MOR) is implemented as a byte within the FLASH memory, and therefore can only be written during a programming sequence of the FLASH memory. This register is read after a power-on reset to determine the type of oscillator selected. (See Section 8. Oscillator (OSC).) Non-volatile FLASH register; write by programming. Figure 5-4. Mask Option Register (MOR) OSCSEL — Oscillator Select Bit OSCSEL selects the oscillator type for the MCU. The erased or unprogrammed state of this bit is logic 1, selecting the crystal oscillator option. This bit is unaffected by reset. 1 = Crystal oscillator 0 = RC oscillator Bits 6–0 — Should be left as logic 1's. **NOTE:** When Crystal oscillator is selected, the OSC2/RCCLK/PTA6/KBI6 pin is used as OSC2; other functions such as PTA6/KBI6 will not be available. # Configuration and Mask Option # Section 6. Central Processor Unit (CPU) #### 6.1 Contents | 6.2 | Introduction | |-------|-------------------------------| | 6.3 | Features | | 6.4 | CPU Registers | | 6.4.1 | Accumulator | | 6.4.2 | Index Register | | 6.4.3 | Stack Pointer | | 6.4.4 | Program Counter | | 6.4.5 | Condition Code Register | | 6.5 | Arithmetic/Logic Unit (ALU)72 | | 6.6 | Low-Power Modes | | 6.6.1 | Wait Mode | | 6.6.2 | Stop Mode | | 6.7 | CPU During Break Interrupts | | 6.8 | Instruction Set Summary73 | | 6.9 | Opcode Map | # 6.2 Introduction The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture. MC68HC908JL8 — Rev. 2.0 # Central Processor Unit (CPU) # 6.3 Features - Object code fully upward-compatible with M68HC05 Family - 16-bit stack pointer with stack manipulation instructions - 16-bit index register with x-register manipulation instructions - 8-MHz CPU internal bus frequency - 64-Kbyte program/data memory space - 16 addressing modes - Memory-to-memory data moves without using accumulator - Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions - Enhanced binary-coded decimal (BCD) data handling - Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes - Low-power stop and wait modes # 6.4 CPU Registers **Figure 6-1** shows the five CPU registers. CPU registers are not part of the memory map. Figure 6-1. CPU Registers #### 6.4.1 Accumulator The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations. Figure 6-2. Accumulator (A) # 6.4.2 Index Register The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register. In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand. The index register can serve also as a temporary data storage location. Figure 6-3. Index Register (H:X) #### 6.4.3 Stack Pointer The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand. Figure 6-4. Stack Pointer (SP) NOTE: The location of the stack is arbitrary and may be relocated anywhere in RAM. Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations. # 6.4.4 Program Counter The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state. Figure 6-5. Program Counter (PC) MC68HC908JL8 — Rev. 2.0 # 6.4.5 Condition Code Register The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register. Figure 6-6. Condition Code Register (CCR) #### V — Overflow Flag The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. 1 = Overflow 0 = No overflow #### H — Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor. 1 = Carry between bits 3 and 4 0 = No carry between bits 3 and 4 # I — Interrupt Mask When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched. 1 = Interrupts disabled 0 = Interrupts enabled # **NOTE:** To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions. After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI). #### N — Negative flag The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. - 1 = Negative result - 0 = Non-negative result #### Z — Zero flag The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00. - 1 = Zero result - 0 = Non-zero result #### C — Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag. - 1 = Carry out of bit 7 - 0 = No carry out of bit 7 # **Central Processor Unit (CPU)** # 6.5 Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logic operations defined by the instruction set. Refer to the *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU. # 6.6 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. #### 6.6.1 Wait Mode #### The WAIT instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock # 6.6.2 Stop Mode #### The STOP instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay. # 6.7 CPU During Break Interrupts If a break module is present on the MCU, the CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC:\$FFFD or with \$FEFC:\$FEFD in monitor mode The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted. # 6.8 Instruction Set Summary Table 6-1 provides a summary of the M68HC08 instruction set. # 6.9 Opcode Map The opcode map is provided in Table 6-2. **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct d<br>CR | on | | Address<br>Mode | epoodo | Operand | es | |------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------|----------|----------|---|------------|--------------|----------|-------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | 1 01111 | | | ٧ | Н | ı | N | Z | С | Add | odo | Ope | Cycles | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | <b>‡</b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry | $A \leftarrow (A) + (M)$ | <b>‡</b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AB BB CB DB EB FB 9EEB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | AIS #opr | Add Immediate Value (Signed) to SP | $SP \leftarrow (SP) + (16 \; w \; M)$ | - | - | - | - | - | - | IMM | <b>A</b> 7 | ii | 2 | | AIX #opr | Add Immediate Value (Signed) to H:X | H:X ← (H:X) + (16 « M) | _ | _ | _ | _ | _ | _ | IMM | AF | ii | 2 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND | $A \leftarrow (A) \ \& \ (M)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic Shift Left<br>(Same as LSL) | © - 0 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP | Arithmetic Shift Right | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>\( \)</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37<br>47<br>57<br>67<br>77<br>9E67 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$ | _ | _ | - | - | - | - | REL | 24 | rr | 3 | | BCLR n, opr | Clear Bit n in M | Mn ← 0 | _ | _ | _ | _ | _ | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | Technical Data MC68HC908JL8 — Rev. 2.0 **Table 6-1. Instruction Set Summary** | BCS relBranch if Carry Bit Set (Same as BLO) $PC \leftarrow (PC) + 2 + rel? (C) = 1$ $ -$ REL25rrBEQ relBranch if Equal $PC \leftarrow (PC) + 2 + rel? (Z) = 1$ $ -$ REL27rrBGE oprBranch if Greater Than or Equal To (Signed Operands) $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$ $ -$ REL90rrBGT oprBranch if Greater Than (Signed Operands) $PC \leftarrow (PC) + 2 + rel? (Z) (N \oplus V) = 0$ $ -$ REL92rrBHCC relBranch if Half Carry Bit Clear $PC \leftarrow (PC) + 2 + rel? (H) = 0$ $ -$ REL28rr | Source<br>Form | Operation | Description | | E | | ct c | on | | Address<br>Mode | opcodo | Operand | es | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------|-----------------------------------------------------|---|-----|---|----------|----------|---|---------------------------------------|------------------------------------|----------------------------|--------------------------------------| | BEG ref Branch if Equal PC ← (PC) + 2 + ref? (Z) = 1 | 1 01111 | | | ٧ | Н | ı | N | z | С | Add | Opc | Ope | Cycles | | BGE opr Branch if Greater Than or Equal To (Signed Operands) PC ← (PC) + 2 + rel? (N ⊕ V) = 0 | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? (C) = 1 | - | _ | _ | _ | _ | _ | REL | 25 | rr | 3 | | BGE 6PF (Signed Operands) PC ← (PC) + 2 + rel ? (N ⊕ V) = 0 | BEQ rel | Branch if Equal | PC ← (PC) + 2 + rel ? (Z) = 1 | 1 | - | _ | _ | _ | _ | REL | 27 | rr | 3 | | BG opr Operands PC ← (PC) + 2 + rel ? (Z) (N ⊕ V) = 0 | BGE opr | · | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$ | - | - | _ | _ | - | - | REL | 90 | rr | 3 | | BHCS rel Branch if Half Carry Bit Set PC ← (PC) + 2 + rel? (H) = 1 REL 29 rr BHI rel Branch if Higher PC ← (PC) + 2 + rel? (C) (Z) = 0 REL 22 rr BHS rel Branch if Higher or Same (Same as BCC) PC ← (PC) + 2 + rel? (PC) = 0 REL 24 rr BIH rel Branch if IRQ Pin High PC ← (PC) + 2 + rel? IRQ = 1 REL 25 rr BIT #opr BIT #opr BIT opr ADIT opr BIT opr, SP | BGT opr | ` 5 | PC ← (PC) + 2 + rel ? (Z) (N ⊕ V)=0 | 1 | - | - | _ | - | - | REL | 92 | rr | 3 | | BHI rel Branch if Higher PC ← (PC) + 2 + rel? (C) (Z) = 0 | BHCC rel | Branch if Half Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel? (H) = 0$ | - | - | _ | _ | - | - | REL | 28 | rr | 3 | | BHS rel Branch if Higher or Same (Same as BCC) BH rel Branch if Higher or Same (Same as BCC) BH rel Branch if IRQ Pin High PC ← (PC) + 2 + rel? IRQ = 1 | BHCS rel | Branch if Half Carry Bit Set | PC ← (PC) + 2 + rel? (H) = 1 | - | _ | _ | _ | _ | _ | REL | 29 | rr | 3 | | BHS rel (Same as BCC) PC ← (PC) + 2 + rel ? (C) = 0 | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? (C) (Z) = 0$ | - | - | _ | _ | - | - | REL | 22 | rr | 3 | | BIL rel Branch if IRQ Pin Low PC ← (PC) + 2 + rel ? IRQ = 0 REL 2E rr BIT #opr BIT opr BIT opr BIT opr,X BIT opr,SP opr o | BHS rel | • | PC ← (PC) + 2 + rel? (C) = 0 | 1 | - 1 | _ | _ | - | - | REL | 24 | rr | 3 | | BIT #opr BIT opr opr, X BIT opr, X BIT opr, X BIT opr, SP opr Branch if Less Than or Equal To (Signed Operands) PC ← (PC) + 2 + rel? (Z) (N ⊕ V) = 1 − − − − − − − − REL 93 rr BLO rel Branch if Lower (Same as BCS) PC ← (PC) + 2 + rel? (C) (Z) = 1 − − − − − − − − REL 25 rr BLS rel Branch if Less Than (Signed Operands) PC ← (PC) + 2 + rel? (N ⊕ V) = 1 − − − − − − − − − REL 23 rr BLT opr Branch if Less Than (Signed Operands) PC ← (PC) + 2 + rel? (N ⊕ V) = 1 − − − − − − − − − − − − − − − − − − | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + <i>rel</i> ? IRQ = 1 | 1 | - | _ | _ | _ | _ | REL | 2F | rr | 3 | | BIT opr BIT opr BIT opr BIT opr,X BIT opr,X Bit Test BIT opr,SP BIT opr,SP BIT opr,SP BLE opr Branch if Less Than or Equal To (Signed Operands) BLC orl Branch if Lower (Same as BCS) PC ← (PC) + 2 + rel? (C) (C) = 1 PC ← (PC) + 2 + rel? (C) (Z) = 1 BLS rel Branch if Lower or Same PC ← (PC) + 2 + rel? (N) (V) = 1 BLT opr Branch if Less Than (Signed Operands) PC ← (PC) + 2 + rel? (N) (V) = 1 BLT opr Branch if Lower or Same PC ← (PC) + 2 + rel? (N) (V) = 1 BLT opr Branch if Lower or Same PC ← (PC) + 2 + rel? (N) (V) = 1 BLT opr Branch if Less Than (Signed Operands) PC ← (PC) + 2 + rel? (N) (V) = 1 BRANC rel Branch if Interrupt Mask Clear PC ← (PC) + 2 + rel? (N) = 1 REL BMI rel Branch if Interrupt Mask Set PC ← (PC) + 2 + rel? (N) = 1 REL 2B BMS rel Branch if Not Equal PC ← (PC) + 2 + rel? (N) = 0 REL 2C rr | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$ | 1 | - | _ | _ | _ | _ | REL | 2E | rr | 3 | | Signed Operands PC $\leftarrow$ (PC) + 2 + rel ? (Z) (N $\oplus$ V) = 1 REL 93 rr | BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT ,X<br>BIT opr,SP | Bit Test | (A) & (M) | 0 | | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1 | B5<br>C5<br>D5<br>E5<br>F5<br>9EE5 | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | BLS rel Branch if Lower or Same $PC \leftarrow (PC) + 2 + rel? (C) \mid (Z) = 1 - - - - - REL \qquad 23 \qquad rr$ BLT opr Branch if Less Than (Signed Operands) $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 1 - - - - - REL \qquad 91 \qquad rr$ BMC rel Branch if Interrupt Mask Clear $PC \leftarrow (PC) + 2 + rel? (I) = 0 - - - - - - - REL \qquad 2C \qquad rr$ BMI rel Branch if Minus $PC \leftarrow (PC) + 2 + rel? (N) = 1 - - - - - - - - - $ | BLE opr | • | PC ← (PC) + 2 + rel? (Z) (N ⊕ V)=1 | 1 | - 1 | _ | _ | _ | - | REL | 93 | rr | 3 | | BLT opr Branch if Less Than (Signed Operands) $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 1$ $ -$ REL 91 rr BMC rel Branch if Interrupt Mask Clear $PC \leftarrow (PC) + 2 + rel? (I) = 0$ $ -$ REL 2C rr BMI rel Branch if Minus $PC \leftarrow (PC) + 2 + rel? (N) = 1$ $ -$ REL 2B rr BMS rel Branch if Interrupt Mask Set $PC \leftarrow (PC) + 2 + rel? (I) = 1$ $ -$ REL 2D rr BNE rel Branch if Not Equal $PC \leftarrow (PC) + 2 + rel? (Z) = 0$ $ -$ REL 26 rr BPL rel Branch if Plus $PC \leftarrow (PC) + 2 + rel? (N) = 0$ $ -$ REL 2A rr | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel? (C) = 1 | - | - | _ | _ | _ | - | REL | 25 | rr | 3 | | BMC rel Branch if Interrupt Mask Clear $PC \leftarrow (PC) + 2 + rel? (I) = 0$ $ -$ REL $2C$ rr BMI rel Branch if Minus $PC \leftarrow (PC) + 2 + rel? (N) = 1$ $ -$ REL $2B$ rr BMS rel Branch if Interrupt Mask Set $PC \leftarrow (PC) + 2 + rel? (I) = 1$ $ -$ REL $2D$ rr BNE rel Branch if Not Equal $PC \leftarrow (PC) + 2 + rel? (Z) = 0$ $ -$ REL $2C$ rr BPL rel Branch if Plus $PC \leftarrow (PC) + 2 + rel? (N) = 0$ $ -$ REL $2C$ rr BPL rel Branch if Plus $PC \leftarrow (PC) + 2 + rel? (N) = 0$ $ -$ REL $2C$ rr | BLS rel | Branch if Lower or Same | PC ← (PC) + 2 + rel? (C) (Z) = 1 | - | - | _ | _ | _ | - | REL | 23 | rr | 3 | | BMI rel Branch if Minus $PC \leftarrow (PC) + 2 + rel? (N) = 1$ $ REL$ $2B$ rr BMS rel Branch if Interrupt Mask Set $PC \leftarrow (PC) + 2 + rel? (I) = 1$ $ REL$ $2D$ rr BNE rel Branch if Not Equal $PC \leftarrow (PC) + 2 + rel? (Z) = 0$ $ REL$ $26$ rr BPL rel Branch if Plus $PC \leftarrow (PC) + 2 + rel? (N) = 0$ $ REL$ $2A$ rr | BLT opr | Branch if Less Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 1$ | ١ | - | - | _ | - | - | REL | 91 | rr | 3 | | BMS rel Branch if Interrupt Mask Set PC $\leftarrow$ (PC) + 2 + rel? (I) = 1 REL 2D rr BNE rel Branch if Not Equal PC $\leftarrow$ (PC) + 2 + rel? (Z) = 0 REL 26 rr BPL rel Branch if Plus PC $\leftarrow$ (PC) + 2 + rel? (N) = 0 REL 2A rr | BMC rel | Branch if Interrupt Mask Clear | PC ← (PC) + 2 + rel? (I) = 0 | ١ | - | - | _ | - | - | REL | 2C | rr | 3 | | BNE rel Branch if Not Equal PC $\leftarrow$ (PC) + 2 + rel? (Z) = 0 REL 26 rr BPL rel Branch if Plus PC $\leftarrow$ (PC) + 2 + rel? (N) = 0 REL 2A rr | BMI rel | Branch if Minus | PC ← (PC) + 2 + rel? (N) = 1 | ١ | - | - | _ | - | - | REL | 2B | rr | 3 | | BPL rel Branch if Plus $PC \leftarrow (PC) + 2 + rel? (N) = 0 - - - - - REL \qquad 2A \qquad rr$ | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel? (I) = 1 | - | - | _ | _ | - | - | REL | 2D | rr | 3 | | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel? (Z) = 0$ | - | - | - | - | - | - | REL | 26 | rr | 3 | | BRA <i>rel</i> Branch Always PC ← (PC) + 2 + <i>rel</i> − − − − REL 20 rr | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? (N) = 0$ | - | - | - | - | - | - | REL | 2A | rr | 3 | | | BRA rel | Branch Always | PC ← (PC) + 2 + <i>rel</i> | - | - | _ | _ | _ | _ | REL | 20 | rr | 3 | MC68HC908JL8 — Rev. 2.0 **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct c | on | | Address<br>Mode | epo | Operand | es | |-------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|------|----------------------------------------------|------------------------------------------|-------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------|---------------------------------| | Form | · | · | ٧ | Н | I | N | z | С | Add | Opcode | Ope | Cycles | | BRCLR n,opr,rel | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 0 | _ | _ | _ | _ | _ | <b>‡</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 | | BRN rel | Branch Never | PC ← (PC) + 2 | - | _ | _ | _ | _ | - | REL | 21 | rr | 3 | | BRSET n,opr,rel | Branch if Bit <i>n</i> in M Set | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1 | _ | _ | _ | _ | _ | <b>‡</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 5 | | BSET n,opr | Set Bit <i>n</i> in M | Mn ← 1 | _ | _ | _ | _ | _ | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BSR rel | Branch to Subroutine | $PC \leftarrow (PC) + 2; push (PCL)$ $SP \leftarrow (SP) - 1; push (PCH)$ $SP \leftarrow (SP) - 1$ $PC \leftarrow (PC) + rel$ | - | - | - | _ | _ | _ | REL | AD | rr | 4 | | CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal | $\begin{array}{l} PC \leftarrow (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel ? (X) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 2 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 4 + rel ? (A) - (M) = \$00 \end{array}$ | _ | ı | ı | _ | _ | _ | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1 | 31<br>41<br>51<br>61<br>71<br>9E61 | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr | 5<br>4<br>4<br>5<br>4<br>6 | | CLC | Clear Carry Bit | C ← 0 | _ | _ | _ | _ | _ | 0 | INH | 98 | | 1 | | CLI | Clear Interrupt Mask | I ← 0 | _ | - | 0 | _ | - | _ | INH | 9A | | 2 | | CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP | Clear | A ← \$00<br>X ← \$00<br>H ← \$00<br>M ← \$00<br>M ← \$00 | | | | | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 | | | **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct c | on | | Address<br>Mode | ode | Operand | es | |------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|----------|----------|---------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | · | · | ٧ | Н | I | N | z | С | Add | Opcode | Ope | Cycles | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M | (A) – (M) | <b>‡</b> | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP | Complement (One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (M) \\ X \leftarrow (\overline{X}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 33<br>43<br>53<br>63<br>73<br>9E63 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | CPHX #opr<br>CPHX opr | Compare H:X with M | (H:X) – (M:M + 1) | <b>‡</b> | _ | - | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR | 65<br>75 | ii ii+1<br>dd | 3 4 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX ,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M | (X) – (M) | <b>‡</b> | _ | - | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | DAA | Decimal Adjust A | (A) <sub>10</sub> | U | _ | - | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 72 | | 2 | | DBNZ opr,rel DBNZA rel DBNZX rel DBNZ opr,X,rel DBNZ x,rel DBNZ opr,SP,rel | Decrement and Branch if Not Zero | $\begin{aligned} A \leftarrow (A)-1 \text{ or } M \leftarrow (M)-1 \text{ or } X \leftarrow (X)-1 \\ PC \leftarrow (PC)+3+rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+3+rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+3+rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+4+rel? \text{ (result)} \neq 0 \end{aligned}$ | _ | _ | - | _ | _ | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr | 5<br>3<br>5<br>4<br>6 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP | Decrement | $\begin{array}{l} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \end{array}$ | <b>‡</b> | _ | 1 | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | DIV | Divide | A ← (H:A)/(X)<br>H ← Remainder | _ | _ | - | _ | <b>‡</b> | <b>‡</b> | INH | 52 | | 7 | MC68HC908JL8 — Rev. 2.0 **Table 6-1. Instruction Set Summary** | Source | urce Operation Description | | | | | ct d | on | | Address<br>Mode | əpo | Operand | es | |------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|--------------|----------|-----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | FOIII | | • | ٧ | Н | I | N | z | С | Add | opcodo | Ope | Cycles | | EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A | $A \leftarrow (A \oplus M)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8<br>9ED8 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP | Increment | $M \leftarrow (M) + 1$<br>$A \leftarrow (A) + 1$<br>$X \leftarrow (X) + 1$<br>$M \leftarrow (M) + 1$<br>$M \leftarrow (M) + 1$<br>$M \leftarrow (M) + 1$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C | dd<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Jump | PC ← Jump Address | _ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | PC $\leftarrow$ (PC) + $n$ ( $n$ = 1, 2, or 3)<br>Push (PCL); SP $\leftarrow$ (SP) – 1<br>Push (PCH); SP $\leftarrow$ (SP) – 1<br>PC $\leftarrow$ Unconditional Address | _ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X<br>LDA opr,SP<br>LDA opr,SP | Load A from M | A ← (M) | 0 | _ | _ | <b>\( \)</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LDHX #opr<br>LDHX opr | Load H:X from M | H:X ← (M:M + 1) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR | 45<br>55 | ii jj<br>dd | 3 4 | | LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M | X ← (M) | 0 | _ | _ | <b>\_</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP | Logical Shift Left<br>(Same as ASL) | © - 0 b0 | <b>‡</b> | _ | _ | <b>\$</b> | <b>‡</b> | <b>\$</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | Technical Data MC68HC908JL8 — Rev. 2.0 **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | ffe | et d<br>CR | on | | Address<br>Mode | ode | Operand | es | |------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|-----|------------|--------------|----------|---------------------------------------|--------------------------------------------------|-------------------------------------------------|----------------------------| | Form | | • | ٧ | Н | I | N | z | С | Addı | Opcode | Ope | Cycles | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right | 0 - C<br>b7 b0 | <b>‡</b> | ı | - | 0 | <b>\( \)</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr | Move | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$ | 0 | 1 | - | <b>‡</b> | <b>‡</b> | - | DD<br>DIX+<br>IMD<br>IX+D | 4E<br>5E<br>6E<br>7E | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4 | | MUL | Unsigned multiply | $X:A \leftarrow (X) \times (A)$ | _ | 0 | ı | ı | - | 0 | INH | 42 | | 5 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate (Two's Complement) | $\begin{aligned} M &\leftarrow -(M) = \$00 - (M) \\ A &\leftarrow -(A) = \$00 - (A) \\ X &\leftarrow -(X) = \$00 - (X) \\ M &\leftarrow -(M) = \$00 - (M) \\ M &\leftarrow -(M) = \$00 - (M) \end{aligned}$ | <b>‡</b> | | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 30<br>40<br>50<br>60<br>70<br>9E60 | dd<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | NOP | No Operation | None | - | _ | _ | _ | _ | _ | INH | 9D | | 1 | | NSA | Nibble Swap A | A ← (A[3:0]:A[7:4]) | _ | - | - | - | _ | - | INH | 62 | | 3 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M | A ← (A) (M) | 0 | 1 | | <b>‡</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2 3 4 4 3 2 4 5 | | PSHA | Push A onto Stack | Push (A); SP ← (SP) – 1 | - | _ | - | _ | - | - | INH | 87 | | 2 | | PSHH | Push H onto Stack | Push (H); SP ← (SP) – 1 | - | _ | - | _ | _ | - | INH | 8B | | 2 | | PSHX | Push X onto Stack | Push (X); SP $\leftarrow$ (SP) – 1 | _ | - | - | _ | _ | _ | INH | 89 | | 2 | | PULA | Pull A from Stack | $SP \leftarrow (SP + 1); Pull (A)$ | - | _ | _ | _ | - | - | INH | 86 | | 2 | | PULH | Pull H from Stack | $SP \leftarrow (SP + 1); Pull (H)$ | - | _ | - | _ | - | - | INH | 8A | | 2 | | PULX | Pull X from Stack | $SP \leftarrow (SP + 1); Pull (X)$ | - | _ | - | _ | - | - | INH | 88 | | 2 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP | Rotate Left through Carry | b7 b0 | <b>‡</b> | - | - | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct o | on | | Address<br>Mode | Opcode | Operand | es | |-------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|-------------------|----------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | 1 01111 | | | ٧ | Н | ı | N | Z | С | Add | Opc | Ope | Cycles | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP | Rotate Right through Carry | b7 b0 | <b>‡</b> | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | RSP | Reset Stack Pointer | SP ← \$FF | - | - | _ | - | - | - | INH | 9C | | 1 | | RTI | Return from Interrupt | $\begin{split} SP \leftarrow (SP) + 1; Pull (CCR) \\ SP \leftarrow (SP) + 1; Pull (A) \\ SP \leftarrow (SP) + 1; Pull (X) \\ SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{split}$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 80 | | 7 | | RTS | Return from Subroutine | $ \begin{aligned} SP \leftarrow SP + 1; Pull (PCH) \\ SP \leftarrow SP + 1; Pull (PCL) \end{aligned} $ | - | - | - | - | - | _ | INH | 81 | | 4 | | SBC #opr<br>SBC opr<br>SBC opr,<br>SBC opr,X<br>SBC opr,X<br>SBC ,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry | $A \leftarrow (A) - (M) - (C)$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SEC | Set Carry Bit | C ← 1 | - | _ | _ | - | - | 1 | INH | 99 | | 1 | | SEI | Set Interrupt Mask | I ← 1 | - | - | 1 | - | _ | - | INH | 9B | | 2 | | STA opr<br>STA opr,<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store A in M | M ← (A) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7 | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | STHX opr | Store H:X in M | (M:M + 1) ← (H:X) | 0 | - | _ | \$ | <b>‡</b> | - | DIR | 35 | dd | 4 | | STOP | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator | - | - | 0 | - | - | _ | INH | 8E | | 1 | | STX opr<br>STX opr,<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP | Store X in M | M ← (X) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | DIR<br>EXT<br>IX2 | | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | **Table 6-1. Instruction Set Summary** | Source | Operation | Description | | E | | ct ( | | | s es | apo<br>ode | and | es | |-----------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----|----------|----------|-----------|--------------|---------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | - CPANANAN | | ٧ | Н | ı | N | z | С | Address<br>Mode | opcode | Operand | Cycles | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB,X<br>SUB opr,SP<br>SUB opr,SP | Subtract | $A \leftarrow (A) - (M)$ | <b>\( \)</b> | | | <b>‡</b> | <b>\_</b> | <b>\( \)</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SWI | Software Interrupt | $\begin{array}{c} \text{PC} \leftarrow (\text{PC}) + 1; \text{Push (PCL)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (PCH)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (X)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (A)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (CCR)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{I} \leftarrow 1 \\ \text{PCH} \leftarrow \text{Interrupt Vector High Byte} \\ \text{PCL} \leftarrow \text{Interrupt Vector Low Byte} \end{array}$ | - | | 1 | _ | | | INH | 83 | | 9 | | TAP | Transfer A to CCR | CCR ← (A) | <b>‡</b> | \$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 84 | | 2 | | TAX | Transfer A to X | $X \leftarrow (A)$ | - | _ | - | _ | - | _ | INH | 97 | | 1 | | TPA | Transfer CCR to A | A ← (CCR) | - | _ | - | - | - | _ | INH | 85 | | 1 | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 | | TSX | Transfer SP to H:X | H:X ← (SP) + 1 | _ | - | - | - | - | _ | INH | 95 | | 2 | | TXA | Transfer X to A | $A \leftarrow (X)$ | - | _ | - | - | - | - | INH | 9F | | 1 | | TXS | Transfer H:X to SP | (SP) ← (H:X) – 1 | - | _ | _ | _ | _ | - | INH | 94 | | 2 | # Central Processor Unit (CPU) ## **Table 6-1. Instruction Set Summary** | | ırce<br>rm | Operation | Description | | - | | Effe<br>CO | CR | 1 1 | С | Address | Mode | Opcode | Operand | Cycles | |-------|------------|-----------------------------------------|-----------------------|--------------|-------|--------|------------|------|-------|-------|---------|--------|-----------|---------|--------| | Α | Accumu | lator | | n | Any I | bit | | | | | | | | | | | С | Carry/bo | | | opr | Oper | rand | (one | or | two | ) byt | ies) | | | | | | CCR | | n code register | | PC | Prog | | | | | | | | | | | | dd | Direct ac | ddress of operand | | | Prog | | | | _ | | , | | | | | | dd rr | | ddress of operand and relative offset | of branch instruction | PCL | Prog | ram | cour | nter | · low | v byt | te | | | | | | DD | Direct to | direct addressing mode | | REL | Rela | tive a | addr | ess | ing | mod | əb | | | | | | DIR | Direct ac | ddressing mode | | rel | Rela | tive p | orogi | ram | ı co | unte | ∍r off | fset b | oyte | | | | DIX+ | | indexed with post increment address | - | rr | Rela | | _ | | | | | | • | | | | ee ff | • | d low bytes of offset in indexed, 16-bi | t offset addressing | SP1 | | • | | | | | | | sing mode | | | | EXT | | d addressing mode | | SP2 | | • | | | -bit | offse | et ac | dres | sing mod | е | | | ff | | yte in indexed, 8-bit offset addressing | ) | SP | Stacl | • | | | | | | | | | | | Н | Half-car | ry bit | | U | Unde | | | | | | | | | | | | Н | | gister high byte | | V | Over | | | | | | | | | | | | hh II | Ū | d low bytes of operand address in ext | tended addressing | Χ | Index | _ | ister | · lo | v by | ∕te | | | | | | | ı | Interrupt | t mask | | Z | Zero | | | | | | | | | | | | ii | | ate operand byte | | & | Logic | | | | | | | | | | | | IMD | | ate source to direct destination addre | ssing mode | | Logic | | | | | | | | | | | | IMM | | ate addressing mode | | $\oplus$ | Logic | cal E | XCL | .US | IVE | OR | ł | | | | | | INH | | addressing mode | | () | Cont | | | | | | | | | | | | IX | | , no offset addressing mode | | -( ) | Nega | | • | | | plen | nent | t) | | | | | IX+ | | , no offset, post increment addressing | 5 | # | Imme | | | lue | | | | | | | | | IX+D | | with post increment to direct address | sing mode | ** | Sign | | | | | | | | | | | | IX1 | | , 8-bit offset addressing mode | | $\leftarrow$ | Load | led v | vith | | | | | | | | | | IX1+ | | , 8-bit offset, post increment addressi | ing mode | ? | lf | | | | | | | | | | | | IX2 | | , 16-bit offset addressing mode | | : | Cond | | | | ith | | | | | | | | М | • | location | | <b>‡</b> | Set c | | | b | | | | | | | | | N | Negative | e bit | | _ | Not a | affec | ted | | | | | | | | | MC68HC908JL8 — - Rev. 2.0 | <b>Table</b> | 6-2. | Opco | de Map | |--------------|------|------|--------| |--------------|------|------|--------| | | Bit Mani | pulation | Branch Read-Modify-Write Control | | | | | | | | | Register | /Memory | | | | | | | |------------|----------------------|---------------------|----------------------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | A | В | С | D | 9ED | Е | 9EE | F | | 0 | 5<br>BRSET0<br>3 DIR | | | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | | | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | 3<br>BGE<br>2 REL | | | 4<br>SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | | 4<br>SUB<br>3 SP1 | SUB<br>1 IX | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | 5<br>CBEQ<br>3 DIR | 4<br>CBEQA<br>3 IMM | 4<br>CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | 4<br>CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | 2<br>CMP<br>1 IX | | 2 | 5<br>BRSET1<br>3 DIR | 4<br>BSET1<br>2 DIR | | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | | SBC<br>2 IMM | | 4<br>SBC<br>3 EXT | 4<br>SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | 3<br>SBC<br>2 IX1 | 4<br>SBC<br>3 SP1 | SBC<br>1 IX | | 3 | | 4<br>BCLR1<br>2 DIR | | 4<br>COM<br>2 DIR | 1<br>COMA<br>1 INH | 1<br>COMX<br>1 INH | | 5<br>COM<br>3 SP1 | 3<br>COM<br>1 IX | 9<br>SWI<br>1 INH | 3<br>BLE<br>2 REL | | | 4<br>CPX<br>3 EXT | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | 3<br>CPX<br>2 IX1 | 4<br>CPX<br>3 SP1 | 2<br>CPX<br>1 IX | | 4 | 5<br>BRSET2<br>3 DIR | 4<br>BSET2<br>2 DIR | 3<br>BCC<br>2 REL | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | 1<br>LSRX<br>1 INH | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | | 3<br>AND<br>2 DIR | 4<br>AND<br>3 EXT | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | 3<br>AND<br>2 IX1 | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX | | 5 | | | 3<br>BCS<br>2 REL | | 3<br>LDHX<br>3 IMM | | | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | | | | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | | 4<br>BIT<br>3 SP1 | BIT<br>1 IX | | 6 | 5<br>BRSET3<br>3 DIR | 4<br>BSET3<br>2 DIR | | 4<br>ROR<br>2 DIR | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | | | 4<br>LDA<br>3 IX2 | | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | 2<br>AIS<br>2 IMM | | | 4<br>STA<br>3 IX2 | 5<br>STA<br>4 SP2 | | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX | | 8 | 5<br>BRSET4<br>3 DIR | | | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | 2<br>PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | | | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | EOR<br>1 IX | | 9 | 5<br>BRCLR4<br>3 DIR | | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | 2<br>PSHX<br>1 INH | | 2<br>ADC<br>2 IMM | | | | 5<br>ADC<br>4 SP2 | | 4<br>ADC<br>3 SP1 | 2<br>ADC<br>1 IX | | A | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | | 2<br>ORA<br>2 IMM | | 4<br>ORA<br>3 EXT | 4<br>ORA<br>3 IX2 | | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | 2<br>ORA<br>1 IX | | В | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | | | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | С | | 4<br>BSET6<br>2 DIR | | 4<br>INC<br>2 DIR | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | | 5<br>INC<br>3 SP1 | 3<br>INC<br>1 IX | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | | | | 3<br>JMP<br>2 IX1 | | 2<br>JMP<br>1 IX | | D | | 4<br>BCLR6<br>2 DIR | | 3<br>TST<br>2 DIR | | 1<br>TSTX<br>1 INH | | 4<br>TST<br>3 SP1 | | | 1<br>NOP<br>1 INH | | | | | | 5<br>JSR<br>2 IX1 | | JSR<br>1 IX | | E | 5<br>BRSET7<br>3 DIR | 4<br>BSET7<br>2 DIR | | | | | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | STOP<br>1 INH | | 2<br>LDX<br>2 IMM | | | | 5<br>LDX<br>4 SP2 | | 4<br>LDX<br>3 SP1 | 2<br>LDX<br>1 IX | | F | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM | 3<br>STX<br>2 DIR | 4<br>STX<br>3 EXT | 4<br>STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX | INH Inherent IMM Immediate IX Indexed, No Offset IX1 Indexed, Se-Bit Offset IX1 Indexed, Se-Bit Offset IX2 Indexed, 16-Bit Offset IX4D Indexed-Direct IX+D Indexed-Din SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment Low Byte of Opcode in Hexadecimal | | MSB<br>LSB | 0 | High Byte of Opcode in Hexadecimal | |----|------------|----------------------|----------------------------------------------------------------| | ıl | 0 | 5<br>BRSET0<br>3 DIR | Cycles<br>Opcode Mnemonic<br>Number of Bytes / Addressing Mode | # Central Processor Unit (CPU) Technical Data MC68HC908JL8 — Rev. 2.0 # Section 7. System Integration Module (SIM) ## 7.1 Contents | 7.2 Introduction | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7.3SIM Bus Clock Control and Generation.897.3.1Bus Timing.897.3.2Clock Start-Up from POR or LVI Reset.897.3.3Clocks in Stop Mode and Wait Mode.89 | | 7.4Reset and System Initialization907.4.1External Pin Reset.907.4.2Active Resets from Internal Sources.927.4.2.1Power-On Reset.927.4.2.2Computer Operating Properly (COP) Reset.937.4.2.3Illegal Opcode Reset.937.4.2.4Illegal Address Reset.93 | | 7.4.2.5 Low-Voltage Inhibit (LVI) Reset | | 7.5.2 SIM Counter During Stop Mode Recovery | | 7.6.1 Interrupts .95 7.6.1.1 Hardware Interrupts .97 7.6.1.2 SWI Instruction .98 7.6.2 Interrupt Status Registers .99 7.6.2.1 Interrupt Status Register 1 .100 7.6.2.2 Interrupt Status Register 2 .100 7.6.2.3 Interrupt Status Register 3 .100 7.6.2.3 Page 24 .100 | | 7.6.3 Reset | MC68HC908JL8 — Rev. 2.0 ## System Integration Module (SIM) | 7.7 | Low-Power Modes | |-------|------------------------------------| | 7.7.1 | Wait Mode | | 7.7.2 | Stop Mode | | 7.8 | SIM Registers | | 7.8.1 | Break Status Register (BSR) | | 7.8.2 | Reset Status Register (RSR) | | 7.8.3 | Break Flag Control Register (BFCR) | #### 7.2 Introduction This section describes the system integration module (SIM), which supports up to 24 external and/or internal interrupts. Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in Figure 7-1. Figure 7-2 is a summary of the SIM I/O registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for: - Bus clock generation and control for CPU and peripherals - Stop/wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and COP timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - CPU enable/disable timing - Modular architecture expandable to 128 interrupt sources Figure 7-1. SIM Block Diagram **Table 7-1. Signal Name Conventions** | Signal Name | Description | | | | | | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | ICLK | Internal oscillator clock | | | | | | | OSCOUT | The XTAL or RC frequency divided by two. This signal is again divided by two in the SIM to generate the internal bus clocks. (Bus clock = OSCOUT ÷ 2) | | | | | | | IAB | Internal address bus | | | | | | | IDB | Internal data bus | | | | | | | PORRST | Signal from the power-on reset module to the SIM | | | | | | | IRST | Internal reset signal | | | | | | | R/W | Read/write signal | | | | | | MC68HC908JL8 — Rev. 2.0 # System Integration Module (SIM) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------------|------------------------------------------|--------|-------|-----------|----------|-------|------|------------|------|-------| | \$FE00 | Break Status Register<br>(BSR) | Read: | R | R | R | R | R | R | SBSW | R | | | | Write: | H H | | | | | | NOTE | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Note: Writing a logic 0 clears SBSW. | | | | | | | | | | | | \$FE01 | | Read: | POR | PIN | COP | ILOP | ILAD | MODRST | LVI | 0 | | | Reset Status Register<br>(RSR) | Write: | | | | | | | | | | | | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE02 | Reserved | Read: | R | R | R | R | R | R | R | R | | | | Write: | : | H | H | n | l u | n | n | n | | | | Reset: | | | | | | | | _ | | \$FE03 | Break Flag Control<br>Register<br>(BFCR) | Read: | BCFE | R | R | R | R | R | R | R | | | | Write: | DOIL | 11 | 11 | 11 | 11 | 11 | 11 | 11 | | | | Reset: | 0 | | | | | | | | | | Interrupt Status Register 1<br>(INT1) | Read: | IF6 | IF5 | IF4 | IF3 | 0 | IF1 | 0 | 0 | | \$FE04 | | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Interrupt Status Register 2<br>(INT2) | Read: | IF14 | IF13 | IF12 | IF11 | 0 | 0 | IF8 | IF7 | | \$FE05 | | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE06 | Interrupt Status Register 3 (INT3) | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | IF15 | | | | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimple | mented | | R | = Reserved | t | | | | | F:4 | 7.0 | | ) Daniel | Lau C | | • | | | Figure 7-2. SIM I/O Register Summary #### 7.3 SIM Bus Clock Control and Generation The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, OSCOUT, as shown in **Figure 7-3**. Figure 7-3. SIM Clock Signals #### 7.3.1 Bus Timing In user mode, the internal bus frequency is the oscillator frequency divided by four. ## 7.3.2 Clock Start-Up from POR or LVI Reset When the power-on reset module or the low-voltage inhibit module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 ICLK cycle POR timeout has completed. The $\overline{RST}$ pin is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the timeout. ## 7.3.3 Clocks in Stop Mode and Wait Mode Upon exit from stop mode by an interrupt, break, or reset, the SIM allows ICLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay time-out. This time-out is selectable as 4096 or 32 ICLK cycles. (See 7.7.2 Stop Mode.) In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. MC68HC908JL8 — Rev. 2.0 Technical Data ## 7.4 Reset and System Initialization The MCU has these reset sources: - Power-on reset module (POR) - External reset pin (RST) - Computer operating properly module (COP) - Low-voltage inhibit module (LVI) - Illegal opcode - Illegal address All of these resets produce the vector \$FFFE—\$FFFF (\$FEFE—\$FEFF in Monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states. An internal reset clears the SIM counter (see **7.5 SIM Counter**), but an external reset does not. Each of the resets sets a corresponding bit in the reset status register (RSR). (See **7.8 SIM Registers**.) #### 7.4.1 External Pin Reset The RST pin circuits include an internal pull-up device. Pulling the asynchronous RST pin low halts all processing. The PIN bit of the reset status register (RSR) is set as long as RST is held low for a minimum of 67 ICLK cycles, assuming that the POR was not the source of the reset. See Table 7-2 for details. Figure 7-4 shows the relative timing. **Table 7-2. PIN Bit Set Timing** | Reset Type | Number of Cycles Required to Set PIN | |------------|--------------------------------------| | POR | 4163 (4096 + 64 + 3) | | All others | 67 (64 + 3) | Figure 7-4. External Reset Timing Technical Data MC68HC908JL8 — Rev. 2.0 #### 7.4.2 Active Resets from Internal Sources All internal reset sources actively pull the $\overline{\text{RST}}$ pin low for 32 ICLK cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles (**Figure 7-5**). An internal reset can be caused by an illegal address, illegal opcode, COP time-out, or POR. (See **Figure 7-6**. **Sources of Internal Reset**.) Note that for POR resets, the SIM cycles through 4096 ICLK cycles during which the SIM forces the $\overline{\text{RST}}$ pin low. The internal reset signal then follows the sequence from the falling edge of $\overline{\text{RST}}$ shown in **Figure 7-5**. Figure 7-5. Internal Reset Timing The COP reset is asynchronous to the bus clock. Figure 7-6. Sources of Internal Reset The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU. MC68HC908JL8 — Rev. 2.0 #### 7.4.2.1 Power-On Reset When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 ICLK cycles. Sixty-four ICLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. At power-on, the following events occur: - A POR pulse is generated. - · The internal reset signal is asserted. - The SIM enables OSCOUT. - Internal clocks to the CPU and modules are held inactive for 4096 ICLK cycles to allow stabilization of the oscillator. - The RST pin is driven low during the oscillator stabilization time. - The POR bit of the reset status register (RSR) is set and all other bits in the register are cleared. Figure 7-7. POR Recovery ### 7.4.2.2 Computer Operating Properly (COP) Reset An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the reset status register (RSR). The SIM actively pulls down the RST pin for all internal reset sources. To prevent a COP module time-out, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every $(2^{12} - 2^4)$ ICLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first time-out. The COP module is disabled if the $\overline{RST}$ pin or the $\overline{IRQ}$ pin is held at $V_{TST}$ while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the $\overline{RST}$ or the $\overline{IRQ}$ pin. This prevents the COP from becoming disabled as a result of external noise. During a break state, $V_{TST}$ on the $\overline{RST}$ pin disables the COP module. ## 7.4.2.3 Illegal Opcode Reset The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the reset status register (RSR) and causes a reset. If the stop enable bit, STOP, in the mask option register is logic zero, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the $\overline{\text{RST}}$ pin for all internal reset sources. # 7.4.2.4 Illegal Address Reset An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the reset status register (RSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources. MC68HC908JL8 — Rev. 2.0 # System Integration Module (SIM) #### 7.4.2.5 Low-Voltage Inhibit (LVI) Reset The low-voltage inhibit module (LVI) asserts its output to the SIM when the $V_{DD}$ voltage falls to the LVI trip voltage $V_{TRIP}$ . The LVI bit in the reset status register (RSR) is set, and the external reset pin ( $\overline{RST}$ ) is held low while the SIM counter counts out 4096 ICLK cycles. Sixty-four ICLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the $\overline{RST}$ pin for all internal reset sources. #### 7.5 SIM Counter The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter uses 12 stages for counting, followed by a 13th stage that triggers a reset of SIM counters and supplies the clock for the COP module. The SIM counter is clocked by the falling edge of ICLK. ## 7.5.1 SIM Counter During Power-On Reset The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine. ## 7.5.2 SIM Counter During Stop Mode Recovery The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the mask option register. If the SSREC bit is a logic one, then the stop recovery is reduced from the normal delay of 4096 ICLK cycles down to 32 ICLK cycles. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared in the configuration register 1 (CONFIG1). #### 7.5.3 SIM Counter and Reset States External reset has no effect on the SIM counter. (See **7.7.2 Stop Mode** for details.) The SIM counter is free-running after all reset states. (See **7.4.2 Active Resets from Internal Sources** for counter control and internal reset recovery sequences.) # 7.6 Exception Control Normal, sequential program execution can be changed in three different ways: - Interrupts - Maskable hardware CPU interrupts - Non-maskable software interrupt instruction (SWI) - Reset - Break interrupts ## 7.6.1 Interrupts An interrupt temporarily changes the sequence of program execution to respond to a particular event. **Figure 7-8** flow charts the handling of system interrupts. Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). Figure 7-8. Interrupt Processing Technical Data MC68HC908JL8 — Rev. 2.0 At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 7-9 shows interrupt entry timing. Figure 7-10 shows interrupt recovery timing. Figure 7-10. Interrupt Recovery #### 7.6.1.1 Hardware Interrupts A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. MC68HC908JL8 — Rev. 2.0 Technical Data If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 7-11** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed. Figure 7-11. Interrupt Recognition Example The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation. **NOTE:** To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine. #### 7.6.1.2 SWI Instruction The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register. **NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does not push PC - 1, as a hardware interrupt does. ### 7.6.2 Interrupt Status Registers The flags in the interrupt status registers identify maskable interrupt sources. **Table 7-3** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging. **INT Flag Priority** Mask<sup>1(1)</sup> **Vector Address** Source Flag Highest Reset \$FFFE-\$FFF **SWI** Instruction \$FFFC-\$FFFD **IRQ** Pin **IRQF IMASK** IF1 \$FFFA-\$FFFB Timer 1 Channel 0 Interrupt CH0F CH0IE IF3 \$FFF6-\$FFF7 Timer 1 Channel 1 Interrupt CH1F CH1IE IF4 \$FFF4-\$FFF5 Timer 1 Overflow Interrupt TOF TOIE IF<sub>5</sub> \$FFF2-\$FFF3 Timer 2 Channel 0 Interrupt CH0F CH0IE IF6 \$FFF0-\$FFF1 Timer 2 Channel 1 Interrupt CH1F CH1IE IF7 \$FFEE-\$FFEF Timer 2 Overflow Interrupt **TOF** TOIE IF8 \$FFEC-\$FFED OR ORIE NF NEIE SCI Error IF11 \$FFE6-\$FFE7 FΕ FEIE PΕ PEIE **SCRF SCRIE** SCI Receive IF12 \$FFE4-\$FFE5 **IDLE** ILIE SCTE **SCTIE SCI Transmit IF13** \$FFE2-\$FFE3 TC TCIE **KEYF IMASKK** IF14 **Keyboard Interrupt** \$FFE0-\$FFE1 Lowest **ADC Conversion Complete Interrupt** COCO **AIEN** IF15 \$FFDE-\$FFDF **Table 7-3. Interrupt Sources** NOTES: MC68HC908JL8 — Rev. 2.0 <sup>1.</sup> The I bit in the condition code register is a global mask for all interrupts sources except the SWI instruction. # System Integration Module (SIM) #### 7.6.2.1 Interrupt Status Register 1 Figure 7-12. Interrupt Status Register 1 (INT1) IF1, IF3 to IF6 — Interrupt Flags These flags indicate the presence of interrupt requests from the sources shown in **Table 7-3**. 1 = Interrupt request present 0 = No interrupt request present Bit 0, 1, and 3 — Always read 0 #### 7.6.2.2 Interrupt Status Register 2 Figure 7-13. Interrupt Status Register 2 (INT2) IF7, IF8, IF11 to F14 — Interrupt Flags This flag indicates the presence of interrupt requests from the sources shown in **Table 7-3**. 1 = Interrupt request present 0 = No interrupt request present Bit 2 and 3 — Always read 0 **Technical Data** MC68HC908JL8 - Rev. 2.0 ### 7.6.2.3 Interrupt Status Register 3 Figure 7-14. Interrupt Status Register 3 (INT3) IF15 — Interrupt Flags These flags indicate the presence of interrupt requests from the sources shown in **Table 7-3**. 1 = Interrupt request present 0 = No interrupt request present Bit 1 to 7 — Always read 0 #### 7.6.3 **Reset** All reset sources always have equal and highest priority and cannot be arbitrated. #### 7.6.4 Break Interrupts The break module can stop normal program flow at a software-programmable break point by asserting its break interrupt output. (See **Section 18. Break Module (BREAK)**.) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state. MC68HC908JL8 — Rev. 2.0 # System Integration Module (SIM) ### 7.6.5 Status Flag Protection in Break Mode The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the break flag control register (BFCR). Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information. Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a two-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal. #### 7.7 Low-Power Modes Executing the WAIT or STOP instruction puts the MCU in a low-power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described below. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur. #### 7.7.1 Wait Mode In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. **Figure 7-15** shows the timing for wait mode entry. A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. Technical Data MC68HC908JL8 — Rev. 2.0 Wait mode can also be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the break status register (BSR). If the COP disable bit, COPD, in the mask option register is logic zero, then the computer operating properly module (COP) is enabled and remains active in wait mode. NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction. Figure 7-15. Wait Mode Entry Timing Figure 7-16 and Figure 7-17 show the timing for WAIT recovery. NOTE: EXITSTOPWAIT = $\overline{RST}$ pin OR CPU interrupt OR break interrupt Figure 7-16. Wait Recovery from Interrupt or Break Figure 7-17. Wait Recovery from Internal Reset MC68HC908JL8 — Rev. 2.0 Technical Data #### 7.7.2 Stop Mode In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode. The SIM disables the oscillator signals (OSCOUT) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the configuration register 1 (CONFIG1). If SSREC is set, stop recovery is reduced from the normal delay of 4096 ICLK cycles down to 32. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. **NOTE:** External crystal applications should use the full stop recovery time by clearing the SSREC bit. A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the break status register (BSR). The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. **Figure 7-18** shows stop mode entry timing. **NOTE:** To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0. NOTE: Previous data can be operand data or the STOP opcode, depending on the last instruction. Figure 7-18. Stop Mode Entry Timing Figure 7-19. Stop Mode Recovery from Interrupt or Break ## 7.8 SIM Registers The SIM has three memory mapped registers. - Break Status Register (BSR) - Reset Status Register (RSR) - Break Flag Control Register (BFCR) ## 7.8.1 Break Status Register (BSR) The break status register contains a flag to indicate that a break caused an exit from stop or wait mode. Figure 7-20. Break Status Register (BSR) MC68HC908JL8 — Rev. 2.0 # System Integration Module (SIM) #### SBSW — SIM Break Stop/Wait This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic zero to it. Reset clears SBSW. - 1 = Stop mode or wait mode was exited by break interrupt - 0 = Stop mode or wait mode was not exited by break interrupt SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example of this. Writing zero to the SBSW bit clears it. ``` ; This code works if the H register has been pushed onto the stack in the break ; service routine software. This code should be executed at the end of the ; break service routine software. HIBYTE EQU 5 LOBYTE EQU 6 If not SBSW, do RTI BRCLR SBSW, BSR, RETURN ; See if wait mode or stop mode was exited ; by break. TST LOBYTE, SP ; If RETURNLO is not zero, ; then just decrement low byte. BNE DOLO DEC HIBYTE, SP ; Else deal with high byte, too. DOLO DEC LOBYTE, SP ; Point to WAIT/STOP opcode. RETURN PULH ; Restore H register. RTI ``` #### 7.8.2 Reset Status Register (RSR) This register contains six flags that show the source of the last reset. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register. Figure 7-21. Reset Status Register (RSR) POR — Power-On Reset Bit 1 = Last reset caused by POR circuit 0 = Read of RSR PIN — External Reset Bit 1 = Last reset caused by external reset pin $(\overline{RST})$ 0 = POR or read of RSR COP — Computer Operating Properly Reset Bit 1 = Last reset caused by COP counter 0 = POR or read of RSR ILOP — Illegal Opcode Reset Bit 1 = Last reset caused by an illegal opcode 0 = POR or read of RSR ILAD — Illegal Address Reset Bit (opcode fetches only) 1 = Last reset caused by an opcode fetch from an illegal address 0 = POR or read of RSR MODRST — Monitor Mode Entry Module Reset bit 1 = Last reset caused by monitor mode entry when vector locations FFFE and FFFF are FFF after POR while $\overline{IRQ} = V_{DD}$ 0 = POR or read of RSR LVI — Low Voltage Inhibit Reset bit 1 = Last reset caused by LVI circuit 0 = POR or read of RSR #### 7.8.3 Break Flag Control Register (BFCR) The break control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 7-22. Break Flag Control Register (BFCR) #### BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break # Section 8. Oscillator (OSC) # 8.1 Contents | 8.2 | Introduction | |-----------------------------------------------------------------------------|--------------------------------------------------------------| | 8.3<br>8.3.1<br>8.3.2 | Oscillator Selection.111XTAL Oscillator.112RC Oscillator.113 | | 8.4 | Internal Oscillator | | 8.5<br>8.5.1<br>8.5.2<br>8.5.3<br>8.5.4<br>8.5.5<br>8.5.6<br>8.5.7<br>8.5.8 | I/O Signals | | 8.6<br>8.6.1<br>8.6.2 | Low Power Modes116Wait Mode116Stop Mode116 | | 8.7 | Oscillator During Break Mode | ### 8.2 Introduction The oscillator module provides the reference clocks for the MCU system and bus. Two oscillators are running on the device: # Selectable oscillator — for bus clock - Crystal oscillator (XTAL) built-in oscillator that requires an external crystal or ceramic-resonator. This option also allows an external clock that can be driven directly into OSC1. - RC oscillator (RC) built-in oscillator that requires an external resistor-capacitor connection only. The selected oscillator is used to drive the bus clock, the SIM, and other modules on the MCU. The oscillator type is selected by programming a bit FLASH memory. The RC and crystal oscillator cannot run concurrently; one is disabled while the other is selected; because the RC and XTAL circuits share the same OSC1 pin. # Non-selectable oscillator — for COP Internal oscillator — built-in RC oscillator that requires no external components. This internal oscillator is used to drive the computer operating properly (COP) module and the SIM. The internal oscillator runs continuously after a POR or reset, and is always available. # 8.3 Oscillator Selection The oscillator type is selected by programming a bit in a FLASH memory location; the mask option register (MOR), at \$FFD0. (See 5.6 Mask Option Register (MOR).) **NOTE:** On the ROM device, the oscillator is selected by a ROM-mask layer at factory. Non-volatile FLASH register; write by programming. Figure 8-1. Mask Option Register (MOR) OSCSEL — Oscillator Select Bit OSCSEL selects the oscillator type for the MCU. The erased or unprogrammed state of this bit is logic 1, selecting the crystal oscillator option. This bit is unaffected by reset. 1 = Crystal oscillator 0 = RC oscillator Bits 6–0 — Should be left as logic 1's. **NOTE:** When Crystal oscillator is selected, the OSC2/RCCLK/PTA6/KBI6 pin is used as OSC2; other functions such as PTA6/KBI6 will not be available. ### 8.3.1 XTAL Oscillator The XTAL oscillator circuit is designed for use with an external crystal or ceramic resonator to provide accurate clock source. In its typical configuration, the XTAL oscillator is connected in a Pierce oscillator configuration, as shown in **Figure 8-2**. This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components: - Crystal, X<sub>1</sub> - Fixed capacitor, C<sub>1</sub> - Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor) - Feedback resistor, R<sub>R</sub> - Series resistor, R<sub>S</sub> (optional) Figure 8-2. XTAL Oscillator External Connections The series resistor $(R_S)$ is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information. ### 8.3.2 RC Oscillator The RC oscillator circuit is designed for use with external resistor and capacitor to provide a clock source with tolerance less than 10%. In its typical configuration, the RC oscillator requires two external components, one R and one C. Component values should have a tolerance of 1% or less, to obtain a clock source with less than 10% tolerance. The oscillator configuration uses two components: - C<sub>EXT</sub> - R<sub>EXT</sub> Figure 8-3. RC Oscillator External Connections # 8.4 Internal Oscillator The internal oscillator clock (ICLK) is a free running 50-kHz clock that requires no external components. It is used as the reference clock input to the computer operating properly (COP) module and the SIM. The internal oscillator by default is always available and is free running after POR or reset. It can be stopped in stop mode by setting the STOP\_ICLKDIS bit before executing the STOP instruction. **Figure 8-4** shows the logical representation of components of the internal oscillator circuitry. Figure 8-4. Internal Oscillator **NOTE:** The internal oscillator is a free running oscillator and is available after each POR or reset. It is turned-off in stop mode by setting the STOP\_ICLKDIS bit in CONFIG2 (see 5.5 Configuration Register 2 (CONFIG2)). # 8.5 I/O Signals The following paragraphs describe the oscillator I/O signals. # 8.5.1 Crystal Amplifier Input Pin (OSC1) OSC1 pin is an input to the crystal oscillator amplifier or the input to the RC oscillator circuit. # 8.5.2 Crystal Amplifier Output Pin (OSC2/RCCLK/PTA6/KBI6) For the XTAL oscillator, OSC2 pin is the output of the crystal oscillator inverting amplifier. For the RC oscillator, OSC2 pin can be configured as a general purpose I/O pin PTA6, or the output of the RC oscillator, RCCLK. | Oscillator | OSC2 pin function | |------------|--------------------------------------------------------------------------------------------| | XTAL | Inverting OSC1 | | RC | Controlled by PTA6EN bit in PTAPUE (\$000D) PTA6EN = 0: RCCLK output PTA6EN = 1: PTA6/KBI6 | ## 8.5.3 Oscillator Enable Signal (SIMOSCEN) The SIMOSCEN signal comes from the system integration module (SIM) and enables/disables the XTAL oscillator circuit or the RC-oscillator. ### 8.5.4 XTAL Oscillator Clock (XTALCLK) XTALCLK is the XTAL oscillator output signal. It runs at the full speed of the crystal (f<sub>XCLK</sub>) and comes directly from the crystal oscillator circuit. **Figure 8-2** shows only the logical relation of XTALCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of XTALCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of XTALCLK can be unstable at start-up. ### 8.5.5 RC Oscillator Clock (RCCLK) RCCLK is the RC oscillator output signal. Its frequency is directly proportional to the time constant of the external R and C. **Figure 8-3** shows only the logical relation of RCCLK to OSC1 and may not represent the actual circuitry. ## 8.5.6 Oscillator Out 2 (2OSCOUT) 2OSCOUT is same as the input clock (XTALCLK or RCCLK). This signal is driven to the SIM module. # 8.5.7 Oscillator Out (OSCOUT) The frequency of this signal is equal to half of the 2OSCOUT, this signal is driven to the SIM for generation of the bus clocks used by the CPU and other modules on the MCU. OSCOUT will be divided again in the SIM and results in the internal bus frequency being one fourth of the XTALCLK or RCCLK frequency. ### 8.5.8 Internal Oscillator Clock (ICLK) ICLK is the internal oscillator output signal (typically 50-kHz), for the COP module and the SIM. Its frequency depends on the V<sub>DD</sub> voltage. (See **Section 19. Electrical Specifications** for ICLK parameters.) ## 8.6 Low Power Modes The WAIT and STOP instructions put the MCU in low-power consumption standby modes. #### 8.6.1 Wait Mode The WAIT instruction has no effect on the oscillator logic. OSCOUT, 2OSCOUT, and ICLK continues to drive to the SIM module. # 8.6.2 Stop Mode The STOP instruction disables the XTALCLK or the RCCLK output, hence, OSCOUT and 2OSCOUT are disabled. The STOP instruction also turns off the ICLK input to the COP module if the STOP\_ICLKDIS bit is set in configuration register 2 (CONFIG2). After reset, the STOP\_ICLKDIS bit is clear by default and ICLK is enabled during stop mode. # 8.7 Oscillator During Break Mode The OSCOUT, 2OSCOUT, and ICLK clocks continue to be driven out when the device enters the break state. # Section 9. Monitor ROM (MON) # 9.1 Contents | 9.2 | Introduction | |-------|--------------------------| | 9.3 | Features | | 9.4 | Functional Description | | 9.4.1 | Entering Monitor Mode | | 9.4.2 | Baud Rate123 | | 9.4.3 | Data Format | | 9.4.4 | Echoing124 | | 9.4.5 | Break Signal | | 9.4.6 | Commands125 | | 9.5 | Security129 | | 9.6 | ROM-Resident Routines130 | | 9.6.1 | PRGRNGE133 | | 9.6.2 | ERARNGE | | 9.6.3 | LDRNGE | | 9.6.4 | MON_PRGRNGE137 | | 9.6.5 | MON_ERARNGE138 | | 9.6.6 | MON I DONOE | | 9.0.0 | MON_LDRNGE | | 9.6.7 | EE_WRITE140 | # 9.2 Introduction This section describes the monitor ROM (MON) and the monitor mode entry methods. The monitor ROM allows complete testing of the MCU through a single-wire interface with a host computer. This mode is also used for programming and erasing of FLASH memory in the MCU. Monitor mode entry can be achieved without use of the higher test voltage, $V_{TST}$ , as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing the hardware requirements for in-circuit programming. ## 9.3 Features Features of the monitor ROM include the following: - Normal user-mode pin functionality - One pin dedicated to serial communication between monitor ROM and host computer - Standard mark/space non-return-to-zero (NRZ) communication with host computer - Execution of code in RAM or FLASH - FLASH memory security feature<sup>1</sup> - FLASH memory programming interface - 959 bytes monitor ROM code size - Monitor mode entry without high voltage, V<sub>TST</sub>, if reset vector is blank (\$FFFE and \$FFFF contain \$FF) - Standard monitor mode entry if high voltage, V<sub>TST</sub>, is applied to **IRQ** - Resident routines for FLASH programming and EEPROM emulation # 9.4 Functional Description The monitor ROM receives and executes commands from a host computer. Figure 9-1 shows a example circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. Simple monitor commands can access any memory address. In monitor mode, the MCU can execute host-computer code in RAM while most MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTB0 pin. A level-shifting and multiplexing interface is required between PTB0 and the host computer. PTB0 is used in a wired-OR configuration and requires a pull-up resistor. <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. Figure 9-1. Monitor Mode Circuit # 9.4.1 Entering Monitor Mode **Table 9-1** shows the pin conditions for entering monitor mode. As specified in the table, monitor mode may be entered after a POR. Communication at 9600 baud will be established provided one of the following sets of conditions is met: - 1. If $\overline{IRQ} = V_{TST}$ : - Clock on OSC1 is 4.9125MHz - PTB3 = low - 2. If $\overline{IRQ} = V_{TST}$ : - Clock on OSC1 is 9.8304MHz - PTB3 = high - 3. If \$FFFE and \$FFFF are blank (contain \$FF): - Clock on OSC1 is 9.8304MHz - $-\overline{IRQ} = V_{DD}$ **Table 9-1. Monitor Mode Entry Requirements and Options** | ĪRQ | \$FFFE<br>and<br>\$FFFF | PTB3 | PTB2 | PTB1 | PTB0 | OSC1 Clock <sup>(1)</sup> | Bus<br>Frequency | Comments | | |---------------------------------|----------------------------|------|------|------|------|---------------------------|------------------|--------------------------------------------------------------------------------------------------------|--| | V <sub>TST</sub> <sup>(2)</sup> | Х | 0 | 0 | 1 | 1 | 4.9152MHz | 2.4576MHz | High voltage entry to monitor mode. | | | V <sub>TST</sub> <sup>(1)</sup> | Х | 1 | 0 | 1 | 1 | 9.8304MHz | 2.4576MHz | 9600 baud communication on PTB0. COP disabled. | | | V <sub>DD</sub> | BLANK<br>(contain<br>\$FF) | х | х | х | 1 | 9.8304MHz | 2.4576MHz | Blank reset vector (low-voltage) entry to monitor mode. 9600 baud communication on PTB0. COP disabled. | | | V <sub>DD</sub> | NOT<br>BLANK | Х | Х | Х | Х | Х | OSC1 ÷ 4 | Enters User mode. | | #### NOTES: - 1. RC oscillator cannot be used for monitor mode; must use either external oscillator or XTAL oscillator circuit. - 2. See Table 19-4 for V<sub>TST</sub> voltage level requirements. If $V_{TST}$ is applied to $\overline{IRQ}$ and PTB3 is low upon monitor mode entry (Table 9-1 condition set 1), the bus frequency is a divide-by-two of the clock input to OSC1. If PTB3 is high with $V_{TST}$ applied to $\overline{IRQ}$ upon monitor mode entry (Table 9-1 condition set 2), the bus frequency is a divide-by-four of the clock input to OSC1. Holding the PTB3 pin low when entering monitor mode causes a bypass of a divide-by-two stage at the oscillator *only if* $V_{TST}$ is applied to $\overline{IRQ}$ . In this event, the OSCOUT frequency is equal to the 2OSCOUT frequency, and OSC1 input directly generates internal bus clocks. In this case, the OSC1 signal must have a 50% duty cycle at maximum bus frequency. Entering monitor mode with $V_{TST}$ on $\overline{IRQ}$ , the COP is disabled as long as $V_{TST}$ is applied to either $\overline{IRQ}$ or $\overline{RST}$ . (See Section 7. System Integration Module (SIM) for more information on modes of operation.) If entering monitor mode without high voltage on $\overline{IRQ}$ and reset vector being blank (\$FFFE and \$FFFF) (Table 9-1 condition set 3, where applied voltage is $V_{DD}$ ), then all port B pin requirements and conditions, including the PTB3 frequency divisor selection, are not in effect. This is to reduce circuit requirements when performing in-circuit programming. Entering monitor mode with the reset vector being blank, the COP is always disabled regardless of the state of $\overline{IRQ}$ or the $\overline{RST}$ . Figure 9-2. shows a simplified diagram of the monitor mode entry when the reset vector is blank and $\overline{IRQ} = V_{DD}$ . An OSC1 frequency of 9.8304MHz is required for a baud rate of 9600. Figure 9-2. Low-Voltage Monitor Mode Entry Flowchart Enter monitor mode with the pin configuration shown above by pulling RST low and then high. The rising edge of RST latches monitor mode. Once monitor mode is latched, the values on the specified pins can change. Once out of reset, the MCU waits for the host to send eight security bytes. (See **9.5 Security**.) After the security bytes, the MCU sends a break signal (10 consecutive logic zeros) to the host, indicating that it is ready to receive a command. The break signal also provides a timing reference to allow the host to determine the necessary baud rate. In monitor mode, the MCU uses different vectors for reset, SWI, and break interrupt. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. **Table 9-2** is a summary of the vector differences between user mode and monitor mode. **Table 9-2. Monitor Mode Vector Differences** | | | | Fu | ınctions | | | | |---------|-------------------------|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------| | Modes | СОР | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | Break<br>Vector<br>High | Break<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low | | User | Enabled | \$FFFE | \$FFFF | \$FFFC | \$FFFD | \$FFFC | \$FFFD | | Monitor | Disabled <sup>(1)</sup> | \$FEFE | \$FEFF | \$FEFC | \$FEFD | \$FEFC | \$FEFD | #### Notes: When the host computer has completed downloading code into the MCU RAM, the host then sends a RUN command, which executes an RTI, which sends control to the address on the stack pointer. #### 9.4.2 Baud Rate The communication baud rate is dependant on oscillator frequency. The state of PTB3 also affects baud rate if entry to monitor mode is by $\overline{IRQ} = V_{TST}$ . When PTB3 is high, the divide by ratio is 1024. If the PTB3 pin is at logic zero upon entry into monitor mode, the divide by ratio is 512. **Table 9-3. Monitor Baud Rate Selection** | Monitor Mode<br>Entry By: | OSC1 Clock<br>Frequency | РТВ3 | Baud Rate | |----------------------------|-------------------------|------|-----------| | | 4.9152 MHz | 0 | 9600 bps | | $\overline{IRQ} = V_{TST}$ | 9.8304 MHz | 1 | 9600 bps | | | 4.9152 MHz | 1 | 4800 bps | | Blank reset vector, | 9.8304 MHz | Х | 9600 bps | | $\overline{IRQ} = V_{DD}$ | 4.9152 MHz | Х | 4800 bps | <sup>1.</sup> If the high voltage (V<sub>TST</sub>) is removed from the $\overline{\text{IRQ}}$ pin or the $\overline{\text{RST}}$ pin, the SIM asserts its COP enable output. The COP is a mask option enabled or disabled by the COPD bit in the configuration register. # 9.4.3 Data Format Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. (See Figure 9-3 and Figure 9-4.) Figure 9-3. Monitor Data Format Figure 9-4. Sample Monitor Waveforms The data transmit and receive rate can be anywhere from 4800 baud to 28.8k-baud. Transmit and receive baud rates must be identical. # 9.4.4 Echoing As shown in **Figure 9-5**, the monitor ROM immediately echoes each received byte back to the PTB0 pin for error checking. Figure 9-5. Read Transaction Any result of a command appears after the echo of the last byte of the command. # 9.4.5 Break Signal A start bit followed by nine low bits is a break signal. (See Figure 9-6.) When the monitor receives a break signal, it drives the PTB0 pin high for the duration of two bits before echoing the break signal. Figure 9-6. Break Transaction # 9.4.6 Commands The monitor ROM uses the following commands: - READ (read memory) - WRITE (write memory) - IREAD (indexed read) - IWRITE (indexed write) - READSP (read stack pointer) - RUN (run user program) Table 9-4. READ (Read Memory) Command Table 9-5. WRITE (Write Memory) Command | Description | Write byte to memory | |----------------------------------|--------------------------------------------------------------------------------------| | Operand | Specifies 2-byte address in high byte:low byte order; low byte followed by data byte | | Data Returned | None | | Opcode | \$49 | | Command Sequence SENT TO MONITOR | ce | | WRITE CHO | WRITE ADDR. HIGH ADDR. LOW ADDR. LOW DATA | **Technical Data** MC68HC908JL8 — Rev. 2.0 Table 9-6. IREAD (Indexed Read) Command | Description | Read next 2 bytes in memory from last address accessed | |-----------------------|--------------------------------------------------------| | Operand | Specifies 2-byte address in high byte:low byte order | | Data Returned | Returns contents of next two addresses | | Opcode | \$1A | | Command Sequence | се | | SENT TO MONITOR IREAD | IREAD DATA DATA RESULT | Table 9-7. IWRITE (Indexed Write) Command | Description | Write to last address accessed + 1 | |-----------------------|------------------------------------| | Operand | Specifies single data byte | | Data Returned | None | | Opcode | \$19 | | Command Sequence | се | | SENT TO MONITOR WRITE | WRITE DATA DATA | **NOTE:** A sequence of IREAD or IWRITE commands can sequentially access a block of memory over the full 64-Kbyte memory map. Table 9-8. READSP (Read Stack Pointer) Command Table 9-9. RUN (Run User Program) Command | Description | Executes RTI instruction | |---------------------|--------------------------| | Operand | None | | Data Returned | None | | Opcode | \$28 | | Command Sequence | ce | | SENT TO MONITOR RUN | RUN | # 9.5 Security A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations \$FFF6—\$FFFD. Locations \$FFF6—\$FFFD contain user-defined data. **NOTE:** Do not leave locations \$FFF6—\$FFFD blank. For security reasons, program locations \$FFF6—\$FFFD even if they are not used for vectors. During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PTB0. If the received bytes match those at locations \$FFF6—\$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a power-on reset occurs. If the reset was not a power-on reset, security remains bypassed and security code entry is not required. (See **Figure 9-7**.) Figure 9-7. Monitor Mode Entry Timing Upon power-on reset, if the received bytes of the security code do not match the data at locations \$FFF6—\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a FLASH location returns an invalid value and trying to execute code from FLASH causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command. **NOTE:** The MCU does not transmit a break character until after the host sends the eight security bytes. To determine whether the security code entered is correct, check to see if bit 6 of RAM address \$40 is set. If it is, then the correct security code has been entered and FLASH can be accessed. If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After failing the security sequence, the FLASH module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become \$FF (blank). ### 9.6 ROM-Resident Routines Eight routines stored in the monitor ROM area (thus ROM-resident) are provided for FLASH memory manipulation. Six of the eight routines are intended to simplify FLASH program, erase, and load operations. The other two routines are intended to simplify the use of the FLASH memory as EEPROM. **Table 9-10** shows a summary of the ROM-resident routines. **Table 9-10. Summary of ROM-Resident Routines** | Routine Name | Routine Description | Call<br>Address | Stack Used <sup>(1)</sup><br>(bytes) | |--------------|-----------------------------------------------------------------------|-----------------|--------------------------------------| | PRGRNGE | Program a range of locations | \$FC06 | 15 | | ERARNGE | Erase a page or the entire array | \$FCBE | 9 | | LDRNGE | Loads data from a range of locations | \$FF30 | 9 | | MON_PRGRNGE | Program a range of locations in monitor mode | \$FF28 | 17 | | MON_ERARNGE | Erase a page or the entire array in monitor mode | \$FF2C | 11 | | MON_LDRNGE | Loads data from a range of locations in monitor mode | \$FF24 | 11 | | EE_WRITE | Emulated EEPROM write. Data size ranges from 2 to 15 bytes at a time. | \$FD3F | 24 | | EE_READ | Emulated EEPROM read. Data size ranges from 2 to 15 bytes at a time. | \$FDD0 | 16 | #### NOTES: The routines are designed to be called as stand-alone subroutines in the user program or monitor mode. The parameters that are passed to a routine are in the form of a contiguous data block, stored in RAM. The index register (H:X) is loaded with the address of the first byte of the data block (acting as a pointer), and the subroutine is called (JSR). Using the start address as a pointer, multiple data blocks can be used, any area of RAM be used. A data block has the control and data bytes in a defined order, as shown in **Figure 9-8**. During the software execution, it does not consume any dedicated RAM location, the run-time heap will extend the system stack, all other RAM location will not be affected. MC68HC908JL8 — Rev. 2.0 Technical Data <sup>1.</sup> The listed stack size excludes the 2 bytes used by the calling instruction, JSR. Figure 9-8. Data Block Format for ROM-Resident Routines The control and data bytes are described below. - Bus speed This one byte indicates the operating bus speed of the MCU. The value of this byte should be equal to 4 times the bus speed, and should not be set to less than 4 (i.e. minimum bus speed is 1 MHz). - Data size This one byte indicates the number of bytes in the data array that are to be manipulated. The maximum data array size is 128. Routines EE\_WRITE and EE\_READ are restricted to manipulate a data array between 2 to 15 bytes. Whereas routines ERARNGE and MON\_ERARNGE do not manipulate a data array, thus, this data size byte has no meaning. - Start address These two bytes, high byte followed by low byte, indicate the start address of the FLASH memory to be manipulated. - Data array This data array contains data that are to be manipulated. Data in this array are programmed to FLASH memory by the programming routines: PRGRNGE, MON\_PRGRNGE, EE\_WRITE. For the read routines: LDRNGE, MON\_LDRNGE, and EE\_READ, data is read from FLASH and stored in this array. ### 9.6.1 PRGRNGE PRGRNGE is used to program a range of FLASH locations with data loaded into the data array. Routine Name PRGRNGE Routine Description Program a range of locations Calling Address \$FC06 Stack Used 15 bytes Data Block Format Bus speed (BUS\_SPD) Data size (DATASIZE) Start address high (ADDRH) Start address (ADDRL) Data 1 (DATA1) : Data N (DATAN) **Table 9-11. PRGRNGE Routine** The start location of the FLASH to be programmed is specified by the address ADDRH:ADDRL and the number of bytes from this location is specified by DATASIZE. The maximum number of bytes that can be programmed in one routine call is 128 bytes (max. DATASIZE is 128). ADDRH:ADDRL do not need to be at a page boundary, the routine handles any boundary misalignment during programming. A check to see that all bytes in the specified range are erased is not performed by this routine prior programming. Nor does this routine do a verification after programming, so there is no return confirmation that programming was successful. User must assure that the range specified is first erased. The coding example below is to program 32 bytes of data starting at FLASH location \$EF00, with a bus speed of 4.9152 MHz. The coding assumes the data block is already loaded in RAM, with the address pointer, FILE\_PTR, pointing to the first byte of the data block. # **Monitor ROM (MON)** ``` ORG RAM FILE PTR: BUS_SPD DS.B DATASIZE DS.B START_ADDR DS.W ; Indicates 4x bus frequency ; Data size to be programmed ; FLASH start address ; Reserved data array DATAARRAY DS.B EQU $FC06 PRGRNGE FLASH_START EQU $EF00 ORG FLASH INITIALISATION: MOV #20, BUS_SPD MOV #32, DATASIZE LDHX #FLASH START STHX START_ADDR RTS MAIN: BSR INITIALISATION #FILE_PTR LDHX PRGRNGE JSR ``` ### 9.6.2 ERARNGE ERARNGE is used to erase a range of locations in FLASH. **Table 9-12. ERARNGE Routine** | Routine Name | ERARNGE | |---------------------|--------------------------------------------------------------------------------------------| | Routine Description | Erase a page or the entire array | | Calling Address | \$FCBE | | Stack Used | 9 bytes | | Data Block Format | Bus speed (BUS_SPD) Data size (DATASIZE) Starting address (ADDRH) Starting address (ADDRL) | There are two sizes of erase ranges: a page or the entire array. The ERARNGE will erase the page (64 consecutive bytes) in FLASH specified by the address ADDRH:ADDRL. This address can be any address within the page. Calling ERARNGE with ADDRH:ADDRL equal to \$FFFF will erase the entire FLASH array (mass erase). Therefore, care must be taken when calling this routine to prevent an accidental mass erase. To avoid undesirable routine return addresses after a mass erase, the ERARNGE routine should not be called from code executed from FLASH memory. Load the code into an area of RAM before calling the ERARNGE routine. The ERARNGE routine do not use a data array. The DATASIZE byte is a dummy byte that is also not used. The coding example below is to perform a page erase, from \$EF00–\$EF3F. The Initialization subroutine is the same as the coding example for PRGRNGE (see 9.6.1 PRGRNGE). ``` ERARNGE EQU $FCBE MAIN: BSR INITIALISATION : : : LDHX #FILE_PTR JSR ERARNGE : ``` MC68HC908JL8 — Rev. 2.0 **Technical Data** # **9.6.3 LDRNGE** LDRNGE is used to load the data array in RAM with data from a range of FLASH locations. **Table 9-13. LDRNGE Routine** | Routine Name | LDRNGE | |---------------------|------------------------------------------------------------------------------------------------------------| | Routine Description | Loads data from a range of locations | | Calling Address | \$FF30 | | Stack Used | 9 bytes | | Data Block Format | Bus speed (BUS_SPD) Data size (DATASIZE) Starting address (ADDRH) Starting address (ADDRL) Data 1 : Data N | The start location of FLASH from where data is retrieved is specified by the address ADDRH:ADDRL and the number of bytes from this location is specified by DATASIZE. The maximum number of bytes that can be retrieved in one routine call is 128 bytes. The data retrieved from FLASH is loaded into the data array in RAM. Previous data in the data array will be overwritten. User can use this routine to retrieve data from FLASH that was previously programmed. The coding example below is to retrieve 32 bytes of data starting from \$EF00 in FLASH. The Initialization subroutine is the same as the coding example for PRGRNGE (see 9.6.1 PRGRNGE). ``` LDRNGE EQU $FF30 MAIN: BSR INITIALIZATION : : LDHX #FILE_PTR JSR LDRNGE : ``` # 9.6.4 MON\_PRGRNGE In monitor mode, MON\_PRGRNGE is used to program a range of FLASH locations with data loaded into the data array. Table 9-14. MON\_PRGRNGE Routine | Routine Name | MON_PRGRNGE | |---------------------|----------------------------------------------------------------------------------------------| | Routine Description | Program a range of locations, in monitor mode | | Calling Address | \$FC28 | | Stack Used | 17 bytes | | Data Block Format | Bus speed Data size Starting address (high byte) Starting address (low byte) Data 1 : Data N | The MON\_PRGRNGE routine is designed to be used in monitor mode. It performs the same function as the PRGRNGE routine (see 9.6.1 PRGRNGE), except that MON\_PRGRNGE returns to the main program via an SWI instruction. After a MON\_PRGRNGE call, the SWI instruction will return the control back to the monitor code. # 9.6.5 MON\_ERARNGE In monitor mode, ERARNGE is used to erase a range of locations in FLASH. Table 9-15. MON\_ERARNGE Routine | Routine Name | MON_ERARNGE | |---------------------|------------------------------------------------------------------------------| | Routine Description | Erase a page or the entire array, in monitor mode | | Calling Address | \$FF2C | | Stack Used | 11 bytes | | Data Block Format | Bus speed Data size Starting address (high byte) Starting address (low byte) | The MON\_ERARNGE routine is designed to be used in monitor mode. It performs the same function as the ERARNGE routine (see 9.6.2 ERARNGE), except that MON\_ERARNGE returns to the main program via an SWI instruction. After a MON\_ERARNGE call, the SWI instruction will return the control back to the monitor code. # 9.6.6 MON\_LDRNGE In monitor mode, LDRNGE is used to load the data array in RAM with data from a range of FLASH locations. Table 9-16. ICP\_LDRNGE Routine | Routine Name | MON_LDRNGE | |---------------------|----------------------------------------------------------------------------------------------| | Routine Description | Loads data from a range of locations, in monitor mode | | Calling Address | \$FF24 | | Stack Used | 11 bytes | | Data Block Format | Bus speed Data size Starting address (high byte) Starting address (low byte) Data 1 : Data N | The MON\_LDRNGE routine is designed to be used in monitor mode. It performs the same function as the LDRNGE routine (see 9.6.3 LDRNGE), except that MON\_LDRNGE returns to the main program via an SWI instruction. After a MON\_LDRNGE call, the SWI instruction will return the control back to the monitor code. # 9.6.7 **EE\_WRITE** EE\_WRITE is used to write a set of data from the data array to FLASH. Table 9-17. EE\_WRITE Routine | Routine Name | EE_WRITE | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | Routine Description | Emulated EEPROM write. Data size ranges from 2 to 15 bytes at a time. | | Calling Address | \$FD3F | | Stack Used | 24 bytes | | Data Block Format | Bus speed (BUS_SPD) Data size (DATASIZE) <sup>(1)</sup> Starting address (ADDRH) <sup>(2)</sup> Starting address (ADDRL) <sup>(1)</sup> Data 1 : Data N | #### NOTES: - 1. The minimum data size is 2 bytes. The maximum data size is 15 bytes. - 2. The start address must be a page boundary start address: \$xx00, \$xx40, \$xx80, or \$00C0. The start location of the FLASH to be programmed is specified by the address ADDRH:ADDRL and the number of bytes in the data array is specified by DATASIZE. The minimum number of bytes that can be programmed in one routine call is 2 bytes, the maximum is 15 bytes. ADDRH:ADDRL must always be the start of boundary address (the page start address: \$XX00, \$XX40, \$XX80, or \$00C0) and DATASIZE must be the same size when accessing the same page. In some applications, the user may want to repeatedly store and read a set of data from an area of non-volatile memory. This is easily possible when using an EEPROM array. As the write and erase operations can be executed on a byte basis. For FLASH memory, the minimum erase size is the page — 64 bytes per page for MC68HC908JL8. If the data array size is less than the page size, writing and erasing to the same page cannot fully utilize the page. Unused locations in the page will be wasted. The EE\_WRITE routine is designed to emulate the properties similar to the EEPROM. Allowing a more efficient use of the FLASH page for data storage. When the user dedicates a page of FLASH for data storage, and the size of the data array defined, each call of the EE\_WRTIE routine will automatically transfer the data in the data array (in RAM) to the next blank block of locations in the FLASH page. Once a page is filled up, the EE\_WRITE routine automatically erases the page, and starts to reuse the page again. In the 64-byte page, an 4-byte control block is used by the routine to monitor the utilization of the page. In effect, only 60 bytes are used for data storage. (see **Figure 9-9**). The page control operations are transparent to the user. Figure 9-9. EE\_WRITE FLASH Memory Usage When using this routine to store a 3-byte data array, the FLASH page can be programmed 20 times before the an erase is required. In effect, the write/erase endurance is increased by 20 times. When a 15-byte data array is used, the write/erase endurance is increased by 5 times. Due to the FLASH page size limitation, the data array is limited from 2 bytes to 15 bytes. The coding example below uses the \$EF00-\$EE3F page for data storage. The data array size is 15 bytes, and the bus speed is 4.9152 MHz. The coding assumes the data block is already loaded in RAM, with the address pointer, FILE\_PTR, pointing to the first byte of the data block. ``` ORG RAM FILE PTR: 1 ; Indicates 4x bus frequency DS.B BUS SPD DS.B 1 ; Data size to be programmed DATASIZE START_ADDR DS.W 1 ; FLASH starting address DATAARRAY DS.B 15 ; Reserved data array EE WRITE EQU $FD3F FLASH START EQU $EF00 FLASH ORG INITIALISATION: BUS SPD MOV #20, MOV #15, DATASIZE LDHX #FLASH START STHX START_ADDR RTS MAIN: BSR INITIALISATION #FILE PTR LHDX JSR EE WRITE ``` #### NOTE: The EE\_WRITE routine is unable to check for incorrect data blocks, such as the FLASH page boundary address and data size. It is the responsibility of the user to ensure the starting address indicated in the data block is at the FLASH page boundary and the data size is 2 to 15. If the FLASH page is already programmed with a data array with a different size, the EE\_WRITE call will be ignored. # 9.6.8 **EE\_READ** EE\_READ is used to load the data array in RAM with a set of data from FLASH. Table 9-18. EE\_READ Routine | Routine Name | EE_READ | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Routine Description | Emulated EEPROM read. Data size ranges from 2 to 15 bytes at a time. | | Calling Address | \$FDD0 | | Stack Used | 16 bytes | | Data Block Format | Bus speed (BUS_SPD) Data size (DATASIZE) Starting address (ADDRH) <sup>(1)</sup> Starting address (ADDRL) <sup>(1)</sup> Data 1 : Data N | #### NOTES: The EE\_READ routine reads data stored by the EE\_WRITE routine. An EE\_READ call will retrieve the last data written to a FLASH page and loaded into the data array in RAM. Same as EE\_WRITE, the data size indicated by DATASIZE is 2 to 15, and the start address ADDRH:ADDRL must the FLASH page boundary address. The coding example below uses the data stored by the EE\_WRITE coding example (see 9.6.7 EE\_WRITE). It loads the 15-byte data set stored in the \$EF00-\$EE7F page to the data array in RAM. The initialization subroutine is the same as the coding example for EE\_WRITE (see 9.6.7 EE\_WRITE). MC68HC908JL8 — Rev. 2.0 Technical Data <sup>1.</sup> The start address must be a page boundary start address: \$xx00, \$xx40, \$xx80, or \$00C0. # **Monitor ROM (MON)** **NOTE:** The EE\_READ routine is unable to check for incorrect data blocks, such as the FLASH page boundary address and data size. It is the responsibility of the user to ensure the starting address indicated in the data block is at the FLASH page boundary and the data size is 2 to 15. If the FLASH page is programmed with a data array with a different size, the EE\_READ call will be ignored. # Section 10. Timer Interface Module (TIM) #### 10.1 Contents | 10.2 Introduction | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10.3 Features | | 10.4 Pin Name Conventions147 | | 10.5 Functional Description 147 10.5.1 TIM Counter Prescaler 151 10.5.2 Input Capture 151 10.5.3 Output Compare 152 10.5.3.1 Unbuffered Output Compare 152 10.5.3.2 Buffered Output Compare 153 10.5.4 Pulse Width Modulation (PWM) 153 10.5.4.1 Unbuffered PWM Signal Generation 154 10.5.4.2 Buffered PWM Signal Generation 155 10.5.4.3 PWM Initialization 156 | | 10.6 Interrupts | | 10.7 Low-Power Modes | | 10.8 TIM During Break Interrupts | | 10.9 I/O Signals | | 10.10 I/O Registers.16010.10.1 TIM Status and Control Register16010.10.2 TIM Counter Registers16210.10.3 TIM Counter Modulo Registers16310.10.4 TIM Channel Status and Control Registers16410.10.5 TIM Channel Registers167 | MC68HC908JL8 — Rev. 2.0 #### 10.2 Introduction This section describes the timer interface (TIM) module. The TIM is a two-channel timer that provides a timing reference with Input capture, output compare, and pulse-width-modulation functions. **Figure 10-1** is a block diagram of the TIM. This particular MCU has two timer interface modules which are denoted as TIM1 and TIM2. #### 10.3 Features #### Features of the TIM include: - Two input capture/output compare channels: - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Buffered and unbuffered pulse-width-modulation (PWM) signal generation - Programmable TIM clock input - 7-frequency internal bus clock prescaler selection - External clock input on timer 2 (bus frequency ÷2 maximum) - Free-running or modulo up-count operation - Toggle any channel pin on overflow - TIM counter stop and reset bits #### 10.4 Pin Name Conventions The text that follows describes both timers, TIM1 and TIM2. The TIM input/output (I/O) pin names are T[1,2]CH0 (timer channel 0) and T[1,2]CH1 (timer channel 1), where "1" is used to indicate TIM1 and "2" is used to indicate TIM2. The two TIMs share four I/O pins with four I/O port pins. The external clock input for TIM2 is shared with the an ADC channel pin. The full names of the TIM I/O pins are listed in **Table 10-1**. The generic pin names appear in the text that follows. **Table 10-1. Pin Name Conventions** | TIM Generic Pin | Names: | T[1,2]CH0 | T[1,2]CH1 | T2CLK | |-----------------|--------|------------|------------|-------------| | Full TIM | TIM1 | PTD4/T1CH0 | PTD5/T1CH1 | _ | | Pin Names: | TIM2 | PTE0/T2CH0 | PTE1/T2CH1 | ADC12/T2CLK | #### NOTE: References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TCH0 may refer generically to T1CH0 and T2CH0, and TCH1 may refer to T1CH1 and T2CH1. #### 10.5 Functional Description Figure 10-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence. The two TIM channels (per timer) are programmable independently as input capture or output compare channels. MC68HC908JL8 — Rev. 2.0 Figure 10-1. TIM Block Diagram Figure 10-2 summarizes the timer registers. **NOTE:** References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TSC may generically refer to both T1SC and T2SC. Figure 10-2. TIM I/O Register Summary (Sheet 1 of 3) MC68HC908JL8 — Rev. 2.0 ## Timer Interface Module (TIM) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|--------------------------------------|-----------------|--------|-----------|--------|-------------|---------------|-------|------|--------| | \$0029 | TIM1 Channel 1<br>29 Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (T1CH1H) | Reset: | | | | Indetermina | te after rese | t | | | | \$002A | TIM1 Channel 1 Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | (T1CH1L) | Reset: | | | | Indetermina | te after rese | t | | | | | TIM2 Status and Control | Read: | TOF | TOIE | TSTOP | 0 | 0 | PS2 | PS1 | PS0 | | \$0030 | Register | Write: | 0 | TOIL | 13105 | TRST | | F32 | F31 | P30 | | | (T2SC) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | TIM2 Counter Register | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0031 | High | Write: | | | | | | | | | | | (T2CNTH) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | TIM2 Counter Register | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0032 | Low | Write: | | | | | | | | | | | (T2CNTL) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0033 | TIM2 Counter Modulo<br>Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (T2MODH) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0034 | TIM2 Counter Modulo<br>Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | (T2MODL) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | TIM2 Channel 0 Status | Read: | CH0F | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | \$0035 | and Control Register | Write: | 0 | OHUIE | IVIOUD | IVIOUA | ELSOB | ELSUA | 1000 | CHOWAX | | | (T2SC0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0036 | TIM2 Channel 0 Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (T2CH0H) | Reset: | | | | Indetermina | te after rese | t | | | | | | | | = Unimple | mented | | | | | | Figure 10-2. TIM I/O Register Summary (Sheet 2 of 3) Figure 10-2. TIM I/O Register Summary (Sheet 3 of 3) #### 10.5.1 TIM Counter Prescaler The TIM1 clock source can be one of the seven prescaler outputs; TIM2 clock source can be one of the seven prescaler outputs or the TIM2 clock pin, T2CLK. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register select the TIM clock source. #### 10.5.2 Input Capture With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests. MC68HC908JL8 — Rev. 2.0 #### 10.5.3 Output Compare With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests. #### 10.5.3.1 Unbuffered Output Compare Any output compare channel can generate unbuffered output compare pulses as described in **10.5.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the output compare value on channel x: - When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value. - When changing to a larger output compare value, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period. #### 10.5.3.2 Buffered Output Compare Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. #### NOTE: In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares. #### 10.5.4 Pulse Width Modulation (PWM) By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal. As Figure 10-3 shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin if the state of the PWM pulse is logic 0. MC68HC908JL8 — Rev. 2.0 The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is \$000. See 10.10.1 TIM Status and Control Register. Figure 10-3. PWM Period and Pulse Width The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%. #### 10.5.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in 10.5.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. #### **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. #### 10.5.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. MC68HC908JL8 — Rev. 2.0 #### Timer Interface Module (TIM) NOTE: In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals. #### 10.5.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIM status and control register (TSC): - a. Stop the TIM counter by setting the TIM stop bit, TSTOP. - b. Reset the TIM counter and prescaler by setting the TIM reset bit, TRST. - 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period. - 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width. - 4. In TIM channel x status and control register (TSCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. (See Table 10-3.) - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 10-3.) NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. (See 10.10.4 TIM Channel Status and Control Registers.) #### 10.6 Interrupts The following TIM sources can generate interrupt requests: - TIM overflow flag (TOF) The TOF bit is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register. - TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE = 1. CHxF and CHxIE are in the TIM channel x status and control register. #### 10.7 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. MC68HC908JL8 — Rev. 2.0 #### Timer Interface Module (TIM) #### 10.7.1 Wait Mode The TIM remains active after the execution of a WAIT instruction. In wait mode, the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode. If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction. #### 10.7.2 Stop Mode The TIM is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions or the state of the TIM counter. TIM operation resumes when the MCU exits stop mode after an external interrupt. #### 10.8 TIM During Break Interrupts A break interrupt stops the TIM counter. The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See **7.8.3 Break Flag Control Register (BFCR)**.) To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. #### 10.9 I/O Signals Port D shares two of its pins with TIM1 and port E shares two of its pins with TIM2. The ADC12/T2CLK pin is an external clock input to TIM2. The four TIM channel I/O pins are T1CH0, T1CH1, T2CH0, and T2CH1. #### 10.9.1 TIM Clock Pin (ADC12/T2CLK) ADC12/T2CLK is an external clock input that can be the clock source for the TIM2 counter instead of the prescaled internal bus clock. Select the ADC12/T2CLK input by writing logic 1's to the three prescaler select bits, PS[2:0]. (See 10.10.1 TIM Status and Control Register.) The minimum T2CLK pulse width, T2CLK<sub>LMIN</sub> or T2CLK<sub>HMIN</sub>, is: $$\frac{1}{\text{bus frequency}} + t_{SU}$$ The maximum T2CLK frequency is: ADC12/T2CLK is available as a ADC input channel pin when not used as the TIM2 clock input. #### 10.9.2 TIM Channel I/O Pins (PTD4/T1CH0, PTD5/T1CH1, PTE0/T2CH0, PTE1/T2CH1) Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. T1CH0 and T2CH0 can be configured as buffered output compare or buffered PWM pins. #### 10.10 I/O Registers NOTE: References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TSC may generically refer to both T1SC AND T2SC. These I/O registers control and monitor operation of the TIM: - TIM status and control register (TSC) - TIM counter registers (TCNTH:TCNTL) - TIM counter modulo registers (TMODH:TMODL) - TIM channel status and control registers (TSC0, TSC1) - TIM channel registers (TCH0H:TCH0L, TCH1H:TCH1L) #### 10.10.1 TIM Status and Control Register The TIM status and control register (TSC): - Enables TIM overflow interrupts - Flags TIM overflows - Stops the TIM counter - Resets the TIM counter - Prescales the TIM counter clock Address: T1SC, \$0020 and T2SC, \$0030 Bit 7 6 5 4 3 2 1 Bit 0 Read: **TOF** 0 0 PS2 PS1 TOIE **TSTOP** PS0 TRST Write: 0 0 1 0 0 0 0 0 0 Reset: = Unimplemented Figure 10-4. TIM Status and Control Register (TSC) **Technical Data** MC68HC908JL8 — Rev. 2.0 #### TOF — TIM Overflow Flag Bit This read/write flag is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect. - 1 = TIM counter has reached modulo value - 0 = TIM counter has not reached modulo value #### TOIE — TIM Overflow Interrupt Enable Bit This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIM overflow interrupts enabled - 0 = TIM overflow interrupts disabled #### TSTOP — TIM Stop Bit This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit. - 1 = TIM counter stopped - 0 = TIM counter active # **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. #### TRST — TIM Reset Bit Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit. - 1 = Prescaler and TIM counter cleared - 0 = No effect # **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000. MC68HC908JL8 — Rev. 2.0 PS[2:0] — Prescaler Select Bits These read/write bits select one of the seven prescaler outputs as the input to the TIM counter as **Table 10-2** shows. Reset clears the PS[2:0] bits. | | | T | 1 | |-----|-----|-----|-------------------------| | PS2 | PS1 | PS0 | TIM Clock Source | | 0 | 0 | 0 | Internal bus clock ÷ 1 | | 0 | 0 | 1 | Internal bus clock ÷ 2 | | 0 | 1 | 0 | Internal bus clock ÷ 4 | | 0 | 1 | 1 | Internal bus clock ÷ 8 | | 1 | 0 | 0 | Internal bus clock ÷ 16 | | 1 | 0 | 1 | Internal bus clock ÷ 32 | | 1 | 1 | 0 | Internal bus clock ÷ 64 | | 1 | 1 | 1 | T2CLK (for TIM2 only) | **Table 10-2. Prescaler Selection** #### 10.10.2 TIM Counter Registers The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers. **NOTE:** If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break. Figure 10-5. TIM Counter Registers High (TCNTH) Figure 10-6. TIM Counter Registers Low (TCNTL) #### 10.10.3 TIM Counter Modulo Registers The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next timer clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers. Figure 10-7. TIM Counter Modulo Register High (TMODH) Figure 10-8. TIM Counter Modulo Register Low (TMODL) **NOTE:** Reset the TIM counter before writing to the TIM counter modulo registers. MC68HC908JL8 — Rev. 2.0 #### 10.10.4 TIM Channel Status and Control Registers Each of the TIM channel status and control registers: - Flags input captures and output compares - Enables input capture and output compare interrupts - Selects input capture, output compare, or PWM operation - Selects high, low, or toggling output on output compare - Selects rising edge, falling edge, or any edge as the active input capture trigger - Selects output toggling on TIM overflow - Selects 0% and 100% PWM duty cycle - Selects buffered or unbuffered output compare/PWM operation Figure 10-9. TIM Channel 0 Status and Control Register (TSC0) Figure 10-10. TIM Channel 1 Status and Control Register (TSC1) #### CHxF — Channel x Flag Bit When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers. When TIM CPU interrupt requests are enabled (CHxIE = 1), clear CHxF by reading TIM channel x status and control register with CHxF set and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF. Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect. - 1 = Input capture or output compare on channel x - 0 = No input capture or output compare on channel x #### CHxIE — Channel x Interrupt Enable Bit This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit. - 1 = Channel x CPU interrupt requests enabled - 0 = Channel x CPU interrupt requests disabled #### MSxB — Mode Select Bit B This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM1 channel 0 and TIM2 channel 0 status and control registers. Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O. Reset clears the MSxB bit. - 1 = Buffered output compare/PWM operation enabled - 0 = Buffered output compare/PWM operation disabled #### MSxA — Mode Select Bit A When ELSxB:ELSxA $\neq$ 0:0, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See **Table 10-3**. - 1 = Unbuffered output compare/PWM operation - 0 = Input capture operation MC68HC908JL8 — Rev. 2.0 #### Timer Interface Module (TIM) When ELSxB:ELSxA = 0:0, this read/write bit selects the initial output level of the TCHx pin. See **Table 10-3**. Reset clears the MSxA bit. 1 = Initial output level low 0 = Initial output level high **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC). ELSxB and ELSxA — Edge/Level Select Bits When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x. When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs. When ELSxB and ELSxA are both clear, channel x is not connected to an I/O port, and pin TCHx is available as a general-purpose I/O pin. **Table 10-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits. Table 10-3. Mode, Edge, and Level Selection | MSxB:MSxA | ELSxB:ELSxA | Mode | Configuration | |-----------|-------------|----------------------|---------------------------------------------------| | X0 | 00 | Output preset | Pin under port control; initial output level high | | X1 | 00 | Output preset | Pin under port control; initial output level low | | 00 | 01 | | Capture on rising edge only | | 00 | 10 | Input capture | Capture on falling edge only | | 00 | 11 | | Capture on rising or falling edge | | 01 | 01 | Output | Toggle output on compare | | 01 | 10 | compare or | Clear output on compare | | 01 | 11 | PWM | Set output on compare | | 1X | 01 | Buffered | Toggle output on compare | | 1X | 10 | output<br>compare or | Clear output on compare | | 1X | 11 | buffered PWM | Set output on compare | **NOTE:** Before enabling a TIM channel register for input capture operation, make sure that the TCHx pin is stable for at least two bus clocks. TOVx — Toggle On Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit. - 1 = Channel x pin toggles on TIM counter overflow - 0 = Channel x pin does not toggle on TIM counter overflow **NOTE:** When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time. CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at logic 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As **Figure 10-11** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 10-11. CHxMAX Latency #### 10.10.5 TIM Channel Registers These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown. MC68HC908JL8 — Rev. 2.0 Technical Data In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read. In output compare mode (MSxB:MSxA $\neq$ 0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written. | _ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------------|--------|----|----|----|----|----|---|-------| | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | Reset: Indeterminate after reset Figure 10-12. TIM Channel 0 Register High (TCH0H) Address: T1CH0L, \$0027 and T2CH0L \$0037 | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------------|-------|---|---|---|---|---|---|-------| | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | Reset: Indeterminate after reset Figure 10-13. TIM Channel 0 Register Low (TCH0L) Address: T1CH1H, \$0029 and T2CH1H, \$0039 Address: T1CH1L, \$002A and T2CH1L, \$003A | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | |-----------------|---------------------------|----|----|----|----|----|---|-------|--|--|--| | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | | Reset: | Indeterminate after reset | | | | | | | | | | | Figure 10-14. TIM Channel 1 Register High (TCH1H) Bit 7 6 5 4 3 2 1 Bit 0 Read: Bit 7 6 5 4 2 Bit 0 1 Write: Reset: Indeterminate after reset Figure 10-15. TIM Channel 1 Register Low (TCH1L) # Section 11. Serial Communications Interface (SCI) #### 11.1 Contents | 11.2 Introduction | |---------------------------------------------| | 11.3 Features | | 11.4 Pin Name Conventions172 | | 11.5 Functional Description | | 11.5.1 Data Format | | 11.5.2 Transmitter | | 11.5.2.1 Character Length | | 11.5.2.2 Character Transmission177 | | 11.5.2.3 Break Characters | | 11.5.2.4 Idle Characters178 | | 11.5.2.5 Inversion of Transmitted Output179 | | 11.5.2.6 Transmitter Interrupts179 | | 11.5.3 Receiver | | 11.5.3.1 Character Length | | 11.5.3.2 Character Reception | | 11.5.3.3 Data Sampling | | 11.5.3.4 Framing Errors | | 11.5.3.5 Baud Rate Tolerance | | 11.5.3.6 Receiver Wakeup187 | | 11.5.3.7 Receiver Interrupts188 | | 11.5.3.8 Error Interrupts | | | | 11.6 Low-Power Modes | | 11.6.1 Wait Mode | | 11.6.2 Stop Mode | | 11.7 SCI During Break Module Interrupts189 | | 11.8 I/O Signals | | 11.8.1 TxD (Transmit Data)190 | | (1.2.1) | MC68HC908JL8 — Rev. 2.0 | 11.8.2 | RxD (Receive Data) | |--------|---------------------------| | 11.9 | I/O Registers190 | | 11.9.1 | SCI Control Register 1 | | 11.9.2 | SCI Control Register 2 | | 11.9.3 | SCI Control Register 3196 | | 11.9.4 | SCI Status Register 1199 | | 11.9.5 | SCI Status Register 2203 | | 11.9.6 | SCI Data Register204 | | 11.9.7 | SCI Baud Rate Register204 | #### 11.2 Introduction This section describes the serial communications interface (SCI) module, which allows high-speed asynchronous communications with peripheral devices and other MCUs. #### NOTE: References to DMA (direct-memory access) and associated functions are only valid if the MCU has a DMA module. This MCU does not have the DMA function. Any DMA-related register bits should be left in their reset state for normal MCU operation. #### 11.3 Features Features of the SCI module include the following: - Full-duplex operation - Standard mark/space non-return-to-zero (NRZ) format - 32 programmable baud rates - Programmable 8-bit or 9-bit character length - Separately enabled transmitter and receiver - Separate receiver and transmitter CPU interrupt requests - Programmable transmitter output polarity - Two receiver wakeup methods: - Idle line wakeup - Address mark wakeup - Interrupt-driven operation with eight interrupt flags: - Transmitter empty - Transmission complete - Receiver full - Idle receiver input - Receiver overrun - Noise error - Framing error - Parity error - Receiver framing error detection - · Hardware parity checking - 1/16 bit-time noise detection - OSCOUT as baud rate clock source #### 11.4 Pin Name Conventions The generic names of the SCI I/O pins are: - RxD (receive data) - TxD (transmit data) The SCI I/O (input/output) lines are dedicated pins for the SCI module. **Table 11-1** shows the full names and the generic names of the SCI I/O pins. The generic pin names appear in the text of this section. **Table 11-1. Pin Name Conventions** | Generic Pin Names: | RxD | TxD | | | |--------------------|----------|----------|--|--| | Full Pin Names: | PTD7/RxD | PTD6/TxD | | | #### 11.5 Functional Description Figure 11-1 shows the structure of the SCI module. The SCI allows full-duplex, asynchronous, NRZ serial communication among the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud rate generator. During normal operation, the CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data. The baud rate clock source for the SCI is OSCOUT clock. Figure 11-1. SCI Module Block Diagram | SCI Control Register 1 (SCC1) Write: LOOPS ENSCI TXINV M WAKE ILTY PEN PTY | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------|--------|-------|-----------|--------|------------|------------|------------|-------|-------| | SCI Control Register 2 (SCC2) | \$0013 | | | LOOPS | ENSCI | TXINV | М | WAKE | ILTY | PEN | PTY | | \$0014 SCI Control Register 2 (SCC2) Write: SCTIE TCIE SCRIE ILIE TE RE RWU SBK Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 <td></td> <td colspan="2">(3001)</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> | | (3001) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0015 SCI Control Register 3 (SCC3) Read: R8 T8 DMARE DMATE ORIE NEIE FEIE PEIE Reset: U U 0 0 0 0 0 0 0 0 | \$0014 | | | SCTIE | TCIE | SCRIE | ILIE | TE | RE | RWU | SBK | | \$0015 SCI Control Register 3 (SCC3) Write: Reset: U U 0 0 0 0 0 0 0 | | , , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset: U U 0 0 0 0 0 | \$0015 | | | R8 | - T8 | DMARE | DMATE | ORIE | NEIE | FEIE | PEIE | | | | (6565) | Reset: | U | U | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Read: | SCTE | TC | SCRF | IDLE | OR | NF | FE | PE | | \$0016 SCI Status Register 1 (SCS1) Write: | \$0016 | | Write: | | | | | | | | | | Reset: 1 1 0 0 0 0 0 0 | | , | Reset: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read: BKF RPF | | | Read: | | | | | | | BKF | RPF | | \$0017 SCI Status Register 2 (SCS2) Write: | \$0017 | | Write: | | | | | | | | | | Reset: 0 0 0 0 0 0 0 0 | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read: R7 R6 R5 R4 R3 R2 R1 R0 | | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | \$0018 SCI Data Register (SCDR) Write: T7 T6 T5 T4 T3 T2 T1 T0 | \$0018 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | Reset: Unaffected by reset | | , | Reset: | | | | Unaffecte | d by reset | | | | | Read: 0 0 SCP1 SCP0 R SCR2 SCR1 SCR0 | | | Read: | 0 | 0 | SCD1 | SCDO | D | SCB2 | SCB1 | SCBU | | \$0019 SCI Baud Rate Register (SCBR) Write: | \$0019 | | Write: | | | 301 1 | 3010 | 11 | 30112 | 30111 | 30110 | | Reset: 0 0 0 0 0 0 0 0 | | , , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | = Unimplemented R = Reserved U = Unaffected | | | | | = Unimple | mented | R = Reserv | ed | U = Unaffe | cted | | Figure 11-2. SCI I/O Register Summary #### 11.5.1 Data Format The SCI uses the standard non-return-to-zero mark/space data format illustrated in **Figure 11-3**. Figure 11-3. SCI Data Formats #### 11.5.2 Transmitter Figure 11-4 shows the structure of the SCI transmitter. The baud rate clock source for the SCI is the OSCOUT clock. Figure 11-4. SCI Transmitter **Technical Data** 176 #### 11.5.2.1 Character Length The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When transmitting 9-bit data, bit T8 in SCI control register 3 (SCC3) is the ninth bit (bit 8). #### 11.5.2.2 Character Transmission During an SCI transmission, the transmit shift register shifts a character out to the TxD pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register. To initiate an SCI transmission: - 1. Enable the SCI by writing a logic 1 to the enable SCI bit (ENSCI) in SCI control register 1 (SCC1). - 2. Enable the transmitter by writing a logic 1 to the transmitter enable bit (TE) in SCI control register 2 (SCC2). - 3. Clear the SCI transmitter empty bit by first reading SCI status register 1 (SCS1) and then writing to the SCDR. - 4. Repeat step 3 for each subsequent transmission. At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, control logic transfers the SCDR data into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position. The SCI transmitter empty bit, SCTE, in SCS1 becomes set when the SCDR transfers a byte to the transmit shift register. The SCTE bit indicates that the SCDR can accept new data from the internal data bus. If the SCI transmit interrupt enable bit, SCTIE, in SCC2 is also set, the SCTE bit generates a transmitter CPU interrupt request. When the transmit shift register is not transmitting a character, the TxD pin goes to the idle condition, logic 1. If at any time software clears the ENSCI bit in SCI control register 1 (SCC1), the transmitter and receiver relinquish control of the port pin. MC68HC908JL8 — Rev. 2.0 #### 11.5.2.3 Break Characters Writing a logic 1 to the send break bit, SBK, in SCC2 loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on the M bit in SCC1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next character. The SCI recognizes a break character when a start bit is followed by eight or nine logic 0 data bits and a logic 0 where the stop bit should be. Receiving a break character has these effects on SCI registers: - Sets the framing error bit (FE) in SCS1 - Sets the SCI receiver full bit (SCRF) in SCS1 - Clears the SCI data register (SCDR) - Clears the R8 bit in SCC3 - Sets the break flag bit (BKF) in SCS2 - May set the overrun (OR), noise flag (NF), parity error (PE), or reception in progress flag (RPF) bits #### 11.5.2.4 Idle Characters An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCC1. The preamble is a synchronizing idle character that begins every transmission. If the TE bit is cleared during a transmission, the TxD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the character currently being transmitted. # **NOTE:** When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the TxD pin. Setting TE after the stop bit appears on TxD causes data previously written to the SCDR to be lost. Toggle the TE bit for a queued idle character when the SCTE bit becomes set and just before writing the next byte to the SCDR. #### 11.5.2.5 Inversion of Transmitted Output The transmit inversion bit (TXINV) in SCI control register 1 (SCC1) reverses the polarity of transmitted data. All transmitted values, including idle, break, start, and stop bits, are inverted when TXINV is at logic 1. (See 11.9.1 SCI Control Register 1.) #### 11.5.2.6 Transmitter Interrupts These conditions can generate CPU interrupt requests from the SCI transmitter: - SCI transmitter empty (SCTE) The SCTE bit in SCS1 indicates that the SCDR has transferred a character to the transmit shift register. SCTE can generate a transmitter CPU interrupt request. Setting the SCI transmit interrupt enable bit, SCTIE, in SCC2 enables the SCTE bit to generate transmitter CPU interrupt requests. - Transmission complete (TC) The TC bit in SCS1 indicates that the transmit shift register and the SCDR are empty and that no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to generate transmitter CPU interrupt requests. MC68HC908JL8 — Rev. 2.0 #### 11.5.3 Receiver Figure 11-5 shows the structure of the SCI receiver. #### 11.5.3.1 Character Length The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7). #### 11.5.3.2 Character Reception During an SCI reception, the receive shift register shifts characters in from the RxD pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register. After a complete character shifts into the receive shift register, the data portion of the character transfers to the SCDR. The SCI receiver full bit, SCRF, in SCI status register 1 (SCS1) becomes set, indicating that the received byte can be read. If the SCI receive interrupt enable bit, SCRIE, in SCC2 is also set, the SCRF bit generates a receiver CPU interrupt request. Figure 11-5. SCI Receiver Block Diagram #### 11.5.3.3 Data Sampling The receiver samples the RxD pin at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock is resynchronized at the following times (see Figure 11-6): - After every start bit - After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples returns a valid logic 0) To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16. Figure 11-6. Receiver Data Sampling To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. **Table 11-2** summarizes the results of the start bit verification samples. **Table 11-2. Start Bit Verification** | RT3, RT5, and RT7<br>Samples | Start Bit<br>Verification | Noise Flag | |------------------------------|---------------------------|------------| | 000 | Yes | 0 | | 001 | Yes | 1 | | 010 | Yes | 1 | | 011 | No | 0 | | 100 | Yes | 1 | | 101 | No | 0 | | 110 | No | 0 | | 111 | No | 0 | Start bit verification is not successful if any two of the three verification samples are logic 1s. If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins. To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 11-3** summarizes the results of the data bit samples. Table 11-3. Data Bit Recovery | RT8, RT9, and RT10<br>Samples | Data Bit<br>Determination | Noise Flag | |-------------------------------|---------------------------|------------| | 000 | 0 | 0 | | 001 | 0 | 1 | | 010 | 0 | 1 | | 011 | 1 | 1 | | 100 | 0 | 1 | | 101 | 1 | 1 | | 110 | 1 | 1 | | 111 | 1 | 0 | MC68HC908JL8 — Rev. 2.0 **NOTE:** The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit. To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 11-4** summarizes the results of the stop bit samples. | RT8, RT9, and RT10<br>Samples | Framing<br>Error Flag | Noise Flag | |-------------------------------|-----------------------|------------| | 000 | 1 | 0 | | 001 | 1 | 1 | | 010 | 1 | 1 | | 011 | 0 | 1 | | 100 | 1 | 1 | | 101 | 0 | 1 | | 110 | 0 | 1 | | 111 | 0 | 0 | **Table 11-4. Stop Bit Recovery** # 11.5.3.4 Framing Errors If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error bit, FE, in SCS1. A break character also sets the FE bit because a break character has no stop bit. The FE bit is set at the same time that the SCRF bit is set. #### 11.5.3.5 Baud Rate Tolerance A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples to fall outside the actual stop bit. Then a noise error occurs. If more than one of the samples is outside the stop bit, a framing error occurs. In most applications, the baud rate tolerance is much more than the degree of misalignment that is likely to occur. As the receiver samples an incoming character, it resynchronizes the RT clock on any valid falling edge within the character. Resynchronization within characters corrects misalignments between transmitter bit times and receiver bit times. #### **Slow Data Tolerance** **Figure 11-7** shows how much a slow received character can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10. Figure 11-7. Slow Data For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times $\times$ 16 RT cycles + 10 RT cycles = 154 RT cycles. With the misaligned character shown in Figure 11-7, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 9 bit times $\times$ 16 RT cycles + 3 RT cycles = 147 RT cycles. The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit character with no errors is $$\left| \frac{154 - 147}{154} \right| \times 100 = 4.54\%$$ For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times $\times$ 16 RT cycles + 10 RT cycles = 170 RT cycles. With the misaligned character shown in **Figure 11-7**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RT cycles + 3 RT cycles = 163 RT cycles. MC68HC908JL8 — Rev. 2.0 The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is $$\left| \frac{170 - 163}{170} \right| \times 100 = 4.12\%$$ #### **Fast Data Tolerance** **Figure 11-8** shows how much a fast received character can be misaligned without causing a noise error or a framing error. The fast stop bit ends at RT10 instead of RT16 but is still there for the stop bit data samples at RT8, RT9, and RT10. Figure 11-8. Fast Data For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times $\times$ 16 RT cycles + 10 RT cycles = 154 RT cycles. With the misaligned character shown in **Figure 11-8**, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RT cycles = 160 RT cycles. The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is $$\left| \frac{154 - 160}{154} \right| \times 100 = 3.90\%$$ For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times $\times$ 16 RT cycles + 10 RT cycles = 170 RT cycles. With the misaligned character shown in **Figure 11-8**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 11 bit times $\times$ 16 RT cycles = 176 RT cycles. **Technical Data** MC68HC908JL8 — Rev. 2.0 The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is $$\left| \frac{170 - 176}{170} \right| \times 100 = 3.53\%$$ #### 11.5.3.6 Receiver Wakeup So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in SCC2 puts the receiver into a standby state during which receiver interrupts are disabled. Depending on the state of the WAKE bit in SCC1, either of two conditions on the RxD pin can bring the receiver out of the standby state: - Address mark An address mark is a logic 1 in the most significant bit position of a received character. When the WAKE bit is set, an address mark wakes the receiver from the standby state by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can then compare the character containing the address mark to the user-defined address of the receiver. If they are the same, the receiver remains awake and processes the characters that follow. If they are not the same, software can set the RWU bit and put the receiver back into the standby state. - Idle input line condition When the WAKE bit is clear, an idle character on the RxD pin wakes the receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver does not set the receiver idle bit, IDLE, or the SCI receiver full bit, SCRF. The idle line type bit, ILTY, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit. **NOTE:** With the WAKE bit clear, setting the RWU bit after the RxD pin has been idle may cause the receiver to wake up immediately. MC68HC908JL8 — Rev. 2.0 #### 11.5.3.7 Receiver Interrupts The following sources can generate CPU interrupt requests from the SCI receiver: - SCI receiver full (SCRF) The SCRF bit in SCS1 indicates that the receive shift register has transferred a character to the SCDR. SCRF can generate a receiver CPU interrupt request. Setting the SCI receive interrupt enable bit, SCRIE, in SCC2 enables the SCRF bit to generate receiver CPU interrupts. - Idle input (IDLE) The IDLE bit in SCS1 indicates that 10 or 11 consecutive logic 1s shifted in from the RxD pin. The idle line interrupt enable bit, ILIE, in SCC2 enables the IDLE bit to generate CPU interrupt requests. #### 11.5.3.8 Error Interrupts The following receiver error flags in SCS1 can generate CPU interrupt requests: - Receiver overrun (OR) The OR bit indicates that the receive shift register shifted in a new character before the previous character was read from the SCDR. The previous character remains in the SCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in SCC3 enables OR to generate SCI error CPU interrupt requests. - Noise flag (NF) The NF bit is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in SCC3 enables NF to generate SCI error CPU interrupt requests. - Framing error (FE) The FE bit in SCS1 is set when a logic 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, in SCC3 enables FE to generate SCI error CPU interrupt requests. - Parity error (PE) The PE bit in SCS1 is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, in SCC3 enables PE to generate SCI error CPU interrupt requests. Technical Data MC68HC908JL8 — Rev. 2.0 #### 11.6 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. #### 11.6.1 Wait Mode The SCI module remains active after the execution of a WAIT instruction. In wait mode, the SCI module registers are not accessible by the CPU. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode. If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction. Refer to 7.7 Low-Power Modes for information on exiting wait mode. ## 11.6.2 Stop Mode The SCI module is inactive after the execution of a STOP instruction. The STOP instruction does not affect SCI register states. SCI module operation resumes after an external interrupt. Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data. Refer to **7.7 Low-Power Modes** for information on exiting stop mode. # 11.7 SCI During Break Module Interrupts The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. MC68HC908JL8 — Rev. 2.0 To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. # 11.8 I/O Signals The two SCI I/O pins are: - PTD6/TxD Transmit data - PTD7/RxD Receive data #### 11.8.1 TxD (Transmit Data) The PTD6/TxD pin is the serial data output from the SCI transmitter. #### 11.8.2 RxD (Receive Data) The PTD7/RxD pin is the serial data input to the SCI receiver. # 11.9 I/O Registers These I/O registers control and monitor SCI operation: - SCI control register 1 (SCC1) - SCI control register 2 (SCC2) - SCI control register 3 (SCC3) - SCI status register 1 (SCS1) - SCI status register 2 (SCS2) - SCI data register (SCDR) - SCI baud rate register (SCBR) #### 11.9.1 SCI Control Register 1 #### SCI control register 1: - Enables loop mode operation - Enables the SCI - Controls output polarity - Controls character length - Controls SCI wakeup method - Controls idle character detection - Enables parity function - · Controls parity type Figure 11-9. SCI Control Register 1 (SCC1) #### LOOPS — Loop Mode Select Bit This read/write bit enables loop mode operation. In loop mode the RxD pin is disconnected from the SCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit. - 1 = Loop mode enabled - 0 = Normal operation enabled #### ENSCI — Enable SCI Bit This read/write bit enables the SCI and the SCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in SCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit. - 1 = SCI enabled - 0 = SCI disabled MC68HC908JL8 — Rev. 2.0 #### TXINV — Transmit Inversion Bit This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit. - 1 = Transmitter output inverted - 0 = Transmitter output not inverted # **NOTE:** Setting the TXINV bit inverts all transmitted values, including idle, break, start, and stop bits. # M — Mode (Character Length) Bit This read/write bit determines whether SCI characters are eight or nine bits long. (See **Table 11-5**.) The ninth bit can serve as an extra stop bit, as a receiver wakeup signal, or as a parity bit. Reset clears the M bit. - 1 = 9-bit SCI characters - 0 = 8-bit SCI characters ### WAKE — Wakeup Condition Bit This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received character or an idle condition on the RxD pin. Reset clears the WAKE bit. - 1 = Address mark wakeup - 0 = Idle line wakeup #### ILTY — Idle Line Type Bit This read/write bit determines when the SCI starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. Reset clears the ILTY bit. - 1 = Idle character bit count begins after stop bit - 0 = Idle character bit count begins after start bit 192 # PEN — Parity Enable Bit This read/write bit enables the SCI parity function. (See **Table 11-5**.) When enabled, the parity function inserts a parity bit in the most significant bit position. (See **Figure 11-3**.) Reset clears the PEN bit. 1 = Parity function enabled 0 = Parity function disabled ### PTY — Parity Bit 1 This read/write bit determines whether the SCI generates and checks for odd parity or even parity. (See **Table 11-5**.) Reset clears the PTY bit. 1 = Odd parity 0 = Even parity 11 # **NOTE:** Changing the PTY bit in the middle of a transmission or reception can generate a parity error. **Control Bits Character Format** PEN and Character Start Data Stop M **Parity** Bits Length PTY **Bits Bits** 0 0X 1 8 1 10 bits None 1 0X 1 9 None 1 11 bits 0 10 7 10 bits 1 Even 1 7 0 11 1 Odd 1 10 bits 1 1 1 10 8 Even 11 bits 8 Odd 1 **Table 11-5. Character Format Selection** 11 bits 1 #### 11.9.2 SCI Control Register 2 SCI control register 2: - Enables the following CPU interrupt requests: - Enables the SCTE bit to generate transmitter CPU interrupt requests - Enables the TC bit to generate transmitter CPU interrupt requests - Enables the SCRF bit to generate receiver CPU interrupt requests - Enables the IDLE bit to generate receiver CPU interrupt requests - Enables the transmitter - Enables the receiver - Enables SCI wakeup - Transmits SCI break characters Figure 11-10. SCI Control Register 2 (SCC2) SCTIE — SCI Transmit Interrupt Enable Bit This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Reset clears the SCTIE bit. - 1 = SCTE enabled to generate CPU interrupt - 0 = SCTE not enabled to generate CPU interrupt #### TCIE — Transmission Complete Interrupt Enable Bit This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit. - 1 = TC enabled to generate CPU interrupt requests - 0 = TC not enabled to generate CPU interrupt requests #### SCRIE — SCI Receive Interrupt Enable Bit This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Reset clears the SCRIE bit. - 1 = SCRF enabled to generate CPU interrupt - 0 = SCRF not enabled to generate CPU interrupt #### ILIE — Idle Line Interrupt Enable Bit This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit. - 1 = IDLE enabled to generate CPU interrupt requests - 0 = IDLE not enabled to generate CPU interrupt requests #### TE — Transmitter Enable Bit Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the TxD pin. If software clears the TE bit, the transmitter completes any transmission in progress before the TxD returns to the idle condition (logic 1). Clearing and then setting TE during a transmission queues an idle character to be sent after the character currently being transmitted. Reset clears the TE bit. - 1 = Transmitter enabled - 0 = Transmitter disabled # **NOTE:** Writing to the TE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1. #### RE — Receiver Enable Bit Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver but does not affect receiver interrupt flag bits. Reset clears the RE bit. - 1 = Receiver enabled - 0 = Receiver disabled MC68HC908JL8 — Rev. 2.0 **NOTE:** Writing to the RE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1. #### RWU — Receiver Wakeup Bit This read/write bit puts the receiver in a standby state during which receiver interrupts are disabled. The WAKE bit in SCC1 determines whether an idle input or an address mark brings the receiver out of the standby state and clears the RWU bit. Reset clears the RWU bit. - 1 = Standby state - 0 = Normal operation #### SBK — Send Break Bit Setting and then clearing this read/write bit transmits a break character followed by a logic 1. The logic 1 after the break character guarantees recognition of a valid start bit. If SBK remains set, the transmitter continuously transmits break characters with no logic 1s between them. Reset clears the SBK bit. - 1 = Transmit break characters - 0 = No break characters being transmitted **NOTE:** Do not toggle the SBK bit immediately after setting the SCTE bit. Toggling SBK before the preamble begins causes the SCI to send a break character instead of a preamble. #### 11.9.3 SCI Control Register 3 SCI control register 3: - Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted - Enables these interrupts: - Receiver overrun interrupts - Noise error interrupts - Framing error interrupts - Parity error interrupts Figure 11-11. SCI Control Register 3 (SCC3) #### R8 — Received Bit 8 When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other 8 bits. When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit. #### T8 — Transmitted Bit 8 When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit. DMARE — DMA Receive Enable Bit #### **CAUTION:** The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance. - 1 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled) - 0 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled) DMATE — DMA Transfer Enable Bit #### **CAUTION:** The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance. - 1 = SCTE DMA service requests enabled; SCTE CPU interrupt requests disabled - 0 = SCTE DMA service requests disabled; SCTE CPU interrupt requests enabled #### ORIE — Receiver Overrun Interrupt Enable Bit This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR. - 1 = SCI error CPU interrupt requests from OR bit enabled - 0 = SCI error CPU interrupt requests from OR bit disabled #### NEIE — Receiver Noise Error Interrupt Enable Bit This read/write bit enables SCI error CPU interrupt requests generated by the noise error bit, NE. Reset clears NEIE. - 1 = SCI error CPU interrupt requests from NE bit enabled - 0 = SCI error CPU interrupt requests from NE bit disabled #### FEIE — Receiver Framing Error Interrupt Enable Bit This read/write bit enables SCI error CPU interrupt requests generated by the framing error bit, FE. Reset clears FEIE. - 1 = SCI error CPU interrupt requests from FE bit enabled - 0 = SCI error CPU interrupt requests from FE bit disabled #### PEIE — Receiver Parity Error Interrupt Enable Bit This read/write bit enables SCI error CPU interrupt requests generated by the parity error bit, PE. (See 11.9.4 SCI Status Register 1.) Reset clears PEIE. - 1 = SCI error CPU interrupt requests from PE bit enabled - 0 = SCI error CPU interrupt requests from PE bit disabled #### 11.9.4 SCI Status Register 1 SCI status register 1 (SCS1) contains flags to signal these conditions: - Transfer of SCDR data to transmit shift register complete - Transmission complete - Transfer of receive shift register data to SCDR complete - Receiver input idle - Receiver overrun - Noisy data - Framing error - Parity error Figure 11-12. SCI Status Register 1 (SCS1) #### SCTE — SCI Transmitter Empty Bit This clearable, read-only bit is set when the SCDR transfers a character to the transmit shift register. SCTE can generate an SCI transmitter CPU interrupt request. When the SCTIE bit in SCC2 is set, SCTE generates an SCI transmitter CPU interrupt request. In normal operation, clear the SCTE bit by reading SCS1 with SCTE set and then writing to SCDR. Reset sets the SCTE bit. - 1 = SCDR data transferred to transmit shift register - 0 = SCDR data not transferred to transmit shift register #### TC — Transmission Complete Bit This read-only bit is set when the SCTE bit is set, and no data, preamble, or break character is being transmitted. TC generates an SCI transmitter CPU interrupt request if the TCIE bit in SCC2 is also set. TC is automatically cleared when data, preamble or break is queued and ready to be sent. There may be up to 1.5 transmitter clocks of latency between queueing data, preamble, and break and the transmission actually starting. Reset sets the TC bit. - 1 = No transmission in progress - 0 = Transmission in progress #### SCRF — SCI Receiver Full Bit This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. SCRF can generate an SCI receiver CPU interrupt request. When the SCRIE bit in SCC2 is set, SCRF generates a CPU interrupt request. In normal operation, clear the SCRF bit by reading SCS1 with SCRF set and then reading the SCDR. Reset clears SCRF. - 1 = Received data available in SCDR - 0 = Data not available in SCDR #### IDLE — Receiver Idle Bit This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an SCI receiver CPU interrupt request if the ILIE bit in SCC2 is also set. Clear the IDLE bit by reading SCS1 with IDLE set and then reading the SCDR. After the receiver is enabled, it must receive a valid character that sets the SCRF bit before an idle condition can set the IDLE bit. Also, after the IDLE bit has been cleared, a valid character must again set the SCRF bit before an idle condition can set the IDLE bit. Reset clears the IDLE bit. - 1 = Receiver input idle - 0 = Receiver input active (or idle since the IDLE bit was cleared) #### OR — Receiver Overrun Bit This clearable, read-only bit is set when software fails to read the SCDR before the receive shift register receives the next character. The OR bit generates an SCI error CPU interrupt request if the ORIE bit in SCC3 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading SCS1 with OR set and then reading the SCDR. Reset clears the OR bit. - 1 = Receive shift register full and SCRF = 1 - 0 = No receiver overrun Software latency may allow an overrun to occur between reads of SCS1 and SCDR in the flag-clearing sequence. **Figure 11-13** shows the normal flag-clearing sequence and an example of an overrun caused by a delayed flag-clearing sequence. The delayed read of SCDR does not clear the OR bit because OR was not set when SCS1 was read. Byte 2 caused the overrun and is lost. The next flag-clearing sequence reads byte 3 in the SCDR instead of byte 2. In applications that are subject to software latency or in which it is important to know which byte is lost due to an overrun, the flag-clearing routine can check the OR bit in a second read of SCS1 after reading the data register. #### NF — Receiver Noise Flag Bit This clearable, read-only bit is set when the SCI detects noise on the RxD pin. NF generates an SCI error CPU interrupt request if the NEIE bit in SCC3 is also set. Clear the NF bit by reading SCS1 and then reading the SCDR. Reset clears the NF bit. - 1 = Noise detected - 0 = No noise detected #### FE — Receiver Framing Error Bit This clearable, read-only bit is set when a logic 0 is accepted as the stop bit. FE generates an SCI error CPU interrupt request if the FEIE bit in SCC3 also is set. Clear the FE bit by reading SCS1 with FE set and then reading the SCDR. Reset clears the FE bit. - 1 = Framing error detected - 0 = No framing error detected Figure 11-13. Flag Clearing Sequence #### PE — Receiver Parity Error Bit This clearable, read-only bit is set when the SCI detects a parity error in incoming data. PE generates an SCI error CPU interrupt request if the PEIE bit in SCC3 is also set. Clear the PE bit by reading SCS1 with PE set and then reading the SCDR. Reset clears the PE bit. 1 = Parity error detected 0 = No parity error detected #### 11.9.5 SCI Status Register 2 SCI status register 2 contains flags to signal the following conditions: - Break character detected - Incoming data Figure 11-14. SCI Status Register 2 (SCS2) #### BKF — Break Flag Bit This clearable, read-only bit is set when the SCI detects a break character on the RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after logic 1s again appear on the RxD pin followed by another break character. Reset clears the BKF bit. - 1 = Break character detected - 0 = No break character detected #### RPF — Reception in Progress Flag Bit This read-only bit is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch) or when the receiver detects an idle character. Polling RPF before disabling the SCI module or entering stop mode can show whether a reception is in progress. - 1 = Reception in progress - 0 = No reception in progress MC68HC908JL8 — Rev. 2.0 #### 11.9.6 SCI Data Register The SCI data register (SCDR) is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the SCI data register. Figure 11-15. SCI Data Register (SCDR) R7/T7-R0/T0 — Receive/Transmit Data Bits Reading the SCDR accesses the read-only received data bits, R[7:0]. Writing to the SCDR writes the data to be transmitted, T[7:0]. Reset has no effect on the SCDR. **NOTE:** Do not use read/modify/write instructions on the SCI data register. #### 11.9.7 SCI Baud Rate Register The baud rate register (SCBR) selects the baud rate for both the receiver and the transmitter. Figure 11-16. SCI Baud Rate Register (SCBR) SCP1 and SCP0 — SCI Baud Rate Prescaler Bits These read/write bits select the baud rate prescaler divisor as shown in **Table 11-6**. Reset clears SCP1 and SCP0. Technical Data MC68HC908JL8 — Rev. 2.0 Table 11-6. SCI Baud Rate Prescaling | SCP1 and SCP0 | Prescaler Divisor (PD) | |---------------|------------------------| | 00 | 1 | | 01 | 3 | | 10 | 4 | | 11 | 13 | SCR2-SCR0 — SCI Baud Rate Select Bits These read/write bits select the SCI baud rate divisor as shown in **Table 11-7**. Reset clears SCR2–SCR0. **Table 11-7. SCI Baud Rate Selection** | SCR2, SCR1, and SCR0 | Baud Rate Divisor (BD) | |----------------------|------------------------| | 000 | 1 | | 001 | 2 | | 010 | 4 | | 011 | 8 | | 100 | 16 | | 101 | 32 | | 110 | 64 | | 111 | 128 | Use this formula to calculate the SCI baud rate: baud rate = $$\frac{SCI \text{ clock source}}{64 \times PD \times BD}$$ where: SCI clock source = OSCOUT PD = prescaler divisor BD = baud rate divisor **Table 11-8** shows the SCI baud rates that can be generated with a 4.9152MHz OSCOUT clock. MC68HC908JL8 — Rev. 2.0 **Table 11-8. SCI Baud Rate Selection Examples** | SCP1 and SCP0 | Prescaler<br>Divisor (PD) | SCR2, SCR1,<br>and SCR0 | Baud Rate<br>Divisor (BD) | Baud Rate<br>(OSCOUT = 4.9152 MHz) | |---------------|---------------------------|-------------------------|---------------------------|------------------------------------| | 00 | 1 | 000 | 1 | 76,800 | | 00 | 1 | 001 | 2 | 38,400 | | 00 | 1 | 010 | 4 | 19,200 | | 00 | 1 | 011 | 8 | 9,600 | | 00 | 1 | 100 | 16 | 4,800 | | 00 | 1 | 101 | 32 | 2,400 | | 00 | 1 | 110 | 64 | 1,200 | | 00 | 1 | 111 | 128 | 600 | | 01 | 3 | 000 | 1 | 25,600 | | 01 | 3 | 001 | 2 | 12,800 | | 01 | 3 | 010 | 4 | 6,400 | | 01 | 3 | 011 | 8 | 3,200 | | 01 | 3 | 100 | 16 | 1,600 | | 01 | 3 | 101 | 32 | 800 | | 01 | 3 | 110 | 64 | 400 | | 01 | 3 | 111 | 128 | 200 | | 10 | 4 | 000 | 1 | 19,200 | | 10 | 4 | 001 | 2 | 9,600 | | 10 | 4 | 010 | 4 | 4,800 | | 10 | 4 | 011 | 8 | 2,400 | | 10 | 4 | 100 | 16 | 1,200 | | 10 | 4 | 101 | 32 | 600 | | 10 | 4 | 110 | 64 | 300 | | 10 | 4 | 111 | 128 | 150 | | 11 | 13 | 000 | 1 | 5,908 | | 11 | 13 | 001 | 2 | 2,954 | | 11 | 13 | 010 | 4 | 1,477 | | 11 | 13 | 011 | 8 | 739 | | 11 | 13 | 100 | 16 | 369 | | 11 | 13 | 101 | 32 | 185 | | 11 | 13 | 110 | 64 | 92 | | 11 | 13 | 111 | 128 | 46 | Technical Data MC68HC908JL8 — Rev. 2.0 # Section 12. Analog-to-Digital Converter (ADC) # 12.1 Contents | 12.2 | Introduction | |--------------------------|-----------------------------------------------| | 12.3 | Features | | 12.4<br>12.4.1 | Functional Description | | 12.4.2 | | | 12.4.3 | | | 12.4.4 | Continuous Conversion | | 12.4.5 | Accuracy and Precision | | 12.5 | Interrupts | | 12.6<br>12.6.1<br>12.6.2 | Low-Power Modes.211Wait Mode.211Stop Mode.211 | | 12.7<br>12.7.1 | I/O Signals | | 12.8 | I/O Registers | | 12.8.1 | ADC Status and Control Register | | 12.8.2<br>12.8.3 | | | 12.0.3 | ADC Input Clock negister | # 12.2 Introduction This section describes the 13-channel, 8-bit linear successive approximation analog-to-digital converter (ADC). MC68HC908JL8 — Rev. 2.0 #### 12.3 Features Features of the ADC module include: - 13 channels with multiplexed input - Linear successive approximation with monotonicity - 8-bit resolution - Single or continuous conversion - Conversion complete flag or conversion complete interrupt Figure 12-1. ADC I/O Register Summary # 12.4 Functional Description Thirteen ADC channels are available for sampling external sources at pins PTB0–PTB7, PTD0–PTD3, and ADC12/T2CLK. An analog multiplexer allows the single ADC converter to select one of the 13 ADC channels as ADC voltage input (ADCVIN). ADCVIN is converted by the successive approximation register-based counters. The ADC resolution is 8 bits. When the conversion is completed, ADC puts the result in the ADC data register and sets a flag or generates an interrupt. Figure 12-2 shows a block diagram of the ADC. Technical Data MC68HC908JL8 — Rev. 2.0 Figure 12-2. ADC Block Diagram #### 12.4.1 ADC Port I/O Pins PTB0–PTB7 and PTD0–PTD3 are general-purpose I/O pins that are shared with the ADC channels. The channel select bits (ADC status and control register, \$003C), define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. MC68HC908JL8 — Rev. 2.0 # **Analog-to-Digital Converter (ADC)** Writes to the port register or DDR will not have any affect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return a logic 0 if the corresponding DDR bit is at logic 0. If the DDR bit is at logic 1, the value in the port data latch is read. ### 12.4.2 Voltage Conversion When the input voltage to the ADC equals $V_{DD}$ , the ADC converts the signal to \$FF (full scale). If the input voltage equals $V_{SS}$ , the ADC converts it to \$00. Input voltages between $V_{DD}$ and $V_{SS}$ are a straight-line linear conversion. All other input voltages will result in \$FF if greater than $V_{DD}$ and \$00 if less than $V_{SS}$ . **NOTE:** Input voltage should not exceed the analog supply voltages. #### 12.4.3 Conversion Time Fourteen ADC internal clocks are required to perform one conversion. The ADC starts a conversion on the first rising edge of the ADC internal clock immediately following a write to the ADSCR. If the ADC internal clock is selected to run at 1 MHz, then one conversion will take $14\mu s$ to complete. With a 1 MHz ADC internal clock the maximum sample rate is 71.43kHz. Number of Bus Cycles = Conversion Time $\times$ Bus Frequency #### 12.4.4 Continuous Conversion In the continuous conversion mode, the ADC continuously converts the selected channel filling the ADC data register with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit (ADC status and control register, \$003C) is set after each conversion and can be cleared by writing the ADC status and control register or reading of the ADC data register. Technical Data MC68HC908JL8 — Rev. 2.0 #### 12.4.5 Accuracy and Precision The conversion process is monotonic and has no missing codes. # 12.5 Interrupts When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit is at logic 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled. #### 12.6 Low-Power Modes The following subsections describe the ADC in low-power modes. #### 12.6.1 Wait Mode The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting the ADCH[4:0] bits in the ADC status and control register to logic 1's before executing the WAIT instruction. #### 12.6.2 Stop Mode The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode. Allow one conversion cycle to stabilize the analog circuitry before attempting a new ADC conversion after exiting stop mode. # 12.7 I/O Signals The ADC module has 12 channels that are shared with I/O port B and port D, and one channel on ADC12/T2CLK pin. MC68HC908JL8 — Rev. 2.0 #### 12.7.1 ADC Voltage In (ADCVIN) ADCVIN is the input voltage signal from one of the 13 ADC channels to the ADC module. # 12.8 I/O Registers These I/O registers control and monitor ADC operation: - ADC status and control register (ADSCR) - ADC data register (ADR) - ADC clock register (ADICLK) #### 12.8.1 ADC Status and Control Register The following paragraphs describe the function of the ADC status and control register. Figure 12-3. ADC Status and Control Register (ADSCR) #### COCO — Conversions Complete Bit When the AIEN bit is a logic 0, the COCO is a read-only bit which is set each time a conversion is completed. This bit is cleared whenever the ADC status and control register is written or whenever the ADC data register is read. Reset clears this bit. - 1 = Conversion completed (AIEN = 0) - 0 = Conversion not completed (AIEN = 0) When the AIEN bit is a logic 1 (CPU interrupt enabled), the COCO is a read-only bit, and will always be logic 0 when read. Technical Data MC68HC908JL8 — Rev. 2.0 #### AIEN — ADC Interrupt Enable Bit When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register is read or the status/control register is written. Reset clears the AIEN bit. - 1 = ADC interrupt enabled - 0 = ADC interrupt disabled #### ADCO — ADC Continuous Conversion Bit When set, the ADC will convert samples continuously and update the ADR register at the end of each conversion. Only one conversion is allowed when this bit is cleared. Reset clears the ADCO bit. - 1 = Continuous ADC conversion - 0 = One ADC conversion ### ADCH[4:0] — ADC Channel Select Bits ADCH[4:0] form a 5-bit field which is used to select one of the ADC channels. The five channel select bits are detailed in the following table. Care should be taken when using a port pin as both an analog and a digital input simultaneously to prevent switching noise from corrupting the analog signal. (See **Table 12-1**.) The ADC subsystem is turned off when the channel select bits are all set to one. This feature allows for reduced power consumption for the MCU when the ADC is not used. Reset sets all of these bits to a logic 1. **NOTE:** Recovery from the disabled state requires one conversion cycle to stabilize. # **Analog-to-Digital Converter (ADC)** **Table 12-1. MUX Channel Select** | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | ADC Channel | Input Select | |-------|-------|-------|-------|-------|-------------|--------------------------------| | 0 | 0 | 0 | 0 | 0 | ADC0 | PTB0 | | 0 | 0 | 0 | 0 | 1 | ADC1 | PTB1 | | 0 | 0 | 0 | 1 | 0 | ADC2 | PTB2 | | 0 | 0 | 0 | 1 | 1 | ADC3 | PTB3 | | 0 | 0 | 1 | 0 | 0 | ADC4 | PTB4 | | 0 | 0 | 1 | 0 | 1 | ADC5 | PTB5 | | 0 | 0 | 1 | 1 | 0 | ADC6 | PTB6 | | 0 | 0 | 1 | 1 | 1 | ADC7 | PTB7 | | 0 | 1 | 0 | 0 | 0 | ADC8 | PTD3 | | 0 | 1 | 0 | 0 | 1 | ADC9 | PTD2 | | 0 | 1 | 0 | 1 | 0 | ADC10 | PTD1 | | 0 | 1 | 0 | 1 | 1 | ADC11 | PTD0 | | 0 | 1 | 1 | 0 | 0 | ADC12 | ADC12/T2CLK | | 0 | 1 | 1 | 0 | 1 | | | | : | : | : | : | : | _ | Unused <sup>(1)</sup> | | 1 | 1 | 0 | 1 | 0 | | | | 1 | 1 | 0 | 1 | 1 | _ | Reserved | | 1 | 1 | 1 | 0 | 0 | _ | Reserved | | 1 | 1 | 1 | 0 | 1 | | V <sub>DD</sub> <sup>(2)</sup> | | 1 | 1 | 1 | 1 | 0 | | V <sub>SS</sub> <sup>(2)</sup> | | 1 | 1 | 1 | 1 | 1 | | ADC power off | #### NOTES: If any unused channels are selected, the resulting ADC conversion will be unknown. The voltage levels supplied from internal reference nodes as specified in the table are used to verify the operation of the ADC converter both in production test and for user applications. #### 12.8.2 ADC Data Register One 8-bit result register is provided. This register is updated each time an ADC conversion completes. Figure 12-4. ADC Data Register (ADR) #### 12.8.3 ADC Input Clock Register This register selects the clock frequency for the ADC. Figure 12-5. ADC Input Clock Register (ADICLK) ADIV[2:0] — ADC Clock Prescaler Bits ADIV[2:0] form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 12-2** shows the available clock configurations. The ADC clock should be set to approximately 1MHz. # Analog-to-Digital Converter (ADC) **Table 12-2. ADC Clock Divide Ratio** | ADIV2 | ADIV1 | ADIV0 | ADC Clock Rate | | |-------|-------|-------|----------------|--| | 0 | 0 | 0 | Bus Clock ÷ 1 | | | 0 | 0 | 1 | Bus Clock ÷ 2 | | | 0 | 1 | 0 | Bus Clock ÷ 4 | | | 0 | 1 | 1 | Bus Clock ÷ 8 | | | 1 | Х | Х | Bus Clock ÷ 16 | | X = don't care # Section 13. Input/Output (I/O) Ports #### 13.1 Contents | 13.2 | Introduction | |------------------------------------|----------------------------------| | 13.3<br>13.3.1<br>13.3.2<br>13.3.3 | Data Direction Register A (DDRA) | | 13.4<br>13.4.1<br>13.4.2 | 3 ( ) | | 13.5<br>13.5.1<br>13.5.2<br>13.5.3 | Port D Data Register (PTD) | | 13.6<br>13.6.1<br>13.6.2 | 3 ( ) | # 13.2 Introduction Twenty six (26) bidirectional input-output (I/O) pins form four parallel ports. All I/O pins are programmable as inputs or outputs. #### NOTE: Connect any unused I/O pins to an appropriate logic level, either $V_{DD}$ or $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage. MC68HC908JL8 — Rev. 2.0 Technical Data Figure 13-1. I/O Port Register Summary **Table 13-1. Port Control Register Bits Summary** | Port Bit DDR | | Module Control | | Pin | | | |--------------|--------------|----------------|-------------|-----------------------------------|-----------------|--------------------------------| | Port | DIL | חטט | Module | Register | Control Bit | PIII | | | 0 | DDRA0 | | LADIED (\$004D) | KBIE0 | PTA0/KBI0 | | | 1 | DDRA1 | | | KBIE1 | PTA1/KBI1 | | | 2 | DDRA2 | KBI | | KBIE2 | PTA2/KBI2 | | | 3 | DDRA3 | KDI | KBIER (\$001B) | KBIE3 | PTA3/KBI3 | | Α | 4 | DDRA4 | | | KBIE4 | PTA4/KBI4 | | | 5 | DDRA5 | | | KBIE5 | PTA5/KBI5 | | | 6 | DDRA6 | OSC<br>KBI | PTAPUE (\$000D)<br>KBIER (\$001B) | PTA6EN<br>KBIE6 | RCCLK/PTA6/KBI6 <sup>(1)</sup> | | | 7 | DDRA7 | KBI | KBIER (\$001B) | KBIE7 | PTA7/KBI7 | | | 0 | DDRB0 | | | | PTB0/ADC0 | | | 1 | DDRB1 | | ADC ADSCR (\$003C) | ADCH[4:0] | PTB1/ADC1 | | | 2 | DDRB2 | | | | PTB2/ADC2 | | В | 3 | DDRB3 | ADC | | | PTB3/ADC3 | | В | 4 | DDRB4 | ADC | | | PTB4/ADC4 | | | 5 | DDRB5 | | | | PTB5/ADC5 | | | 6 | DDRB6 | | | | PTB6/ADC6 | | | 7 | DDRB7 | | | | PTB7/ADC7 | | | 0 | DDRD0 | | | ) ADCH[4:0] | PTD0/ADC11 | | | 1 | DDRD1 | ADC | ADCCD (\$002C) | | PTD1/ADC10 | | | 2 | DDRD2 | ADC | ADSCR (\$003C) | | PTD2/ADC9 | | D | 3 | DDRD3 | | | | PTD3/ADC8 | | | 4 | DDRD4 | T1844 | T1SC0 (\$0025) | ELS0B:ELS0A | PTD4/T1CH0 | | | 5 | DDRD5 | TIM1 | T1SC1 (\$0028) | ELS1B:ELS1A | PTD5/T1CH1 | | | 6 | DDRD6 | 001 | CCC1 (\$0010) | ENCOL | PTD6/TxD | | | 7 | DDRD7 | SCI | SCC1 (\$0013) | ENSCI | PTD7/RxD | | Е | 0 | DDRE0 | TIMO | T2SC0 (\$0035) | ELS0B:ELS0A | PTE0/T2CH0 | | E | 1 DDRE1 TIM2 | T2SC1 (\$0038) | ELS1B:ELS1A | PTE1/T2CH1 | | | #### NOTES: MC68HC908JL8 — Rev. 2.0 RCCLK/PTA6/KBI6 pin is only available when OSCSEL=0 (RC option); PTAPUE register has priority control over the port pin. RCCLK/PTA6/KBI6 is the OSC2 pin when OSCSEL=1 (XTAL option). #### 13.3 Port A Port A is an 8-bit special function port that shares all of its pins with the keyboard interrupt (KBI) module (see **Section 15. Keyboard Interrupt Module (KBI)**). Each port A pin also has software configurable pull-up device if the corresponding port pin is configured as input port. PTA0–PTA5 and PTA7 has direct LED drive capability. **NOTE:** PTA0-PTA5 pins are available on 28-pin and 32-pin packages only. PTA7 pin is available on 32-pin packages only. #### 13.3.1 Port A Data Register (PTA) The port A data register (PTA) contains a data latch for each of the eight port A pins. Figure 13-2. Port A Data Register (PTA) #### PTA[7:0] — Port A Data Bits These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data. #### KBI7-KBI0 — Port A Keyboard Interrupts The keyboard interrupt enable bits, KBIE[7:0], in the keyboard interrupt control register (KBIER) enable the port A pins as external interrupt pins, (see Section 15. Keyboard Interrupt Module (KBI)). #### 13.3.2 Data Direction Register A (DDRA) Data direction register A determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer. **NOTE:** For those devices packaged in a 28-pin package, PTA7 is not connected. DDRA7 should be set to a 1 to configure PTA7 as an output. For those devices packaged in a 20-pin package, PTA0–PTA5 and PTA7 are not connected. DDRA0–DDRA5 and DDRA7 should be set to a 1 to configure PTA0–PTA5 and PTA7 as outputs. Figure 13-3. Data Direction Register A (DDRA) DDRA[7:0] — Data Direction Register A Bits These read/write bits control port A data direction. Reset clears DDRA[7:0], configuring all port A pins as inputs. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input **NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1. Figure 13-4 shows the port A I/O logic. Figure 13-4. Port A I/O Circuit When DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 13-2** summarizes the operation of the port A pins. | PTAPUE | DDRA | PTA Bit | I/O Pin | Accesses to DDRA | Access | es to PTA | |--------|------|------------------|---------------------------------------|------------------|----------|-------------------------| | Bit | Bit | PIABIL | Mode | Read/Write | Read | Write | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRA[7:0] | Pin | PTA[7:0] <sup>(3)</sup> | | 0 | 0 | Х | Input, Hi-Z <sup>(4)</sup> | DDRA[7:0] | Pin | PTA[7:0] <sup>(3)</sup> | | Х | 1 | Х | Output | DDRA[7:0] | PTA[7:0] | PTA[7:0] | **Table 13-2. Port A Pin Functions** #### NOTES: - 1. X = Don't care. - 2. Pin pulled to $V_{\mbox{\scriptsize DD}}$ by internal pull-up. - 3. Writing affects data register, but does not affect input. - 4. Hi-Z = High impedance. #### 13.3.3 Port A Input Pull-Up Enable Registers The port A input pull-up enable registers contain a software configurable pull-up device for each of the eight port A pins. Each bit is individually configurable and requires the corresponding data direction register, DDRAx be configured as input. Each pull-up device is automatically disabled when its corresponding DDRAx bit is configured as output. Figure 13-5. Port A Input Pull-up Enable Register (PTAPUE) Figure 13-6. PTA7 Input Pull-up Enable Register (PTA7PUE) #### PTA6EN — Enable PTA6 on OSC2 This read/write bit configures the OSC2 pin function when RC oscillator option is selected. This bit has no effect for XTAL oscillator option. - 1 = OSC2 pin configured for PTA6 I/O, and has all the interrupt and pull-up functions - 0 = OSC2 pin outputs the RC oscillator clock (RCCLK) #### PTAPUE[7:0] — Port A Input Pull-up Enable Bits These read/write bits are software programmable to enable pull-up devices on port A pins. - 1 = Corresponding port A pin configured to have internal pull-up if its DDRA bit is set to 0 - 0 = Pull-up device is disconnected on the corresponding port A pin regardless of the state of its DDRA bit MC68HC908JL8 — Rev. 2.0 Technical Data #### 13.4 Port B Port B is an 8-bit special function port that shares all of its port pins with the analog-to-digital converter (ADC) module, see **Section 12**. #### 13.4.1 Port B Data Register (PTB) The port B data register contains a data latch for each of the eight port B pins. Figure 13-7. Port B Data Register (PTB) ## PTB[7:0] — Port B Data Bits These read/write bits are software programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. #### ADC7-ADC0 — ADC channels 7 to 0 ADC7–ADC0 are pins used for the input channels to the analog-to-digital converter module. The channel select bits, ADCH[4:0], in the ADC status and control register define which port pin will be used as an ADC input and overrides any control from the port I/O logic. See Section 12. Analog-to-Digital Converter (ADC). #### 13.4.2 Data Direction Register B (DDRB) Data direction register B determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer. Figure 13-8. Data Direction Register B (DDRB) DDRB[7:0] — Data Direction Register B Bits These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs. - 1 = Corresponding port B pin configured as output - 0 = Corresponding port B pin configured as input **NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. **Figure 13-9** shows the port B I/O logic. Figure 13-9. Port B I/O Circuit When DDRBx is a logic 1, reading address \$0001 reads the PTBx data latch. When DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 13-3** summarizes the operation of the port B pins. **Table 13-3. Port B Pin Functions** | DDRB | PTB Bit | I/O Pin<br>Mode | Accesses to DDRB | Accesses to PTB | | |------|------------------|----------------------------|------------------|-----------------|-------------------------| | Bit | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRB[7:0] | Pin | PTB[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRB[7:0] | PTB[7:0] | PTB[7:0] | #### NOTES: - 1. X = don't care. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect the input. #### 13.5 Port D Port D is an 8-bit special function port that shares two of its pins with the serial communications interface module (see **Section 11.**), two of its pins with the timer 1 interface module, (see **Section 10.**), and four of its pins with the analog-to-digital converter module (see **Section 12.**). PTD6 and PTD7 each has high current sink (25mA) and programmable pull-up. PTD2, PTD3, PTD6 and PTD7 each has LED sink capability. **NOTE:** PTD0-PTD1 are available on 28-pin and 32-pin packages only. #### 13.5.1 Port D Data Register (PTD) The port D data register contains a data latch for each of the eight port D pins. Figure 13-10. Port D Data Register (PTD) PTD[7:0] — Port D Data Bits These read/write bits are software programmable. Data direction of each port D pin is under the control of the corresponding bit in data direction register D. Reset has no effect on port D data. ## ADC11-ADC8 — ADC channels 11 to 8 ADC[11:8] are pins used for the input channels to the analog-to-digital converter module. The channel select bits, ADCH[4:0], in the ADC status and control register define which port pin will be used as an ADC input and overrides any control from the port I/O logic. See Section 12. Analog-to-Digital Converter (ADC). #### T1CH1, T1CH0 — Timer 1 Channel I/Os The T1CH1 and T1CH0 pins are the TIM1 input capture/output compare pins. The edge/level select bits, ELSxB:ELSxA, determine whether the PTD4/T1CH0 and PTD5/T1CH1 pins are timer channel I/O pins or general-purpose I/O pins. See Section 10. Timer Interface Module (TIM). #### TxD, RxD — SCI Data I/O Pins The TxD and RxD pins are the transmit data output and receive data input for the SCI module. The enable SCI bit, ENSCI, in the SCI control register 1 enables the PTD6/TxD and PTD7/RxD pins as SCI TxD and RxD pins and overrides any control from the port I/O logic. See Section 11. Serial Communications Interface (SCI). #### 13.5.2 Data Direction Register D (DDRD) Data direction register D determines whether each port D pin is an input or an output. Writing a logic 1 to a DDRD bit enables the output buffer for the corresponding port D pin; a logic 0 disables the output buffer. # **NOTE:** For those devices packaged in a 20-pin package, PTD0–PTD1 and are not connected. DDRD0–DDRD1 should be set to a 1 to configure PTD0–PTD1 as outputs. Figure 13-11. Data Direction Register D (DDRD) DDRD[7:0] — Data Direction Register D Bits These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins as inputs. - 1 = Corresponding port D pin configured as output - 0 = Corresponding port D pin configured as input **NOTE:** Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1. **Figure 13-12** shows the port D I/O logic. Figure 13-12. Port D I/O Circuit When DDRDx is a logic 1, reading address \$0003 reads the PTDx data latch. When DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 13-4** summarizes the operation of the port D pins. **Accesses to DDRD** Accesses to PTD **DDRD** I/O Pin **PTD Bit** Bit Mode Read/Write Read Write $X^{(1)}$ PTD[7:0]<sup>(3)</sup> Input. Hi-Z<sup>(2)</sup> 0 DDRD[7:0] Pin 1 Χ Output DDRD[7:0] PTD[7:0] PTD[7:0] Table 13-4. Port D Pin Functions #### NOTES: - 1. X = don't care. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect the input. #### 13.5.3 Port D Control Register (PDCR) The port D control register enables/disables the pull-up resistor and slow-edge high current capability of pins PTD6 and PTD7. Figure 13-13. Port D Control Register (PDCR) SLOWDx — Slow Edge Enable The SLOWD6 and SLOWD7 bits enable the slow-edge, open-drain, high current output (25mA sink) of port pins PTD6 and PTD7 respectively. DDRDx bit is not affected by SLOWDx. 1 = Slow edge enabled; pin is open-drain output 0 = Slow edge disabled; pin is push-pull (standard I/O) PTDPUx — Port D Pull-up Enable Bits The PTDPU6 and PTDPU7 bits enable the pull-up device on PTD6 and PTD7 respectively, regardless the status of DDRDx bit. 1 = Enable pull-up device 0 = Disable pull-up device #### 13.6 Port E Port E is a 2-bit special function port that shares its pins with the timer 2 interface module (see **Section 10.**). **NOTE:** PTE0-PTE1 are available on 32-pin packages only. #### 13.6.1 Port E Data Register (PTE) The port E data register contains a data latch for each of the two port E pins. Figure 13-14. Port E Data Register (PTE) #### PTE[1:0] — Port E Data Bits These read/write bits are software programmable. Data direction of each port E pin is under the control of the corresponding bit in data direction register E. Reset has no effect on port D data. #### T2CH1, T2CH0 — Timer 2 Channel I/Os The T2CH1 and T2CH0 pins are the TIM2 input capture/output compare pins. The edge/level select bits, ELSxB:ELSxA, determine whether the PTE0/T2CH0 and PTE1/T2CH1 pins are timer channel I/O pins or general-purpose I/O pins. See **Section 10. Timer Interface Module (TIM)**. 231 #### 13.6.2 Data Direction Register E (DDRE) Data direction register E determines whether each port E pin is an input or an output. Writing a logic 1 to a DDRE bit enables the output buffer for the corresponding port E pin; a logic 0 disables the output buffer. **NOTE:** For those devices packaged in a 20-pin package and 28-pin package, PTE0–PTE1 are not connected. DDRE0–DDRE1 should be set to a 1 to configure PTE0–PTE1 as outputs. Figure 13-15. Data Direction Register E (DDRE) DDRE[1:0] — Data Direction Register E Bits These read/write bits control port E data direction. Reset clears DDRE[1:0], configuring all port E pins as inputs. - 1 = Corresponding port E pin configured as output - 0 = Corresponding port E pin configured as input **NOTE:** Avoid glitches on port E pins by writing to the port E data register before changing data direction register E bits from 0 to 1. **Figure 13-16** shows the port E I/O logic. Figure 13-16. Port E I/O Circuit When DDREx is a logic 1, reading address \$0008 reads the PTEx data latch. When DDREx is a logic 0, reading address \$0008 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 13-5** summarizes the operation of the port E pins. Table 13-5. Port E Pin Functions | DDRE | PTE Bit | I/O Pin | Accesses to DDRE | Accesses to PTE | | |------|------------------|----------------------------|------------------|-----------------|-------------------------| | Bit | FILBI | Mode | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRE[1:0] | Pin | PTE[1:0] <sup>(3)</sup> | | 1 | Х | Output | DDRE[1:0] | PTE[1:0] | PTE[1:0] | #### NOTES: - 1. X = don't care. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect the input. # Section 14. External Interrupt (IRQ) #### 14.1 Contents | 14.2 | Introduction | 235 | |------|------------------------------------------|-----| | 14.3 | Features | 235 | | | Functional Description | | | 14.5 | IRQ Module During Break Interrupts | 239 | | 14.6 | IRQ Status and Control Register (INTSCR) | 239 | # 14.2 Introduction The external interrupt (IRQ) module provides a maskable interrupt input. #### 14.3 Features Features of the IRQ module include the following: - A dedicated external interrupt pin (IRQ) - IRQ interrupt control bits - Hysteresis buffer - Programmable edge-only or edge and level interrupt sensitivity - · Automatic interrupt acknowledge - Selectable internal pullup resistor MC68HC908JL8 — Rev. 2.0 Technical Data # 14.4 Functional Description A logic zero applied to the external interrupt pin can latch a CPU interrupt request. Figure 14-1 shows the structure of the IRQ module. Interrupt signals on the $\overline{IRQ}$ pin are latched into the IRQ latch. An interrupt latch remains set until one of the following actions occurs: - Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the IRQ latch. - Software clear Software can clear the interrupt latch by writing to the acknowledge bit in the interrupt status and control register (INTSCR). Writing a logic one to the ACK bit clears the IRQ latch. - Reset A reset automatically clears the interrupt latch. The external interrupt pin is falling-edge-triggered and is software-configurable to be either falling-edge or falling-edge and low-level-triggered. The MODE bit in the INTSCR controls the triggering sensitivity of the $\overline{\text{IRQ}}$ pin. When the interrupt pin is edge-triggered only, the CPU interrupt request remains set until a vector fetch, software clear, or reset occurs. When the interrupt pin is both falling-edge and low-level-triggered, the CPU interrupt request remains set until both of the following occur: - Vector fetch or software clear - Return of the interrupt pin to logic one The vector fetch or software clear may occur before or after the interrupt pin returns to logic one. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. When set, the IMASK bit in the INTSCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK bit is clear. **NOTE:** The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests. (See **7.6 Exception Control**.) Figure 14-1. IRQ Module Block Diagram Figure 14-2. IRQ I/O Register Summary #### 14.4.1 **IRQ** Pin A logic zero on the $\overline{IRQ}$ pin can latch an interrupt request into the IRQ latch. A vector fetch, software clear, or reset clears the IRQ latch. MC68HC908JL8 — Rev. 2.0 If the MODE bit is set, the $\overline{IRQ}$ pin is both falling-edge-sensitive and low-level-sensitive. With MODE set, both of the following actions must occur to clear IRQ: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic one to the ACK bit in the interrupt status and control register (INTSCR). The ACK bit is useful in applications that poll the IRQ pin and require software to clear the IRQ latch. Writing to the ACK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to the ACK bit latches another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB. - Return of the IRQ pin to logic one As long as the IRQ pin is at logic zero, IRQ remains active. The vector fetch or software clear and the return of the $\overline{IRQ}$ pin to logic one may occur in any order. The interrupt request remains pending as long as the $\overline{IRQ}$ pin is at logic zero. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. If the MODE bit is clear, the $\overline{IRQ}$ pin is falling-edge-sensitive only. With MODE clear, a vector fetch or software clear immediately clears the IRQ latch. The IRQF bit in the INTSCR register can be used to check for pending interrupts. The IRQF bit is not affected by the IMASK bit, which makes it useful in applications where polling is preferred. Use the BIH or BIL instruction to read the logic level on the IRQ pin. **NOTE:** When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine. **NOTE:** An internal pull-up resistor to $V_{DD}$ is connected to the $\overline{IRQ}$ pin; this can be disabled by setting the IRQPUD bit in the CONFIG2 register (\$001E). # 14.5 IRQ Module During Break Interrupts The system integration module (SIM) controls whether the IRQ latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear the latches during the break state. (See Section 7. System Integration Module (SIM).) To allow software to clear the IRQ latch during a break interrupt, write a logic one to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the latches during the break state, write a logic zero to the BCFE bit. With BCFE at logic zero (its default state), writing to the ACK bit in the IRQ status and control register during the break state has no effect on the IRQ latch. # 14.6 IRQ Status and Control Register (INTSCR) The IRQ status and control register (INTSCR) controls and monitors operation of the IRQ module. The INTSCR has the following functions: - Shows the state of the IRQ flag - Clears the IRQ latch - Masks IRQ and interrupt request - Controls triggering sensitivity of the IRQ interrupt pin Figure 14-3. IRQ Status and Control Register (INTSCR) MC68HC908JL8 — Rev. 2.0 Technical Data #### IRQF — IRQ Flag Bit This read-only status bit is high when the IRQ interrupt is pending. - $1 = \overline{IRQ}$ interrupt pending - $0 = \overline{IRQ}$ interrupt not pending #### ACK — IRQ Interrupt Request Acknowledge Bit Writing a logic one to this write-only bit clears the IRQ latch. ACK always reads as logic zero. Reset clears ACK. #### IMASK — IRQ Interrupt Mask Bit Writing a logic one to this read/write bit disables IRQ interrupt requests. Reset clears IMASK. - 1 = IRQ interrupt requests disabled - 0 = IRQ interrupt requests enabled #### MODE — IRQ Edge/Level Select Bit This read/write bit controls the triggering sensitivity of the $\overline{IRQ}$ pin. Reset clears MODE. - $1 = \overline{IRQ}$ interrupt requests on falling edges and low levels - 0 = IRQ interrupt requests on falling edges only Figure 14-4. Configuration Register 2 (CONFIG2) ## IRQPUD — IRQ Pin Pull-Up Disable Bit IRQPUD disconnects the internal pull-up on the $\overline{IRQ}$ pin. - 1 = Internal pull-up is disconnected - $0 = Internal pull-up is connected between <math>\overline{IRQ}$ pin and $V_{DD}$ # Section 15. Keyboard Interrupt Module (KBI) #### 15.1 Contents | 15.2 | Introduction | 41 | |--------------------------|-----------------------------------------|----| | 15.3 | Features | 42 | | 15.4 | I/O Pins | 42 | | | Functional Description | | | 15.6<br>15.6.1<br>15.6.2 | • | 46 | | | Low-Power Modes | 47 | | 15.8 | Keyboard Module During Break Interrupts | 48 | #### 15.2 Introduction The keyboard interrupt module (KBI) provides eight independently maskable external interrupts which are accessible via PTA0–PTA7. When a port pin is enabled for keyboard interrupt function, an internal pull-up device is also enabled on the pin. MC68HC908JL8 — Rev. 2.0 #### 15.3 Features Features of the keyboard interrupt module include the following: - Eight keyboard interrupt pins with pull-up devices - Separate keyboard interrupt enable bits and one keyboard interrupt mask - Programmable edge-only or edge- and level- interrupt sensitivity - Exit from low-power modes Figure 15-1. KBI I/O Register Summary # 15.4 I/O Pins The eight keyboard interrupt pins are shared with standard port I/O pins. The full name of the KBI pins are listed in **Table 15-1**. The generic pin name appear in the text that follows. **Table 15-1. Pin Name Conventions** | KBI Generic Pin Name Full MCU Pin Nam | | Pin Selected for KBI Function by KBIEx Bit in KBIER | |---------------------------------------|-------------------------------------|-----------------------------------------------------| | KBI0-KBI5 | PTA0/KBI0-PTA5/KBI5 | KBIE0-KBIE5 | | KBI6 | OSC2/RCCLK/PTA6/KBI6 <sup>(1)</sup> | KBIE6 | | KBI7 | PTA7/KBI7 | KBIE7 | #### NOTES: <sup>1.</sup> PTA6/KBI6 is only available when OSCSEL=0 at \$FFD0 (RC option), and PTA6EN=1 at \$000D. # 15.5 Functional Description Figure 15-2. Keyboard Interrupt Block Diagram Writing to the KBIE7–KBIE0 bits in the keyboard interrupt enable register independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin in port A also enables its internal pull-up device regardless of PTAPUEx bits in the port A input pull-up enable register (see 13.3.3 Port A Input Pull-Up Enable Registers). A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request. A keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt. - If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low. - If the keyboard interrupt is falling edge- and low level-sensitive, an interrupt request is present as long as any keyboard pin is low. If the MODEK bit is set, the keyboard interrupt pins are both falling edgeand low level-sensitive, and both of the following actions must occur to clear a keyboard interrupt request: MC68HC908JL8 — Rev. 2.0 # **Keyboard Interrupt Module (KBI)** - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKK bit in the keyboard status and control register KBSCR. The ACKK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the CPU loads the program counter with the vector address at locations \$FFE0 and \$FFE1. - Return of all enabled keyboard interrupt pins to logic 1 As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set. The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order. If the MODEK bit is clear, the keyboard interrupt pin is falling-edgesensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request. Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0. The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred. To determine the logic level on a keyboard interrupt pin, disable the pullup device, use the data direction register to configure the pin as an input and then read the data register. NOTE: Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin. #### 15.5.1 Keyboard Initialization When a keyboard interrupt pin is enabled, it takes time for the internal pull-up to reach a logic 1. Therefore a false interrupt can occur as soon as the pin is enabled. To prevent a false interrupt on keyboard initialization: - 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register. - 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. - 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts. - 4. Clear the IMASKK bit. An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load. Another way to avoid a false interrupt: - 1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in the data direction register A. - 2. Write logic 1's to the appropriate port A data register bits. - 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. # 15.6 Keyboard Interrupt Registers Two registers control the operation of the keyboard interrupt module: - Keyboard status and control register - Keyboard interrupt enable register MC68HC908JL8 — Rev. 2.0 ## 15.6.1 Keyboard Status and Control Register - Flags keyboard interrupt requests - Acknowledges keyboard interrupt requests - Masks keyboard interrupt requests - Controls keyboard interrupt triggering sensitivity Figure 15-3. Keyboard Status and Control Register (KBSCR) #### KEYF — Keyboard Flag Bit This read-only bit is set when a keyboard interrupt is pending on port A. Reset clears the KEYF bit. - 1 = Keyboard interrupt pending - 0 = No keyboard interrupt pending #### ACKK — Keyboard Acknowledge Bit Writing a logic 1 to this write-only bit clears the keyboard interrupt request on port A. ACKK always reads as logic 0. Reset clears ACKK. #### IMASKK— Keyboard Interrupt Mask Bit Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port A. Reset clears the IMASKK bit. - 1 = Keyboard interrupt requests masked - 0 = Keyboard interrupt requests not masked #### MODEK — Keyboard Triggering Sensitivity Bit This read/write bit controls the triggering sensitivity of the keyboard interrupt pins on port A. Reset clears MODEK. - 1 = Keyboard interrupt requests on falling edges and low levels - 0 = Keyboard interrupt requests on falling edges only ## 15.6.2 Keyboard Interrupt Enable Register The port-A keyboard interrupt enable register enables or disables each port-A pin to operate as a keyboard interrupt pin. Figure 15-4. Keyboard Interrupt Enable Register (KBIER) KBIE7-KBIE0 — Port-A Keyboard Interrupt Enable Bits Each of these read/write bits enables the corresponding keyboard interrupt pin on port-A to latch interrupt requests. Reset clears the keyboard interrupt enable register. 1 = KBlx pin enabled as keyboard interrupt pin 0 = KBlx pin not enabled as keyboard interrupt pin #### 15.7 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. #### 15.7.1 Wait Mode The keyboard modules remain active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode. #### 15.7.2 Stop Mode The keyboard module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode. MC68HC908JL8 — Rev. 2.0 # 15.8 Keyboard Module During Break Interrupts The system integration module (SIM) controls whether the keyboard interrupt latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. To allow software to clear the keyboard interrupt latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the latch during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the keyboard acknowledge bit (ACKK) in the keyboard status and control register during the break state has no effect. # Section 16. Computer Operating Properly (COP) #### 16.1 Contents | 16.2 I | ntroduction249 | |--------|---------------------------------| | 16.3 F | Functional Description | | 16.4 I | /O Signals | | 16.4.1 | ICLK | | 16.4.2 | COPCTL Write | | 16.4.3 | Power-On Reset | | 16.4.4 | Internal Reset251 | | 16.4.5 | Reset Vector Fetch252 | | 16.4.6 | COPD (COP Disable)252 | | 16.4.7 | COPRS (COP Rate Select) | | 16.5 | COP Control Register253 | | 16.6 I | nterrupts253 | | 16.7 N | Monitor Mode | | 16.8 L | Low-Power Modes | | 16.8.1 | Wait Mode | | 16.8.2 | Stop Mode | | 16.9 | COP Module During Break Mode254 | #### 16.2 Introduction The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the CONFIG1 register. MC68HC908JL8 — Rev. 2.0 # 16.3 Functional Description Figure 16-1 shows the structure of the COP module. NOTE: 1. See SIM section for more details. Figure 16-1. COP Block Diagram The COP counter is a free-running 6-bit counter preceded by the 12-bit system integration module (SIM) counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after $2^{18} - 2^4$ or $2^{13} - 2^4$ ICLK cycles; depending on the state of the COP rate select bit, COPRS, in configuration register 1. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12 through 5 of the SIM counter. NOTE: Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow. **Technical Data** MC68HC908JL8 — Rev. 2.0 A COP reset pulls the $\overline{RST}$ pin low for 32 × ICLK cycles and sets the COP bit in the reset status register (RSR). (See **7.8.2 Reset Status Register (RSR)**.). #### NOTE: Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly. # 16.4 I/O Signals The following paragraphs describe the signals shown in Figure 16-1. #### 16.4.1 ICLK ICLK is the internal oscillator output signal, typically 50-kHz. The ICLK frequency varies depending on the supply voltage. See **Section 19. Electrical Specifications** for ICLK parameters. #### 16.4.2 COPCTL Write Writing any value to the COP control register (COPCTL) (see 16.5 COP Control Register) clears the COP counter and clears bits 12 through 5 of the SIM counter. Reading the COP control register returns the low byte of the reset vector. #### 16.4.3 Power-On Reset The power-on reset (POR) circuit in the SIM clears the SIM counter $4096 \times ICLK$ cycles after power-up. #### 16.4.4 Internal Reset An internal reset clears the SIM counter and the COP counter. MC68HC908JL8 — Rev. 2.0 #### 16.4.5 Reset Vector Fetch A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the SIM counter. #### 16.4.6 COPD (COP Disable) The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register 1 (CONFIG1). (See Section 5. Configuration and Mask Option Registers (CONFIG & MOR).) # 16.4.7 COPRS (COP Rate Select) The COPRS signal reflects the state of the COP rate select bit (COPRS) in the configuration register 1. Figure 16-2. Configuration Register 1 (CONFIG1) COPRS — COP Rate Select Bit COPRS selects the COP timeout period. Reset clears COPRS. 1 = COP timeout period is $(2^{13} - 2^4)$ ICLK cycles 0 = COP timeout period is $(2^{18} - 2^4)$ ICLK cycles COPD — COP Disable Bit COPD disables the COP module. 1 = COP module disabled 0 = COP module enabled ## 16.5 COP Control Register The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector. Figure 16-3. COP Control Register (COPCTL) # 16.6 Interrupts The COP does not generate CPU interrupt requests. #### 16.7 Monitor Mode The COP is disabled in monitor mode when $V_{TST}$ is present on the $\overline{IRQ}$ pin or on the $\overline{RST}$ pin. ### 16.8 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power consumption standby modes. #### 16.8.1 Wait Mode The COP continues to operate during wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine. MC68HC908JL8 — Rev. 2.0 # Computer Operating Properly (COP) #### 16.8.2 Stop Mode Stop mode turns off the ICLK input to the COP if the STOP\_ICLKDIS bit is set in configuration register 2 (CONFIG2). Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode. After reset, the STOP\_ICLKDIS bit is clear by default and ICLK is enabled during stop mode. # 16.9 COP Module During Break Mode The COP is disabled during a break interrupt when $V_{TST}$ is present on the $\overline{RST}$ pin. # Section 17. Low Voltage Inhibit (LVI) #### 17.1 Contents | 17.2 | Introduction | 55 | |--------|-----------------------------------------|----| | 17.3 | Features | 55 | | 17.4 | Functional Description | 56 | | 17.5 | LVI Control Register (CONFIG2/CONFIG1)2 | 57 | | 17.6 | Low-Power Modes | 58 | | 17.6.1 | Wait Mode | 58 | | 17.6.2 | Stop Mode | 58 | # 17.2 Introduction This section describes the low-voltage inhibit module (LVI), which monitors the voltage on the $V_{DD}$ pin and generates a reset when the $V_{DD}$ voltage falls to the LVI trip (LVI<sub>TRIP</sub>) voltage. #### 17.3 Features Features of the LVI module include the following: - Selectable LVI trip voltage - Selectable LVI circuit disable MC68HC908JL8 — Rev. 2.0 Technical Data # 17.4 Functional Description **Figure 17-1** shows the structure of the LVI module. The LVI is enabled after a reset. The LVI module contains a bandgap reference circuit and comparator. Setting LVI disable bit (LVID) disables the LVI to monitor $V_{DD}$ voltage. The LVI trip voltage selection bits (LVIT1, LVIT0) determine at which $V_{DD}$ level the LVI module should take actions. The LVI module generates one output signal: **LVI Reset** — an reset signal will be generated to reset the CPU when V<sub>DD</sub> drops to below the set trip point. Figure 17-1. LVI Module Block Diagram # 17.5 LVI Control Register (CONFIG2/CONFIG1) The LVI module is controlled by three bits in the configuration registers, CONFIG1 and CONFIG2. Figure 17-2. Configuration Register 2 (CONFIG2) Figure 17-3. Configuration Register 1 (CONFIG1) LVID — Low Voltage Inhibit Disable Bit LVID disables the LVI module. Reset clears LVID. 1 = Low voltage inhibit disabled 0 = Low voltage inhibit enabled #### LVIT1, LVIT0 — LVI Trip Voltage Selection Bits These two bits determine at which level of $V_{DD}$ the LVI module will come into action. LVIT1 and LVIT0 are cleared by a power-on reset only. MC68HC908JL8 — Rev. 2.0 **Table 17-1. Trip Voltage Selection** | LVIT1 | LVIT0 | Trip Voltage <sup>(1)</sup> | Comments | |-------|-------|-----------------------------|-----------------------------------| | 0 | 0 | V <sub>LVR3</sub> (2.49V) | For V <sub>DD</sub> =3V operation | | 0 | 1 | V <sub>LVR3</sub> (2.49V) | For V <sub>DD</sub> =3V operation | | 1 | 0 | V <sub>LVR5</sub> (4.25V) | For V <sub>DD</sub> =5V operation | | 1 | 1 | Reserved | | #### NOTES: #### 17.6 Low-Power Modes The STOP and WAIT instructions put the MCU in low-power-consumption standby modes. #### 17.6.1 Wait Mode The LVI module, when enabled, will continue to operate in wait mode. #### 17.6.2 Stop Mode The LVI module, when enabled, will continue to operate in stop mode. <sup>1.</sup> See **Section 19. Electrical Specifications** for full parameters. # Section 18. Break Module (BREAK) ### 18.1 Contents | 18.2 | Introduction | |--------|-----------------------------------------------| | 18.3 | Features | | 18.4 | Functional Description | | 18.4.1 | Flag Protection During Break Interrupts262 | | 18.4.2 | CPU During Break Interrupts | | 18.4.3 | TIM During Break Interrupts262 | | 18.4.4 | | | 18.5 | Break Module Registers | | 18.5.1 | Break Status and Control Register (BRKSCR)263 | | 18.5.2 | Break Address Registers | | 18.5.3 | Break Status Register | | 18.5.4 | Break Flag Control Register (BFCR) | | 18.6 | Low-Power Modes | | 18.6.1 | Wait Mode | | 18.6.2 | Stop Mode | # 18.2 Introduction This section describes the break module. The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program. MC68HC908JL8 — Rev. 2.0 Technical Data #### 18.3 Features Features of the break module include the following: - Accessible I/O registers during the break Interrupt - CPU-generated break interrupts - Software-generated break interrupts - COP disabling during break interrupts # 18.4 Functional Description When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal (BKPT) to the SIM. The SIM then causes the CPU to load the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode). The following events can cause a break interrupt to occur: - A CPU-generated address (the address in the program counter) matches the contents of the break address registers. - Software writes a logic one to the BRKA bit in the break status and control register. When a CPU generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return from interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. Figure 18-1 shows the structure of the break module. Figure 18-1. Break Module Block Diagram Figure 18-2. Break I/O Register Summary MC68HC908JL8 — Rev. 2.0 #### 18.4.1 Flag Protection During Break Interrupts The system integration module (SIM) controls whether or not module status bits can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See 7.8.3 Break Flag Control Register (BFCR) and see the Break Interrupts subsection for each module.) #### 18.4.2 CPU During Break Interrupts The CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC:\$FFFD (\$FEFC:\$FEFD in monitor mode) The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. ## 18.4.3 TIM During Break Interrupts A break interrupt stops the timer counter. ### 18.4.4 COP During Break Interrupts The COP is disabled during a break interrupt when $V_{TST}$ is present on the $\overline{RST}$ pin. # 18.5 Break Module Registers These registers control and monitor operation of the break module: - Break status and control register (BRKSCR) - Break address register high (BRKH) - Break address register low (BRKL) - Break status register (BSR) - Break flag control register (BFCR) #### 18.5.1 Break Status and Control Register (BRKSCR) The break status and control register contains break module enable and status bits. Figure 18-3. Break Status and Control Register (BRKSCR) #### BRKE — Break Enable Bit This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic zero to bit 7. Reset clears the BRKE bit. - 1 = Breaks enabled on 16-bit address match - 0 = Breaks disabled #### BRKA — Break Active Bit This read/write status and control bit is set when a break address match occurs. Writing a logic one to BRKA generates a break interrupt. Clear BRKA by writing a logic zero to it before exiting the break routine. Reset clears the BRKA bit. - 1 = Break address match - 0 = No break address match #### 18.5.2 Break Address Registers The break address registers contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers. Figure 18-4. Break Address Register High (BRKH) Figure 18-5. Break Address Register Low (BRKL) #### 18.5.3 Break Status Register The break status register contains a flag to indicate that a break caused an exit from stop or wait mode. Figure 18-6. Break Status Register (BSR) #### SBSW — SIM Break Stop/Wait This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic zero to it. Reset clears SBSW. - 1 = Stop mode or wait mode was exited by break interrupt - 0 = Stop mode or wait mode was not exited by break interrupt SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example of this. ``` ; This code works if the H register has been pushed onto the stack in the break ; service routine software. This code should be executed at the end of the ; break service routine software. HIBYTE EQU 5 LOBYTE EOU 6 If not SBSW, do RTI BRCLR SBSW, BSR, RETURN ; See if wait mode or stop mode was exited ; by break. TST LOBYTE, SP ; If RETURNLO is not zero, BNE DOLO ; then just decrement low byte. ; Else deal with high byte, too. DEC HIBYTE, SP ; Point to WAIT/STOP opcode. DOLO DEC LOBYTE, SP RETURN PULH ; Restore H register. RTI ``` #### 18.5.4 Break Flag Control Register (BFCR) The break control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 18-7. Break Flag Control Register (BFCR) #### BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break #### 18.6 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power-consumption standby modes. #### 18.6.1 Wait Mode If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set (see 7.7 Low-Power Modes). Clear the SBSW bit by writing logic zero to it. #### 18.6.2 Stop Mode A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. See **7.8 SIM Registers**. # Section 19. Electrical Specifications ### 19.1 Contents | 19.2 | Introduction | |-------|----------------------------------------| | 19.3 | Absolute Maximum Ratings | | 19.4 | Functional Operating Range269 | | 19.5 | Thermal Characteristics | | 19.6 | 5V DC Electrical Characteristics270 | | 19.7 | 5V Control Timing271 | | 19.8 | 5V Oscillator Characteristics | | 19.9 | 3V DC Electrical Characteristics273 | | 19.10 | 3V Control Timing274 | | 19.11 | 3V Oscillator Characteristics | | 19.12 | Typical Supply Currents | | 19.13 | Timer Interface Module Characteristics | | 19.14 | ADC Characteristics | | 19.15 | Memory Characteristics | # 19.2 Introduction This section contains electrical and timing specifications. MC68HC908JL8 — Rev. 2.0 **Technical Data** # 19.3 Absolute Maximum Ratings Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it. NOTE: This device is not guaranteed to operate properly at the maximum ratings. Refer to Sections 19.6 and 19.9 for guaranteed operating conditions. **Table 19-1. Absolute Maximum Ratings** | Characteristic <sup>(1)</sup> | Symbol | Value | Unit | |-----------------------------------------------------------------------|-------------------|----------------------------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +6.0 | V | | Input voltage | V <sub>IN</sub> | $V_{SS}$ = 0.3 to $V_{DD}$ + 0.3 | V | | Mode entry voltage, IRQ pin | V <sub>TST</sub> | V <sub>SS</sub> -0.3 to +8.5 | V | | Maximum current per pin excluding V <sub>DD</sub> and V <sub>SS</sub> | I | ±25 | mA | | Storage temperature | T <sub>STG</sub> | -55 to +150 | °C | | Maximum current out of V <sub>SS</sub> | I <sub>MVSS</sub> | 100 | mA | | Maximum current into V <sub>DD</sub> | I <sub>MVDD</sub> | 100 | mA | #### NOTES: NOTE: This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that $V_{IN}$ and $V_{OUT}$ be constrained to the range $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either $V_{SS}$ or $V_{DD}$ .) <sup>1.</sup> Voltages referenced to V<sub>SS</sub>. # 19.4 Functional Operating Range **Table 19-2. Operating Range** | Characteristic | Symbol | Va | Unit | | |-----------------------------|-----------------|-------------|------------------|----| | Operating temperature range | T <sub>A</sub> | -40 to +125 | -40 to +85 | °C | | Operating voltage range | V <sub>DD</sub> | <br>5 ±10% | 3 ±10%<br>5 ±10% | V | ### 19.5 Thermal Characteristics **Table 19-3. Thermal Characteristics** | Characteristic | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------|------| | Thermal resistance 20-pin PDIP 20-pin SOIC 28-pin PDIP 28-pin SOIC 32-pin SDIP 32-pin LQFP | $\theta_{ extsf{JA}}$ | 70<br>70<br>70<br>70<br>70<br>70<br>95 | °C/W | | I/O pin power dissipation | P <sub>I/O</sub> | User determined | W | | Power dissipation <sup>(1)</sup> | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 ^{\circ}C)$ | w | | Constant <sup>(2)</sup> | К | $P_{D} x (T_{A} + 273 \text{ °C})$ $+ P_{D}^{2} \times \theta_{JA}$ | W/°C | | Average junction temperature | $T_J$ | $T_A + (P_D \times \theta_{JA})$ | °C | #### NOTES: - Power dissipation is a function of temperature. K constant unique to the device. K can be determined for a known T<sub>A</sub> and measured P<sub>D</sub>. With this value of K, P<sub>D</sub> and T<sub>J</sub> can be determined for any value of T<sub>A</sub>. MC68HC908JL8 — Rev. 2.0 # 19.6 5V DC Electrical Characteristics Table 19-4. DC Electrical Characteristics (5 V) | Characteristic <sup>(1)</sup> | Symbol | Min | Тур <sup>(2)</sup> | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|-------------------------------------|----------------------|----------------------------| | Output high voltage (I <sub>LOAD</sub> = -2.0mA) PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1 | V <sub>OH</sub> | V <sub>DD</sub> -0.8 | _ | _ | V | | Output low voltage (I <sub>LOAD</sub> = 1.6mA) PTA6, PTB0-PTB7, PTD0, PTD1, PTD4, PTD5, PTE0-PTE1 | V <sub>OL</sub> | _ | _ | 0.4 | V | | Output low voltage (I <sub>LOAD</sub> = 25mA)<br>PTD6, PTD7 | V <sub>OL</sub> | _ | _ | 0.5 | V | | LED drives (V <sub>OL</sub> = 3V)<br>PTA0-PTA5, PTA7, PTD2, PTD3, PTD6, PTD7 | I <sub>OL</sub> | 10 | 16 | 25 | mA | | Input high voltage PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1, RST, IRQ, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input low voltage PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1, RST, IRQ, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | $0.3 \times V_{DD}$ | V | | V <sub>DD</sub> supply current, f <sub>OP</sub> = 8MHz Run <sup>(3)</sup> XTAL oscillator option RC oscillator option Wait <sup>(4)</sup> XTAL oscillator option RC oscillator option Stop <sup>(5)</sup> (-40°C to 125°C) XTAL oscillator option RC oscillator option RC oscillator option | I <sub>DD</sub> | 11 11 11 | 7.5<br>11<br>3<br>3.5<br>1.5<br>0.5 | 10<br>13<br>5.5<br>6 | mA<br>mA<br>mA<br>μA<br>μA | | Digital I/O ports Hi-Z leakage current | I <sub>IL</sub> | _ | _ | ± 10 | μΑ | | Input current | I <sub>IN</sub> | | _ | ± 1 | μА | | Capacitance Ports (as input or output) | C <sub>OUT</sub><br>C <sub>IN</sub> | | | 12<br>8 | pF | | POR rearm voltage <sup>(6)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR rise time ramp rate <sup>(7)</sup> | R <sub>POR</sub> | 0.035 | | _ | V/ms | | Monitor mode entry voltage | V <sub>TST</sub> | $1.5 \times V_{DD}$ | _ | 8.5 | V | Table 19-4. DC Electrical Characteristics (5V) | Characteristic <sup>(1)</sup> | Symbol | Min | Тур <sup>(2)</sup> | Max | Unit | |----------------------------------------------------------------|--------------------------------------|-----------|--------------------|-----------|----------| | Pullup resistors <sup>(8)</sup> PTD6, PTD7 RST, IRQ, PTA0–PTA7 | R <sub>PU1</sub><br>R <sub>PU2</sub> | 1.8<br>16 | 3.3<br>26 | 4.8<br>36 | kΩ<br>kΩ | | Low-voltage inhibit, trip falling voltage | V <sub>TRIPF</sub> | 3.60 | 4.25 | 4.48 | V | | Low-voltage inhibit, trip rising voltage | V <sub>TRIPR</sub> | 3.75 | 4.40 | 4.63 | V | #### NOTES: - 1. $V_{DD}$ = 4.5 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only. - 3. Run (operating) $I_{DD}$ measured using external square wave clock source ( $f_{OP}$ = 8MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. $C_L$ = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run IDD. Measured with all modules enabled. - 4. Wait $I_{DD}$ measured using external square wave clock source ( $f_{OP} = 8MHz$ ). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. $C_L = 20$ pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait $I_{DD}$ . - 5. Stop I<sub>DD</sub> measured with OSC1 grounded; no port pins sourcing current. LVI is disabled. - 6. Maximum is highest voltage that POR is guaranteed. - 7. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached. - 8. $R_{PU1}^{-}$ and $R_{PU2}$ are measured at $V_{DD} = 5.0 V$ . #### 19.7 5V Control Timing Table 19-5. Control Timing (5V) | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |---------------------------------------------|--------------------|-----|-----|------| | Internal operating frequency <sup>(2)</sup> | f <sub>OP</sub> | _ | 8 | MHz | | RST input pulse width low <sup>(3)</sup> | t <sub>IRL</sub> | 750 | _ | ns | | TIM2 external clock input | f <sub>T2CLK</sub> | _ | 4 | MHz | #### NOTES: - 1. $V_{DD}$ = 4.5 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ ; timing shown with respect to 20% $V_{DD}$ and 70% $V_{SS}$ , unless otherwise noted. - 2. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this information. - 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. MC68HC908JL8 — Rev. 2.0 #### 19.8 5V Oscillator Characteristics Table 19-6. Oscillator Specifications (5V) | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------|----------------------|-----------------|--------------------|-----|------| | Internal oscillator clock frequency | f <sub>ICLK</sub> | | 50k <sup>(1)</sup> | | Hz | | External reference clock to OSC1 (2) | f <sub>OSC</sub> | dc | _ | 32M | Hz | | Crystal reference frequency (3) | f <sub>XTALCLK</sub> | | _ | 32M | Hz | | Crystal load capacitance (4) | C <sub>L</sub> | _ | _ | _ | | | Crystal fixed capacitance (3) | C <sub>1</sub> | _ | $2 \times C_L$ | _ | | | Crystal tuning capacitance (3) | C <sub>2</sub> | _ | $2 \times C_L$ | _ | | | Feedback bias resistor | R <sub>B</sub> | _ | 10 MΩ | _ | | | Series resistor (3), (5) | R <sub>S</sub> | _ | _ | _ | | | External RC clock frequency | f <sub>RCCLK</sub> | 2M | _ | 12M | Hz | | RC oscillator external R | R <sub>EXT</sub> | See Figure 19-1 | | Ω | | | RC oscillator external C | C <sub>EXT</sub> | _ | 10 | _ | pF | #### NOTES: - 1. Typical value reflect average measurements at midpoint of voltage range, 25 °C only. See Figure 19-3 for plot. - 2. No more than 10% duty cycle deviation from 50%. - 3. Fundamental mode crystals only. - 4. Consult crystal vendor data sheet. - 5. Not required for high frequency crystals. Figure 19-1. RC vs. Frequency (5V @25°C) # 19.9 3V DC Electrical Characteristics Table 19-7. DC Electrical Characteristics (3 V) | Characteristic <sup>(1)</sup> | Symbol | Min | Тур <sup>(2)</sup> | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|--------------------|---------------------|----------------------| | Output high voltage (I <sub>LOAD</sub> = -1.0mA) PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1 | V <sub>OH</sub> | V <sub>DD</sub> -0.4 | _ | _ | V | | Output low voltage (I <sub>LOAD</sub> = 0.8mA) PTA6, PTB0-PTB7, PTD0, PTD1, PTD4, PTD5, PTE0-PTE1 | V <sub>OL</sub> | _ | _ | 0.4 | V | | Output low voltage (I <sub>LOAD</sub> = 20 mA)<br>PTD6, PTD7 | V <sub>OL</sub> | _ | _ | 0.5 | V | | LED drives (V <sub>OL</sub> = 1.8V)<br>PTA0-PTA5, PTA7, PTD2, PTD3, PTD6, PTD7 | I <sub>OL</sub> | 3 | 8 | 12 | mA | | Input high voltage PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1, RST, IRQ, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input low voltage PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1,RST, IRQ, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | $0.3 \times V_{DD}$ | V | | V <sub>DD</sub> supply current, f <sub>OP</sub> = 4MHz Run <sup>(3)</sup> XTAL oscillator option RC oscillator option Wait <sup>(4)</sup> XTAL oscillator option RC oscillator option Stop <sup>(5)</sup> (-40°C to 85°C) XTAL oscillator option | I <sub>DD</sub> | _<br>_<br>_<br>_ | 3<br>4<br>1<br>2 | 8<br>10<br>4.5<br>6 | mA<br>mA<br>mA<br>mA | | RC oscillator option Digital I/O ports Hi-Z leakage current | I <sub>IL</sub> | _<br>_ | 0.3 | 2<br>± 10 | μA<br>μA | | Input current | I <sub>IN</sub> | _ | _ | ± 1 | μA | | Capacitance Ports (as input or output) | C <sub>OUT</sub><br>C <sub>IN</sub> | | _ | 12<br>8 | pF | | POR rearm voltage <sup>(6)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR rise time ramp rate <sup>(7)</sup> | R <sub>POR</sub> | 0.035 | _ | _ | V/ms | | Monitor mode entry voltage | V <sub>TST</sub> | $1.5 \times V_{DD}$ | _ | 8.5 | V | MC68HC908JL8 — Rev. 2.0 Table 19-7. DC Electrical Characteristics (3V) | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |--------------------------------------------------------------------------|--------------------------------------|-----------|--------------------|-----------|----------| | Pullup resistors <sup>(8)</sup> PTD6, PTD7 RST, IRQ, PTA0-PTA7 | R <sub>PU1</sub><br>R <sub>PU2</sub> | 1.8<br>16 | 3.3<br>26 | 4.8<br>36 | kΩ<br>kΩ | | Low-voltage inhibit, trip voltage (No hysteresis implemented for 3V LVI) | V <sub>LVI3</sub> | 2.18 | 2.49 | 2.68 | V | #### NOTES: - 1. $V_{DD}$ = 2.7 to 3.3 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. - 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only. - 3. Run (operating) I<sub>DD</sub> measured using external square wave clock source (f<sub>OP</sub> = 4MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled. - 4. Wait $I_{DD}$ measured using external square wave clock source ( $f_{OP} = 4\,\text{MHz}$ ). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. $C_L = 20$ pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait $I_{DD}$ . - 5. Stop I<sub>DD</sub> measured with OSC1 grounded; no port pins sourcing current. LVI is disabled. - 6. Maximum is highest voltage that POR is guaranteed. - 7. If minimum $V_{DD}$ is not reached before the internal POR reset is released, $\overline{RST}$ must be driven low externally until minimum $V_{DD}$ is reached. - 8. $R_{PU1}$ and $R_{PU2}$ are measured at $V_{DD} = 5.0 \text{ V}$ . # 19.10 3V Control Timing ### Table 19-8. Control Timing (3V) | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |---------------------------------------------|--------------------|-----|-----|------| | Internal operating frequency <sup>(2)</sup> | f <sub>OP</sub> | _ | 4 | MHz | | RST input pulse width low <sup>(3)</sup> | t <sub>IRL</sub> | 1.5 | _ | μs | | TIM2 external clock input | f <sub>T2CLK</sub> | _ | 2 | MHz | #### NOTES: - 1. $V_{DD}$ = 2.7 to 3.3 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ ; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. - 2. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this information. - 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. #### 19.11 3V Oscillator Characteristics Table 19-9. Oscillator Specifications (3V) | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------|----------------------|-----------------|--------------------|-----|------| | Internal oscillator clock frequency | f <sub>ICLK</sub> | | 45k <sup>(1)</sup> | | Hz | | External reference clock to OSC1 (2) | f <sub>OSC</sub> | dc | _ | 16M | Hz | | Crystal reference frequency (3) | f <sub>XTALCLK</sub> | | _ | 16M | Hz | | Crystal load capacitance (4) | C <sub>L</sub> | _ | _ | _ | | | Crystal fixed capacitance (3) | C <sub>1</sub> | _ | $2 \times C_L$ | _ | | | Crystal tuning capacitance (3) | C <sub>2</sub> | _ | $2 \times C_L$ | _ | | | Feedback bias resistor | R <sub>B</sub> | _ | 10 MΩ | _ | | | Series resistor (3), (5) | R <sub>S</sub> | _ | _ | _ | | | External RC clock frequency | f <sub>RCCLK</sub> | 2M | _ | 10M | Hz | | RC oscillator external R | R <sub>EXT</sub> | See Figure 19-2 | | | Ω | | RC oscillator external C | C <sub>EXT</sub> | _ | 10 | _ | pF | #### NOTES: - 1. Typical value reflect average measurements at midpoint of voltage range, 25 °C only. See Figure 19-3 for plot. - 2. No more than 10% duty cycle deviation from 50%. - 3. Fundamental mode crystals only. - 4. Consult crystal vendor data sheet. - 5. Not required for high frequency crystals. Figure 19-2. RC vs. Frequency (3V @25°C) MC68HC908JL8 — Rev. 2.0 Technical Data Figure 19-3. Internal Oscillator Frequency # 19.12 Typical Supply Currents Figure 19-4. Typical Operating $I_{DD}$ (XTAL osc), with All Modules Turned On (25 $^{\circ}$ C) Figure 19-5. Typical Wait Mode I $_{\rm DD}$ (XTAL osc), with All Modules Turned Off (25 $^{\circ}$ C) #### 19.13 Timer Interface Module Characteristics Table 19-10. Timer Interface Module Characteristics (5V and 3V) | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------|---------------------------------------|----------------------------|-----|------| | Input capture pulse width | t <sub>TIH,</sub> t <sub>TIL</sub> | 1/f <sub>OP</sub> | _ | | | Input clock pulse width (T2CLK pulse width) | t <sub>LMIN</sub> , t <sub>HMIN</sub> | (1/f <sub>OP</sub> ) + 5ns | _ | | ### 19.14 ADC Characteristics Table 19-11. ADC Characteristics (5V and 3V) | Characteristic | Symbol | Min | Max | Unit | Comments | |-----------------------------------------------|-------------------|------------------------------|------------------------------|-------------------------|------------------------------------------------------------------| | Supply voltage | V <sub>DDAD</sub> | 2.7<br>(V <sub>DD</sub> min) | 5.5<br>(V <sub>DD</sub> max) | V | | | Input voltages | V <sub>ADIN</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V | | | Resolution | B <sub>AD</sub> | 8 | 8 | Bits | | | Absolute accuracy | A <sub>AD</sub> | ± 0.5 | ± 1.5 | LSB | Includes quantization | | ADC internal clock | f <sub>ADIC</sub> | 0.5 | 1.048 | MHz | t <sub>AIC</sub> = 1/f <sub>ADIC</sub> , tested<br>only at 1 MHz | | Conversion range | R <sub>AD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V | | | Power-up time | t <sub>ADPU</sub> | 16 | | t <sub>AIC</sub> cycles | | | Conversion time | t <sub>ADC</sub> | 14 | 15 | t <sub>AIC</sub> cycles | | | Sample time <sup>(1)</sup> | t <sub>ADS</sub> | 5 | _ | t <sub>AIC</sub> cycles | | | Zero input reading <sup>(2)</sup> | Z <sub>ADI</sub> | 00 | 01 | Hex | V <sub>IN</sub> = V <sub>SS</sub> | | Full-scale reading <sup>(3)</sup> | F <sub>ADI</sub> | FE | FF | Hex | $V_{IN} = V_{DD}$ | | Input capacitance | C <sub>ADI</sub> | _ | (20) 8 | pF | Not tested | | Input leakage <sup>(3)</sup><br>Port B/port D | _ | _ | ± 1 | μА | | #### NOTES: - 1. Source impedances greater than 10 k $\Omega$ adversely affect internal RC charging time during input sampling. - 2. Zero-input/full-scale reading requires sufficient decoupling measures for accurate conversions. - 3. The external system error caused by input leakage current is approximately equal to the product of R source and input current. MC68HC908JL8 — Rev. 2.0 ## 19.15 Memory Characteristics **Table 19-12. Memory Characteristics** | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------|----------------------------------|-----|-----|--------| | RAM data retention voltage | $V_{RDR}$ | 1.3 | _ | V | | FLASH program bus clock frequency | _ | 1 | _ | MHz | | FLASH read bus clock frequency | f <sub>read</sub> <sup>(1)</sup> | 32k | 8M | Hz | | FLASH page erase time | t <sub>erase</sub> (2) | 4 | _ | ms | | FLASH mass erase time | t <sub>merase</sub> (3) | 4 | _ | ms | | FLASH PGM/ERASE to HVEN set up time | t <sub>nvs</sub> | 10 | _ | μs | | FLASH high-voltage hold time | t <sub>nvh</sub> | 5 | _ | μs | | FLASH high-voltage hold time (mass erase) | t <sub>nvhl</sub> | 100 | _ | μs | | FLASH program hold time | t <sub>pgs</sub> | 5 | _ | μs | | FLASH program time | t <sub>prog</sub> | 30 | 40 | μs | | FLASH return to read time | t <sub>rcv</sub> <sup>(4)</sup> | 1 | _ | μs | | FLASH cumulative program hv period | t <sub>HV</sub> <sup>(5)</sup> | _ | 4 | ms | | FLASH row erase endurance <sup>(6)</sup> | _ | 10k | _ | cycles | | FLASH row program endurance <sup>(7)</sup> | | 10k | | cycles | | FLASH data retention time <sup>(8)</sup> | _ | 10 | _ | years | #### NOTES: - 1. f<sub>read</sub> is defined as the frequency range for which the FLASH memory can be read. - If the page erase time is longer than t<sub>erase</sub> (Min), there is no erase-disturb, but it reduces the endurance of the FLASH memory. - 3. If the mass erase time is longer than t<sub>merase</sub> (Min), there is no erase-disturb, but it reduces the endurance of the FLASH memory. - 4. t<sub>rcv</sub> is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to logic 0. - 5. t<sub>HV</sub> is defined as the cumulative high voltage programming time to the same row before next erase. - t<sub>HV</sub> must satisfy this condition: t<sub>nvs</sub> + t<sub>nvh</sub> + t<sub>pgs</sub> + (t<sub>prog</sub> × 32) ≤ t<sub>HV</sub> max. 6. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 7. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 8. The FLASH is guaranteed to retain data over the entire operating temperature range for at least the minimum time specified. # Section 20. Mechanical Specifications #### 20.1 Contents | 20.2 | Introduction | 279 | |------|----------------------------------------------------------|-----| | 20.3 | 20-Pin Plastic Dual In-Line Package (PDIP) | 280 | | 20.4 | 20-Pin Small Outline Integrated Circuit Package (SOIC) 2 | 280 | | 20.5 | 28-Pin Plastic Dual In-Line Package (PDIP) | 281 | | 20.6 | 28-Pin Small Outline Integrated Circuit Package (SOIC) 2 | 281 | | 20.7 | 32-Pin Shrink Dual In-Line Package (SDIP) | 282 | | 20.8 | 32-Pin Low-Profile Quad Flat Pack (LQFP) | 283 | #### 20.2 Introduction This section gives the dimensions for: - 20-pin plastic dual in-line package (case #738) - 20-pin small outline integrated circuit package (case #751D) - 28-pin plastic dual in-line package (case #710) - 28-pin small outline integrated circuit package (case #751F) - 32-pin shrink dual in-line package (case #1376) - 32-pin low-profile quad flat pack (case #873A) MC68HC908JL8 — Rev. 2.0 # 20.3 20-Pin Plastic Dual In-Line Package (PDIP) - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. - 4. DIMENSION B DOES NOT INCLUDE MOLD | | INCHES | | MILLIN | IETERS | | |-----|-----------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 1.010 | 1.070 | 25.66 | 27.17 | | | В | 0.240 | 0.260 | 6.10 | 6.60 | | | С | 0.150 | 0.180 | 3.81 | 4.57 | | | D | 0.015 | 0.022 | 0.39 | 0.55 | | | E | 0.050 | BSC | 1.27 BSC | | | | F | 0.050 | 0.070 | 1.27 | 1.77 | | | G | 0.100 | BSC | 2.54 BSC | | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.140 | 2.80 | 3.55 | | | L | 0.300 BSC | | 7.62 | BSC | | | M | 0° | 15° | 0° | 15° | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | Figure 20-1. 20-Pin PDIP (Case #738) # 20.4 20-Pin Small Outline Integrated Circuit Package (SOIC) - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.150 - (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | METERS INCHES | | | |-----|-------------|-------|---------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 12.65 | 12.95 | 0.499 | 0.510 | | | В | 7.40 | 7.60 | 0.292 | 0.299 | | | O | 2.35 | 2.65 | 0.093 | 0.104 | | | O | 0.35 | 0.49 | 0.014 | 0.019 | | | Ŧ | 0.50 | 0.90 | 0.020 | 0.035 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.25 | 0.32 | 0.010 | 0.012 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | М | 0 ° | 7° | 0° | 7° | | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | | R | 0.25 | 0.75 | 0.010 | 0.029 | | Figure 20-2. 20-Pin SOIC (Case #751D) **Technical Data** MC68HC908JL8 — Rev. 2.0 # 20.5 28-Pin Plastic Dual In-Line Package (PDIP) #### NOTES: - 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE - AND EACH OTHER. 2. DIMENSION L TO CENTER OF LEADS WHEN - FORMED PARALLEL. 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIMETERS | | INC | HES | | |-----|-------------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 36.45 | 37.21 | 1.435 | 1.465 | | | В | 13.72 | 14.22 | 0.540 | 0.560 | | | С | 3.94 | 5.08 | 0.155 | 0.200 | | | D | 0.36 | 0.56 | 0.014 | 0.022 | | | F | 1.02 | 1.52 | 0.040 | 0.060 | | | G | 2.54 | BSC | 0.100 BSC | | | | Н | 1.65 | 2.16 | 0.065 | 0.085 | | | J | 0.20 | 0.38 | 0.008 | 0.015 | | | K | 2.92 | 3.43 | 0.115 | 0.135 | | | L | 15.24 BSC | | 0.600 | BSC | | | М | 0° | 15° | 0° | 15° | | | N | 0.51 | 1 02 | 0.020 | 0.040 | | Figure 20-3. 28-Pin PDIP (Case #710) # 20.6 28-Pin Small Outline Integrated Circuit Package (SOIC) - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - ANSI 114-3M, 1962. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR DIMENSION D DOES NOT INCLUDE DAMBAP PROTRUSION. ALLOWABLE DAMBAP PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 17.80 | 18.05 | 0.701 | 0.711 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.41 | 0.90 | 0.016 | 0.035 | | G | 1.27 | BSC | 0.050 BSC | | | J | 0.23 | 0.32 | 0.009 | 0.013 | | K | 0.13 | 0.29 | 0.005 | 0.011 | | М | 0° | 8° | 0° | 8° | | Р | 10.01 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | Figure 20-4. 28-Pin SOIC (Case #751F) # 20.7 32-Pin Shrink Dual In-Line Package (SDIP) Figure 20-5. 32-Pin SDIP (Case #1376) ## 20.8 32-Pin Low-Profile Quad Flat Pack (LQFP) #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. 3. DATUM PLANE -AB- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD. WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE - DATUMS -T-, -U-, AND -Z- TO BE DETERMINED AT DATUM PLANE -AB-. - DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE –AC–. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE –AB–. 7. DIMENSION D DOES NOT INCLUDE DAMBAR - PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE D DIMENSION TO EXCEED 0.520 (0.020). - 8. MINIMUM SOLDER PLATE THICKNESS SHALL BE - 0.0076 (0.0003). EXACT SHAPE OF EACH CORNER MAY VARY FROM DEPICTION. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 7.000 | BSC | 0.276 | BSC | | A1 | 3.500 | BSC | 0.138 | BSC | | В | 7.000 | BSC | 0.276 | BSC | | B1 | 3.500 | BSC | 0.138 | BSC | | С | 1.400 | 1.600 | 0.055 | 0.063 | | D | 0.300 | 0.450 | 0.012 | 0.018 | | Е | 1.350 | 1.450 | 0.053 | 0.057 | | F | 0.300 | 0.400 | 0.012 | 0.016 | | G | 0.800 BSC | | 0.031 BSC | | | Н | 0.050 | 0.150 | 0.002 | 0.006 | | J | 0.090 | 0.200 | 0.004 | 0.008 | | K | 0.500 | 0.700 | 0.020 | 0.028 | | M | 12° | REF | 12° REF | | | N | 0.090 | 0.160 | 0.004 | 0.006 | | Р | 0.400 | | 0.016 BSC | | | Q | 1° | 5° | 1° | 5° | | R | 0.150 | 0.250 | 0.006 | 0.010 | | S | 9.000 BSC | | 0.354 | BSC | | S1 | 4.500 BSC | | 0.177 BSC | | | ٧ | 9.000 BSC | | 0.354 BSC | | | V1 | 4.500 BSC | | 0.177 BSC | | | W | 0.200 | REF | 0.008 | REF | | Χ | 1.000 | REF | 0.039 | REF | Figure 20-6. 32-Pin LQFP (Case #873A) MC68HC908JL8 — Rev. 2.0 # **Mechanical Specifications** # Section 21. Ordering Information #### 21.1 Contents | 21.2 | Introduction | | |------|------------------|-----| | 21.3 | MC Order Numbers | 284 | #### 21.2 Introduction This section contains ordering numbers for the MC68HC908JL8. ### 21.3 MC Order Numbers **Table 21-1. MC Order Numbers** | MC Order Number | Operating<br>Temperature Range | Package | | |-----------------|--------------------------------|---------------|--| | MC68HC908JK8CP | −40 °C to +85 °C | - 20-pin PDIP | | | MC68HC908JK8MP | −40 °C to +125 °C | | | | MC68HC908JK8CDW | −40 °C to +85 °C | - 20-pin SOIC | | | MC68HC908JK8MDW | −40 °C to +125 °C | | | | MC68HC908JL8CP | −40 °C to +85 °C | - 28-pin PDIP | | | MC68HC908JL8MP | –40 °C to +125 °C | | | | MC68HC908JL8CDW | −40 °C to +85 °C | - 28-pin SOIC | | | MC68HC908JL8MDW | –40 °C to +125 °C | | | | MC68HC908JL8CSP | −40 °C to +85 °C | - 32-pin SDIP | | | MC68HC908JL8MSP | –40 °C to +125 °C | | | | MC68HC908JL8CFA | −40 °C to +85 °C | - 32-pin LQFP | | | MC68HC908JL8MFA | -40 °C to +125 °C | | | NOTE: Temperature grade "M" is available for $V_{DD} = 5V$ only. MC68HC908JL8 — Rev. 2.0 Technical Data # Ordering Information #### **HOW TO REACH US:** #### **USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447 #### JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu Minato-ku, Tokyo 106-8573 Japan 81-3-3440-3569 #### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334 #### **TECHNICAL INFORMATION CENTER:** 1-800-521-6274 HOME PAGE: http://motorola.com/semiconductors Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2002