MC68HC05C8A MC68HCL05C8A MC68HSC05C8A Technical Data # M68HC05 Microcontrollers MC68HC05C8A/D Rev. 5, 4/2002 WWW.MOTOROLA.COM/SEMICONDUCTORS # MC68HC05C8A MC68HCL05C8A MC68HSC05C8A ### **Technical Data** To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: http://www.motorola.com/semiconductors/ The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location. Motorola and the Stylized M Logo are registered trademarks of Motorola, Inc. DigitalDNA is a trademark of Motorola, Inc. © Motorola, Inc., 2002 MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 # **Revision History** ## **Revision History** | Date | Revision<br>Level | Description | Page<br>Number(s) | |-------------|-------------------|-----------------------------------------------------------|-------------------| | April, 2002 | 5.0 | Corrected World Wide Web address and qualification status | N/A | # **List of Sections** | Section 1. General Description | |----------------------------------------------------| | Section 2. Memory29 | | Section 3. Central Processor Unit (CPU)37 | | Section 4. Interrupts | | Section 5. Resets47 | | Section 6. Low-Power Modes51 | | Section 7. Input/Output (I/O) Ports55 | | Section 8. Timer59 | | Section 9. Serial Communications Interface (SCI)69 | | Section 10. Serial Peripheral Interface (SPI)87 | | Section 11. Operating Modes97 | | Section 12. Instruction Set | | Section 13. Electrical Specifications121 | | Section 14. Mechanical Specifications | | Section 15. Ordering Information141 | | Appendix A. MC68HCL05C8A145 | | Appendix B. MC68HSC05C8A149 | | Appendix C. M68HC05Cx Family Feature Comparisons | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 # **Table of Contents** ### **Section 1. General Description** | 1.1 | Contents | |------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.2 | Introduction | | 1.3 | Features | | 1.4 | Mask Options | | 1.5<br>1.5.1<br>1.5.2<br>1.5.3<br>1.5.4<br>1.5.5<br>1.5.6<br>1.5.7<br>1.5.8<br>1.5.9<br>1.5.10 | Functional Pin Description 22 VDD and VSS 26 IRQ 26 OSC1 and OSC2 26 RESET 26 TCAP 26 TCMP 26 Port A (PA0-PA7) 27 Port B (PB0-PB7) 27 Port C (PC0-PC7) 27 Port D (PD0-PD5 and PD7) 27 | | | Section 2. Memory | | 2.1 | Contents | | 2.2 | Introduction | | 2.3 | Read-Only Memory (ROM)29 | | 2.4 | ROM Security Feature | | 2.5 | Random-Access Memory (RAM) | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** ### Section 3. Central Processor Unit (CPU) 3.1 3.2 3.3 3.3.1 3.3.2 3.3.3 3.3.4 3.3.5 Section 4. Interrupts 4.1 4.2 Introduction......41 4.3 4.4 Software Interrupt (SWI)......43 4.5 External Interrupt (IRQ) ......45 4.6 4.7 Serial Communications Interrupt (SCI)......45 4.8 Section 5. Resets 5.1 5.2 5.3 5.4 5.5 5.5.1 5.5.2 5.5.3 5.5.4 MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 ### **Section 6. Low-Power Modes** | 6.1 | Contents | 51 | |-----|-------------------------------------|----| | 6.2 | Introduction | 51 | | 6.3 | Stop Mode | 52 | | 6.4 | Stop Recovery | 53 | | 6.5 | Wait Mode | 53 | | | Section 7. Input/Output (I/O) Ports | | | 7.1 | Contents | 55 | | 7.2 | Introduction | 55 | | 7.3 | Port A | 56 | | 7.4 | Port B | 56 | | 7.5 | Port C | 57 | | 7.6 | Port D | 57 | | 7.7 | Input/Output Programming | 57 | | | Section 8. Timer | | | 8.1 | Contents | 59 | | 8.2 | Introduction | 59 | | 8.3 | Counter | 61 | | 8.4 | Output Compare Register | 62 | | 8.5 | Input Capture Register | 63 | | 8.6 | Timer Control Register | 65 | | 8.7 | Timer Status Register | 66 | | 8.8 | Timer During Wait Mode | 67 | | 8.9 | Timer During Stop Mode | 67 | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 | | 9.1 Contents | 69 | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | | 9.2 Introduction | <b>7</b> 0 | | | 9.3 Features | 70 | | | 9.4 SCI Data Format | 71 | | | 9.5 SCI Operation. 9.5.1 Transmitter. 9.5.1.1 Character Length. 9.5.1.2 Character Transmission. 9.5.1.3 Break Characters. 9.5.1.4 Idle Characters. 9.5.1.5 Transmitter Interrupts. 9.5.2 Receiver. 9.5.2.1 Character Length. 9.5.2.2 Character Reception. 9.5.2.3 Receiver Wakeup. 9.5.2.4 Receiver Noise Immunity. | 71<br>72<br>72<br>74<br>74<br>76<br>76<br>76 | | | 9.5.2.5 Framing Errors | | | | 9.6 SCI Input/Output (I/O) Registers. 9.6.1 SCI Data Register 9.6.2 SCI Control Register 1 9.6.3 SCI Control Register 2 9.6.4 SCI Status Register 9.6.5 Baud Rate Register | 78<br>78<br>80<br>82 | | | Section 10. Serial Peripheral Interface (SPI) | | | | 10.1 Contents | 37 | | | 10.2 Introduction | 37 | | | 10.3 Features | 38 | | | 10.4SPI Signal Description810.4.1Master In Slave Out (MISO)810.4.2Master Out Slave In (MOSI)8 | 88 | | Technical Data | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5 | 5.0 | Section 9. Serial Communications Interface (SCI) **Technical Data** | 10.4.4 | Slave Select (SS) | |--------------------------------------|-----------------------------| | 10.5 F | unctional Description90 | | 10.6 S<br>10.6.1<br>10.6.2<br>10.6.3 | PI Registers | | | Section 11. Operating Modes | | 11.1 C | ontents97 | | 11.2 In | troduction97 | | 11.3 U | ser Mode | | 11.4 So<br>11.4.1<br>11.4.2 | Self-Check Mode | | | | | | Section 12. Instruction Set | | 12.1 C | Section 12. Instruction Set | | | | | 12.2 In | ontents | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 # **Table of Contents** | 12.4.5 | Control Instructions | |--------|--------------------------------------------------------------------| | 12.5 | Instruction Set Summary113 | | 12.6 | Opcode Map | | | Section 13. Electrical Specifications | | 13.1 | Contents | | 13.2 | Introduction | | 13.3 | Maximum Ratings122 | | 13.4 | Operating Temperature Range122 | | 13.5 | Thermal Characteristics | | 13.6 | Power Considerations | | 13.7 | 5.0-V DC Electrical Characteristics | | 13.8 | 3.3-V DC Electrical Characteristics | | 13.9 | 5.0-V Control Timing | | 13.10 | 3.3-V Control Timing | | 13.11 | 5.0-V Serial Peripheral Interface Timing132 | | 13.12 | 3.3-V Serial Peripheral Interface Timing133 | | | Section 14. Mechanical Specifications | | 14.1 | Contents | | 14.2 | Introduction | | 14.3 | 40-Pin Plastic Dual In-Line (DIP) Package (Case 711-03)138 | | 14.4 | 42-Pin Plastic Shrink Dual In-Line (SDIP) Package (Case 858-01)138 | | 14.5 | 44-Lead Plastic Leaded Chip Carrier (PLCC) (Case 777-02).139 | | 14.6 | 44-Lead Quad Flat Pack (QFP) (Case 824A-01) | **Technical Data** $\mathsf{MC68HC05C8A} \bullet \mathsf{MC68HCL05C8A} \bullet \mathsf{MC68HSC05C8A} - \mathsf{Rev.}\ 5.0$ | | Section 15. Ordering Information | | |------|------------------------------------------------|----| | 15.1 | Contents | .1 | | 15.2 | Introduction14 | .1 | | 15.3 | MCU Ordering Forms | .1 | | 15.4 | Application Program Media | .2 | | 15.5 | ROM Program Verification | .3 | | 15.6 | ROM Verification Units (RVUs)14 | .3 | | | Appendix A. MC68HCL05C8A | | | A.1 | Contents | .5 | | A.2 | Introduction14 | .5 | | A.3 | Low-Power Operating Temperature Range | .5 | | A.4 | 2.5-V to 3.6-V DC Electrical Characteristics14 | .6 | | A.5 | 1.8-V to 2.4-V DC Electrical Characteristics14 | -6 | | A.6 | Low-Power Supply Current14 | .7 | | | Appendix B. MC68HSC05C8A | | | B.1 | Contents | .9 | | B.2 | Introduction14 | .9 | | B.3 | High-Speed Operating Temperature Range14 | .9 | | B.4 | DC Electrical Characteristics | 0 | | B.5 | 4.5-V to 5.5-V Control Timing | 1 | | B.6 | 2.4-V to 3.6-V Control Timing | 2 | | B.7 | 4.5-V to 5.5-V High-Speed SPI Timing15 | 3 | | B.8 | 2.4-V to 3.6-V High-Speed SPI Timing15 | 4 | | Apı | pendix C. M68HC05Cx Family Feature Comparisons | | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 # **List of Figures** | Figu | re Title | Page | |------|--------------------------------------------|------| | 1-1 | Block Diagram | 21 | | 1-2 | 40-Pin Dual In-Line Package | 23 | | 1-3 | 42-Pin Plastic Shrink Dual In-Line Package | 24 | | 1-4 | 44-Lead Plastic Leaded Chip Carrier | 25 | | 1-5 | 44-Lead Quad Flat Pack | 25 | | 2-1 | Memory Map | 31 | | 2-2 | Input/Output Registers | 32 | | 3-1 | Programming Model | 38 | | 3-2 | Stacking Order | 38 | | 4-1 | Interrupt Flowchart | 44 | | 6-1 | Stop/Wait Mode Flowchart | 52 | | 6-2 | Stop Recovery Timing Diagram | 53 | | 7-1 | Port B Pullup Option | 56 | | 7-2 | I/O Circuitry | 58 | | 8-1 | Timer Block Diagram | 60 | | 8-2 | Output Compare Operation | | | 8-3 | Input Capture Operation | 64 | | 8-4 | Timer Control Register (TCR) | | | 8-5 | Timer Status Register (TSR) | 66 | | 9-1 | SCI Data Format | | | 9-2 | SCI Transmitter | 73 | | 9-3 | SCI Receiver | 75 | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 # List of Figures | Figur | e Title | Page | |-------|---------------------------------------------------------------------------------|------| | 9-4 | SCI Data Register (SCDR) | 78 | | 9-5 | SCI Control Register 1 (SCCR1) | 79 | | 9-6 | SCI Control Register 2 (SCCR2) | 80 | | 9-7 | SCI Status Register (SCSR) | 82 | | 9-8 | Baud Rate Register (BAUD) | 84 | | 10-1 | Data Clock Timing Diagram | 89 | | 10-2 | Serial Peripheral Interface Block Diagram | 91 | | 10-3 | Serial Peripheral Interface Master-Slave Interconnection | 92 | | 10-4 | SPI Control Register (SPCR) | 93 | | 10-5 | SPI Status Register (SPSR) | 94 | | 10-6 | SPI Data Register (SPSR) | 96 | | 11-1 | User Mode Pinout | 98 | | 11-2 | Self-Check Circuit Schematic | 101 | | 13-1 | Test Load | 124 | | 13-2 | Maximum Supply Current versus Internal Clock Frequency, V <sub>DD</sub> = 5.5 V | 127 | | 13-3 | Maximum Supply Current versus | 121 | | 13-3 | Internal Clock Frequency, V <sub>DD</sub> = 3.6 V | 127 | | 13-4 | TCAP Timing Relationships | | | 13-5 | External Interrupt Timing | 130 | | 13-6 | External Reset Timing | 130 | | 13-7 | STOP Recovery Timing Diagram | 131 | | 13-8 | Power-On Reset Timing Diagram | 131 | | 13-9 | SPI Master Timing Diagram | | | 13-10 | SPI Slave Timing Diagram | 135 | # **List of Tables** | Table | Title | Page | |------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 4-1 | Vector Addresses for Interrupts and Reset | 42 | | 7-1 | I/O Pin Functions | 58 | | 9-1<br>9-2<br>9-3 | Baud Rate Generator Clock Prescaling | 85 | | 10-1 | Serial Peripheral Rate Selection | 94 | | 11-1<br>11-2 | Operating Mode Conditions | | | 12-1<br>12-2<br>12-3<br>12-4<br>12-5<br>12-6<br>12-7 | Register/Memory Instructions Read-Modify-Write Instructions Jump and Branch Instructions Bit Manipulation Instructions Control Instructions. Instruction Set Summary Opcode Map. | 109<br>111<br>112<br>113 | | C-1 | M68HC05Cx Feature Comparison | 156 | # List of Tables # **Section 1. General Description** ### 1.1 Contents | 1.2 | Introduction | |--------|-------------------------------------| | 1.3 | Features | | 1.4 | Mask Options | | 1.5 | Functional Pin Description | | 1.5.1 | V <sub>DD</sub> and V <sub>SS</sub> | | 1.5.2 | ĪRQ26 | | 1.5.3 | OSC1 and OSC2 | | 1.5.4 | RESET26 | | 1.5.5 | TCAP | | 1.5.6 | TCMP | | 1.5.7 | Port A (PA0–PA7)27 | | 1.5.8 | Port B (PB0–PB7)27 | | 1.5.9 | Port C (PC0–PC7) | | 1.5.10 | Port D (PD0–PD5 and PD7) | ### 1.2 Introduction The MC68HC05C8A is an enhanced version of the MC68HC05C8. It includes keyboard scanning logic, a high current pin, a computer operating properly (COP) watchdog timer, and read-only memory (ROM) security feature. MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 #### 1.3 Features - M68HC05 core - Single 3.0- to 5.5-volt supply - Available packages: - 40-pin dual in-line (DIP) - 42-pin plastic shrink dual in-line (SDIP) - 44-lead plastic leaded chip carrier (PLCC) - 44-lead quad flat pack (QFP) - On-chip oscillator for crystal/ceramic resonator - Fully static operation - 7744 bytes of user ROM - ROM security feature - 176 bytes of on-chip random-access memory (RAM) - Asynchronous serial communications interface (SCI) system - Synchronous serial peripheral interface (SPI) system - 16-bit capture/compare timer system - Computer operating properly (COP) watchdog timer - 24 bidirectional input/output (I/O) lines - Seven input-only lines - User mode - Self-check mode - Power-saving stop and wait modes - High current sink and source on one port pin (PC7) - Mask selectable external interrupt sensitivity - Mask-programmable keyscan logic <sup>\*</sup> Port B pins also function as external interrupts. Figure 1-1. Block Diagram MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 <sup>†</sup> PC7 has a high current sink and source capability. ### 1.4 Mask Options Eight mask options are available to select the pullup/interrupts on port B on a pin-by-pin basis. There are also four mask options for: - 1. IRQ (edge-sensitive only or edge- and level-sensitive) - 2. CLOCK (crystal or RC) - 3. COP (enable or disable) - 4. STOP (enable or disable). ### 1.5 Functional Pin Description The MC68HC05C8A is available in a 40-pin DIP (see Figure 1-2), 42-pin SDIP (see Figure 1-3), 44-pin PLCC (see Figure 1-4), and 44-pin QFP (see Figure 1-5). The following paragraphs describe the general function of each pin. NOTE: A line over a signal name indicates an active low signal. For example, RESET is active high and RESET is active low. Any reference to voltage, current, resistance, capacitance, time, or frequency specified in the following paragraphs will refer to the nominal values. The exact values and their tolerance or limits are specified in **Section 13. Electrical Specifications**. $<sup>^{\</sup>star}\,$ If MC68HC705C8A OTPs are to be used in the same application, this pin should be tied to $\rm V_{DD}.$ Figure 1-2. 40-Pin Dual In-Line Package $<sup>^{\</sup>star}$ If MC68HC705C8A OTPs are to be used in the same application, this pin should be tied to $V_{DD}.$ Figure 1-3. 42-Pin Plastic Shrink Dual In-Line Package $<sup>^{\</sup>star}\,$ If MC68HC705C8A OTPs are to be used in the same application, this pin should be tied to $V_{DD}.$ Figure 1-4. 44-Lead Plastic Leaded Chip Carrier $<sup>^{\</sup>star}$ If MC68HC705C8A OTPs are to be used in the same application, this pin should be tied to $V_{\mbox{\scriptsize DD}}.$ Figure 1-5. 44-Lead Quad Flat Pack MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 ### **General Description** ### 1.5.1 $V_{DD}$ and $V_{SS}$ Power is supplied to the microcontroller using these two pins. $V_{DD}$ is the positive supply and $V_{SS}$ is ground. ### 1.5.2 **IRQ** This pin has a mask selectable option that provides two different choices of interrupt triggering sensitivity. The $\overline{IRQ}$ pin contains an internal Schmitt trigger as part of its input to improve noise immunity. Refer to **Section 4. Interrupts** for more detail. #### 1.5.3 OSC1 and OSC2 These pins provide control input for an on-chip clock oscillator circuit. A crystal, a ceramic resonator, a resistor/capacitor combination, or an external signal connects to these pins providing a system clock. The internal bus rate is one-half the external oscillator frequency. #### 1.5.4 **RESET** This active low pin is used to reset the MCU to a known startup state by pulling RESET low. The RESET pin contains an internal Schmitt trigger as part of its input to improve noise immunity. #### 1.5.5 TCAP This pin controls the input capture feature for the on-chip programmable timer. The TCAP pin contains an internal Schmitt trigger as part of its input to improve noise immunity. #### 1.5.6 TCMP The TCMP pin provides an output for the output compare feature of the on-chip timer subsystem. **Technical Data** MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 ### 1.5.7 Port A (PA0-PA7) These eight input/output (I/O) lines comprise port A. The state of any pin is software programmable and all port A lines are configured as input during power-on or reset. For detailed information on I/O programming, see 7.7 Input/Output Programming. ### 1.5.8 Port B (PB0-PB7) These eight I/O lines comprise port B. The state of any pin is software programmable, and all port B lines are configured as input during power-on or reset. Port B has mask option enabled pullup devices and interrupt capability by pin. The interrupts and pullups are enabled together. For a detailed description on I/O programming, refer to 7.7 Input/Output Programming. ### 1.5.9 Port C (PC0-PC7) These eight I/O lines comprise port C. The state of any pin is software programmable and all port C lines are configured as input during power-on or reset. PC7 has high current sink and source capability. For a detailed description on I/O programming, refer to 7.7 Input/Output Programming. ### 1.5.10 Port D (PD0-PD5 and PD7) These seven port lines comprise port D. PD7 and PD5–PD0 are input only. PD0 and PD1 are shared with the SCI subsystem and PD2–PD5 are shared with the SPI subsystem. For a detailed description on I/O programming, refer to 7.7 Input/Output Programming. ### Section 2. Memory #### 2.1 Contents | 2.2 | Introduction | 29 | |-----|----------------------------|----| | 2.3 | Read-Only Memory (ROM) | 29 | | 2.4 | ROM Security Feature | 30 | | 2.5 | Random-Access Memory (RAM) | 30 | ### 2.2 Introduction The MC68HC05C8A has an 8-Kbyte memory map, consisting of user read-only memory (ROM), user random-access memory (RAM), self-check ROM, and input/output (I/O) registers. See **Figure 2-1** and **Figure 2-2**. ### 2.3 Read-Only Memory (ROM) The user ROM consists of 48 bytes of page zero ROM from \$0020 to \$004F, 7680 bytes of user ROM from \$0100 to \$1EFF, and 16 bytes of user vectors from \$1FF0 to \$1FFF. The self-check ROM and vectors are located from \$1F00 to \$1FEF. See Figure 2-1. Twelve of the user vectors, \$1FF4—\$1FFF, are dedicated to userdefined reset and interrupt vectors. The remaining four bytes from \$1FF0—\$1FF3 are not used. ### 2.4 ROM Security Feature A security<sup>(1)</sup> feature has been incorporated into the MC68HC05C8A to help prevent externally reading of code in the ROM. This feature aids in keeping customer developed software proprietary. ### 2.5 Random-Access Memory (RAM) The user RAM consists of 176 bytes and is used both for general-purpose RAM and stack area. The stack begins at address \$00FF. The stack pointer can access 64 bytes of RAM in the range \$00FF to \$00C0. See Figure 2-1. NOTE: Using the stack area for data storage or temporary work locations requires care to prevent it from being overwritten due to stacking from an interrupt or subroutine call. **Technical Data** MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the ROM difficult for unauthorized users. Figure 2-1. Memory Map Figure 2-2. Input/Output Registers (Sheet 1 of 4) Technical Data MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 Figure 2-2. Input/Output Registers (Sheet 2 of 4) MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------------------------------------------------------------|-----------------|---------------------|--------|--------|--------|------------|----------------|-------|-------| | \$0013 | Timer Status Register<br>(TSR)<br>See page 66. | Read: | ICF | OCF | TOF | 0 | 0 | 0 | 0 | 0 | | | | Write: | | | | | | | | | | | | Reset: | U | U | U | 0 | 0 | 0 | 0 | 0 | | \$0014 | Input Capture Register High<br>(ICR)<br>See page 63. | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | | Write: | | | | | | | | | | | | Reset: | Unaffected by reset | | | | | | | | | \$0015 | Input Capture Register Low<br>(ICR)<br>See page 63. | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | Write: | | | | | | | | | | | | Reset: | Unaffected by reset | | | | | | | | | \$0016 | Output Compare Register<br>High (OCR)<br>See page 62. | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | | Write: | | | | | | | | | | | | Reset: | Unaffected by reset | | | | | | | | | \$0017 | Output Compare Register<br>Low (OCR)<br>See page 62. | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | Reset: | Unaffected by reset | | | | | | | | | \$0018 | Timer Counter Register High<br>(TCNT)<br>See page 61. | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | | Write: | | | | | | | | | | | | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0019 | Timer Counter Register Low<br>(TCNT)<br>See page 61. | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | Write: | | | | | | | | | | | | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$001A | Alternate Counter Register<br>High (ALTCNT)<br>See page 61. | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | | Write: | | | | | | | | | | | | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$001B | Alternate Counter Register<br>Low (ALTCNT)<br>See page 61. | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | Write: | | | | | | | | | | | | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | = Unimplemented | | | R | = Reserved | U = Unaffected | | | Figure 2-2. Input/Output Registers (Sheet 3 of 4) Technical Data MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 Figure 2-2. Input/Output Registers (Sheet 4 of 4) # **Section 3. Central Processor Unit (CPU)** ### 3.1 Contents | 3.2 | Introduction | |-------|-------------------------| | 3.3 | CPU Registers | | 3.3.1 | Accumulator | | 3.3.2 | Index Register | | 3.3.3 | Program Counter | | 3.3.4 | Stack Pointer | | 3.3.5 | Condition Code Register | ### 3.2 Introduction This section describes the central processor unit (CPU) registers. # 3.3 CPU Registers The five CPU registers are shown in **Figure 3-1** and the interrupt stacking order in **Figure 3-2**. Figure 3-1. Programming Model NOTE: Since the stack pointer decrements during pushes, the PCL is stacked first, followed by PCH, etc. Pulling from the stack is in the reverse order. Figure 3-2. Stacking Order ### 3.3.1 Accumulator The accumulator (A) shown in **Figure 3-1** is a general-purpose 8-bit register used to hold operands and results of arithmetic calculations or data manipulations. ### 3.3.2 Index Register The index register (X) is an 8-bit register used by the indexed addressing value to create an effective address. The index register also may be used as a temporary storage area. **Technical Data** MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 ## 3.3.3 Program Counter The program counter (PC) is a 13-bit register that contains the address of the next byte to be fetched. #### 3.3.4 Stack Pointer The stack pointer (SP) contains the address of the next free location on the stack. During an MCU reset or the reset stack pointer (RSP) instruction, the stack pointer is set to location \$00FF. The stack pointer is then decremented as data is pushed onto the stack and incremented as data is pulled from the stack. When accessing memory, the seven most significant bits (MSB) are permanently set to 0000011. These eight bits are appended to the six least significant register bits (LSB) to produce an address within the range of \$00FF to \$00C0. Subroutines and interrupts may use up to 64 (decimal) locations. If 64 locations are exceeded, the stack pointer wraps around and loses the previously stored information. A subroutine call occupies two locations on the stack; an interrupt uses five locations. ## 3.3.5 Condition Code Register The condition code register (CCR) is a 5-bit register in which four bits are used to indicate the results of the instruction just executed, and the fifth bit indicates whether interrupts are masked. These bits can be tested individually by a program, and specific actions can be taken as a result of their state. Each bit is explained here. ## H — Half Carry This bit is set during ADD and ADC operations to indicate that a carry occurred between bits 3 and 4. ### I — Interrupt When this bit is set, the timer and external interrupt are masked (disabled). If an interrupt occurs while this bit is set, the interrupt is latched and processed as soon as the interrupt bit is cleared. MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** # **Central Processor Unit (CPU)** ## N — Negative When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was negative. ### Z — Zero When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was 0. ## C — Carry/Borrow When set, this bit indicates that a carry or borrow out of the arithmetic logical unit (ALU) occurred during the last arithmetic operation. This bit also is affected during bit test and branch instructions and during shifts and rotates. # **Section 4. Interrupts** ### 4.1 Contents | 4.2 | Introduction | .41 | |-----|----------------------------------------|------| | 4.3 | Hardware Controlled Interrupt Sequence | .43 | | 4.4 | Software Interrupt (SWI) | .43 | | 4.5 | External Interrupt (IRQ) | . 45 | | 4.6 | Timer Interrupt | .45 | | 4.7 | Serial Communications Interrupt (SCI) | .45 | | 4.8 | Serial Peripheral Interrupt (SPI) | .46 | ### 4.2 Introduction The microcontroller unit (MCU) can be interrupted five different ways: - Four maskable hardware interrupts, IRQ (interrupt request), SPI (serial peripheral interface), SCI (serial communications interface), and timer - Non-maskable software interrupt instruction (SWI) Port B interrupts, if enabled, are combined with the IRQ to form a single interrupt source. Interrupts cause the processor to save register contents on the stack and to set the interrupt mask (I bit) to prevent additional interrupts. The RTI (return to interrupt) instruction causes the register contents to be recovered from the stack and normal processing to resume. MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** Unlike reset, hardware interrupts do not cause the current instruction execution to be halted, but they are considered pending until the current instruction is complete. **NOTE:** The current instruction is the one already fetched and being operated on. When the current instruction is complete, the processor checks all pending hardware interrupts. If interrupts are not masked (CCR I bit clear) and if the corresponding interrupt enable bit is set, the processor proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If both an external interrupt and a timer interrupt are pending at the end of an instruction execution, the external interrupt is serviced first. The SWI is executed the same as any other instruction, regardless of the I-bit state. Vector addresses for all interrupts, including reset, are listed in **Table 4-1**. Table 4-1. Vector Addresses for Interrupts and Reset | Register | Flag Name | Interrupts | CPU Interrupt | Vector Address | |----------|--------------------------------------------|----------------------|---------------|----------------| | N/A | N/A | Reset | RESET | \$1FFE-\$1FFF | | N/A | N/A Software SWI | | \$1FFC-\$1FFD | | | N/A | N/A N/A External inte | | IRQ | \$1FFA-\$1FFB | | TSR | ICF | Timer input capture | TIMER | \$1FF8-\$1FF9 | | TSR | TSR OCF Timer output compare TIMER \$1FF8- | | \$1FF8-\$1FF9 | | | TSR | TSR TOF Timer overflow | | TIMER | \$1FF8-\$1FF9 | | SCSR | R TDRE Transmit buffer empty SCI \$1FI | | \$1FF6-\$1FF7 | | | SCSR | TC Transmit complete SCI \$1FF6-\$ | | \$1FF6-\$1FF7 | | | SCSR | RDRF | Receiver buffer full | SCI | \$1FF6-\$1FF7 | | SCSR | IDLE | Idle line detect | SCI | \$1FF6-\$1FF7 | | SCSR | OR | Overrun | SCI | \$1FF6-\$1FF7 | | SPSR | SPIF | Transfer complete | SPI | \$1FF4-\$1FF5 | | SPSR | MODF | Mode fault | SPI | \$1FF4-\$1FF5 | # 4.3 Hardware Controlled Interrupt Sequence Three functions (RESET, STOP, and WAIT) are not in the strictest sense interrupts; however, they are acted upon in a similar manner. Flowcharts for hardware interrupts are shown in **Figure 4-1**. - RESET A low input on the RESET input pin causes the program to vector to its starting address, which is specified by the contents of memory locations \$1FFE and \$1FFF. The I bit in the condition code register is also set. Much of the MCU is configured to a known state during this type of reset, as previously described in Section 5. Resets. - STOP The STOP instruction causes the oscillator to be turned off and the processor to "sleep" until an external interrupt (IRQ) or reset occurs. - WAIT The WAIT instruction causes all processor clocks to stop, but leaves the timer clock running. This "rest" state of the processor can be cleared by reset, an external interrupt (IRQ), serial peripheral interface, serial communications interface, or timer interrupt. These individual interrupts have no special wait vectors. # 4.4 Software Interrupt (SWI) The software interrupt (SWI) is an executable instruction and a non-maskable interrupt. It is executed regardless of the state of the I bit in the CCR. If the I bit is 0 (interrupts enabled), SWI executes after interrupts which were pending when the SWI was fetched but before interrupts generated after the SWI was fetched. The interrupt service routine address is specified by the contents of memory locations \$1FFC and \$1FFD. Figure 4-1. Interrupt Flowchart **Technical Data** # 4.5 External Interrupt (IRQ) If the interrupt mask bit (I bit) of the CCR is set, all maskable interrupts (internal and external) are disabled. Clearing the I bit enables interrupts. The interrupt request is latched immediately following the falling edge of $\overline{IRQ}$ . It is then synchronized internally and serviced as specified by the contents of \$1FFA and \$1FFB. When any of the port B pullups are enabled, that pin becomes an additional external interrupt source which is coupled to the $\overline{IRQ}$ pin logic. It follows the same edge/edge-level selection that the $\overline{IRQ}$ pin has. See Figure 7-1. Port B Pullup Option. Either a level-sensitive and edge-sensitive trigger, or an edge-sensitiveonly trigger operation is selectable by mask option. NOTE: The internal interrupt latch is cleared in the first part of the interrupt service routine; therefore, one external interrupt pulse could be latched and serviced as soon as the I bit is cleared. # 4.6 Timer Interrupt Three different timer interrupt flags cause a timer interrupt whenever they are set and enabled. The interrupt flags are in the timer status register (TSR), and the enable bits are in the timer control register (TCR). Any of these interrupts will vector to the same interrupt service routine, located at the address specified by the contents of memory locations \$1FF8 and \$1FF9. # 4.7 Serial Communications Interrupt (SCI) Five different SCI interrupt flags cause an SCI interrupt whenever they are set and enabled. The interrupt flags are in the SCI status register (SCSR), and the enable bits are in the SCI control register 2 (SCCR2). Any of these interrupts will vector to the same interrupt service routine, located at the address specified by the contents of memory locations \$1FF6 and \$1FF7. # 4.8 Serial Peripheral Interrupt (SPI) Two different SPI interrupt flags cause an SPI interrupt whenever they are set and enabled. The interrupt flags are in the SPI status register (SPSR), and the enable bits are in the SPI control register (SPCR). Either of these interrupts will vector to the same interrupt service routine, located at the address specified by the contents of memory locations \$1FF4 and \$1FF5. # Section 5. Resets ### 5.1 Contents | 5.2 | Introduction | |-------|-----------------------------------------| | 5.3 | Power-On Reset (POR)48 | | 5.4 | RESET Pin | | 5.5 | Computer Operating Properly (COP) Reset | | 5.5.1 | Resetting the COP | | 5.5.2 | COP During Wait Mode | | 5.5.3 | COP During Stop Mode | | 5.5.4 | COP During Self-Check Mode | ### 5.2 Introduction The microcontroller unit (MCU) can be reset three ways: - 1. Initial power-on reset function - 2. Active low input to the $\overline{\mathsf{RESET}}$ pin - 3. Computer operating properly (COP) reset # 5.3 Power-On Reset (POR) An internal reset is generated on power-up to allow the internal clock generator to stabilize. The power-on reset is strictly for power turn-on conditions and should not be used to detect a drop in the power supply voltage. There is a 4064 internal processor clock cycle $(t_{CYC})$ oscillator stabilization delay after the oscillator becomes active. If the $\overline{RESET}$ pin is low after the end of this 4064-cycle delay, the MCU will remain in the reset condition until $\overline{RESET}$ goes high. For additional information, refer to **Figure 13-8. Power-On Reset Timing Diagram**. ## 5.4 RESET Pin The MCU is reset when a logic 0 is applied to the RESET input for a period of one and one-half machine cycles (t<sub>RL</sub>). # 5.5 Computer Operating Properly (COP) Reset This device includes a watchdog COP feature as a mask option. The COP is implemented with an 18-bit ripple counter. This provides a timeout period of 64 milliseconds at a bus rate of 2 MHz. If the COP should time out, a system reset will occur and the device will be re-initialized in the same fashion as a power-on reset (POR) or external reset. ## 5.5.1 Resetting the COP Preventing a COP reset is done by writing a logic 0 to the COPC bit. This action will reset the counter and begin the timeout period again. The COPC bit is bit 0 of address \$1FF0. A read of address \$1FF0 will result in the user defined ROM data at that location. ## 5.5.2 COP During Wait Mode The COP will continue to operate normally during wait mode. The software should pull the device out of wait mode periodically and reset the COP by writing to the COPC bit to prevent a COP reset. ## 5.5.3 COP During Stop Mode Stop mode disables the oscillator circuit and thereby turns the clock off for the entire device. The COP counter will be reset when stop mode is entered. If a reset is used to exit stop mode, the COP counter will be reset after the 4064 cycles of delay after stop mode. If an interrupt is used to exit stop mode, the COP counter will not be reset after the 4064-cycle delay and will have that many cycles already counted when control is returned to the program. ### 5.5.4 COP During Self-Check Mode The COP is disabled by hardware during self-check mode. # **Section 6. Low-Power Modes** ### 6.1 Contents | 6.2 | Introduction | .51 | |-----|---------------|-----| | 6.3 | Stop Mode | .52 | | 6.4 | Stop Recovery | .53 | | 6.5 | Wait Mode | .53 | ## 6.2 Introduction This section describes the two low-power modes — stop and wait. Figure 6-1 shows the sequence of events caused by the STOP and WAIT instructions. Figure 6-1. Stop/Wait Mode Flowchart # 6.3 Stop Mode The STOP instruction places the microcontroller unit (MCU) in its lowest-power consumption mode. In stop mode, the internal oscillator is turned off, halting all internal processing, including timer operation. During stop mode, the TCR bits are altered to remove any pending timer interrupt request and to disable any further timer interrupts. The timer prescaler is cleared. The I bit in the condition code register is cleared to enable external interrupts. All other registers and memory remain **Technical Data** MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 unaltered. All input/output lines remain unchanged. The processor can be brought out of stop mode only by an external interrupt or reset. ## 6.4 Stop Recovery The processor can be brought out of stop mode only by an external interrupt or reset. See Figure 6-2. ### 6.5 Wait Mode The WAIT instruction places the MCU in a low-power consumption mode, but the wait mode consumes more power than the stop mode. All CPU action is suspended, but the timer, serial communications interface (SCI), serial peripheral interface (SPI), and the oscillator remain active. Any interrupt or reset will cause the MCU to exit wait mode. During wait mode, the I bit in the CCR is cleared to enable interrupts. All other registers, memory, and input/output lines remain in their previous state. The timer may be enabled to allow a periodic exit from wait mode. Figure 6-2. Stop Recovery Timing Diagram MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** # Section 7. Input/Output (I/O) Ports ### 7.1 Contents | 7.2 | Introduction55 | |-----|--------------------------| | 7.3 | Port A | | 7.4 | Port B | | 7.5 | Port C | | 7.6 | Port D | | 7.7 | Input/Output Programming | ### 7.2 Introduction The MC68HC05C8A has three 8-bit input/output (I/O) ports. These 24 port pins are programmable as either inputs or outputs under software control of the data direction registers. Port D does not have a data direction register, and its seven pins are input only with the exception of certain serial communications (SCI)/serial peripheral interface (SPI) functions. ### NOTE: To avoid a glitch on the output pins, write data to the I/O port data register before writing a 1 to the corresponding data direction register. MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** ### **7.3 Port A** Port A is an 8-bit bidirectional port which does not share any of its pins with other subsystems. The port A data register is at \$0000 and the data direction register (DDR) is at \$0004. Reset does not affect the data registers, but clears the data direction registers, thereby returning the ports to inputs. Writing a 1 to a DDR bit sets the corresponding port bit to output mode. ### 7.4 Port B Port B is an 8-bit bidirectional port. The port B data register is at \$0001 and the data direction register (DDR) is at \$0005. Reset does not affect the data registers, but clears the data direction registers, thereby returning the ports to inputs. Writing a 1 to a DDR bit sets the corresponding port pin to output mode. Each of the port B pins has a mask programmable interrupt capability. This interrupt option also enables a pullup device when the pin is configured as an input (see Figure 7-1). The edge or edge and level sensitivity of the IRQ pin also will pertain to the enabled port B pins via mask options. Be careful when using port B pins that have the pullup enabled. Before switching from an output to an input, the data should be preconditioned to a 1 to prevent an interrupt from occurring. Figure 7-1. Port B Pullup Option ### 7.5 Port C Port C is an 8-bit bidirectional port. The port C data register is at \$0002 and the data direction register (DDR) is at \$0006. Reset does not affect the data registers, but clears the data direction registers, thereby returning the ports to inputs. Writing a 1 to a DDR bit sets the corresponding port bit to output mode. PC7 has a high current sink and source capability. ### **7.6 Port D** Port D is a 7-bit fixed input port. Four of its pins are shared with the SPI subsystem, two more are shared with the SCI subsystem. Reset does not affect the data registers. During reset, all seven bits become valid input ports because all special function output drivers associated with the SCI, timer, and SPI subsystems are disabled. # 7.7 Input/Output Programming I/O port pins may be programmed as inputs or outputs under software control. The direction of the pins is determined by the state of the corresponding bit in the port data direction register (DDR). Each I/O port has an associated DDR. Any I/O port pin is configured as an output if its corresponding DDR bit is set to a logic 1. A pin is configured as an input if its corresponding DDR bit is cleared to a logic 0. At power-on or reset, all DDRs are cleared, which configures all I/O pins as inputs. The data direction registers are capable of being written to or read by the processor. During the programmed output state, a read of the data register actually reads the value of the output data latch and not the I/O pin. For further information, refer to **Table 7-1** and **Figure 7-2**. Table 7-1. I/O Pin Functions | R/W(1) | DDR | I/O Pin Function | |--------|-----|---------------------------------------------------------------------------| | 0 | 0 | The I/O pin is in input mode. Data is written into the output data latch. | | 0 | 1 | Data is written into the output data latch and output to the I/O pin. | | 1 | 0 | The state of the I/O pin is read. | | 1 | 1 | The I/O pin is in an output mode. The output data latch is read. | <sup>1.</sup> $R/\overline{W}$ is an internal signal. - [1] This output buffer enables the latched output to drive the pin when DDR bit is 1 (output mode). - [2] This input buffer is enabled when DDR bit is 0 (input mode). - [3] This input buffer is enabled when DDR bit is 1 (output mode). Figure 7-2. I/O Circuitry # Section 8. Timer ### 8.1 Contents | 8.2 | Introduction59 | |-----|---------------------------| | 8.3 | Counter6 | | 8.4 | Output Compare Register62 | | 8.5 | Input Capture Register | | 8.6 | Timer Control Register | | 8.7 | Timer Status Register66 | | 8.8 | Timer During Wait Mode67 | | 8.9 | Timer During Stop Mode | ### 8.2 Introduction The timer consists of a 16-bit, software-programmable counter driven by a fixed divide-by-four prescaler. This timer can be used for many purposes, including input waveform measurements while simultaneously generating an output waveform. Pulse widths can vary from several microseconds to many seconds. Refer to **Figure 8-1** for a timer block diagram. Because the timer has a 16-bit architecture, each specific functional segment (capability) is represented by two registers. These registers contain the high and low byte of that functional segment. Generally, accessing the low byte of a specific timer function allows full control of that function; however, an access of the high byte inhibits that specific timer function until the low byte is also accessed. MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** **NOTE:** The I bit in the condition code register should be set while manipulating both the high and low byte register of a specific timer function to ensure that an interrupt does not occur. Figure 8-1. Timer Block Diagram ### 8.3 Counter The key element in the programmable timer is a 16-bit, free-running counter or counter register, preceded by a prescaler that divides the internal processor clock by four. The prescaler gives the timer a resolution of 2.0 microseconds if the internal bus clock is 2.0 MHz. The counter is incremented during the low portion of the internal bus clock. Software can read the counter at any time without affecting its value. The double-byte, free-running counter can be read from either of two locations, \$18, \$19 (counter register) or \$1A, \$1B (counter alternate register). A read from only the least significant byte (LSB) of the free-running counter (\$19, \$1B) receives the count value at the time of the read. If a read of the free-running counter or counter alternate register first addresses the most significant byte (MSB) (\$18, \$1A), the LSB (\$19, \$1B) is transferred to a buffer. This buffer value remains fixed after the first MSB read, even if the user reads the MSB several times. This buffer is accessed when reading the free-running counter or counter alternate register LSB (\$19 or \$1B) and, thus, completes a read sequence of the total counter value. In reading either the free-running counter or counter alternate register, if the MSB is read, the LSB must also be read to complete the sequence. The counter alternate register differs from the counter register in one respect: A read of the counter register MSB can clear the timer overflow flag (TOF). Therefore, the counter alternate register can be read at any time without the possibility of missing timer overflow interrupts due to clearing of the TOF. The free-running counter is configured to \$FFFC during reset and is always a read-only register. During a power-on reset, the counter is also preset to \$FFFC and begins running after the oscillator start-up delay. Because the free-running counter is 16 bits preceded by a fixed divide-by-four prescaler, the value in the free-running counter repeats every 262,144 internal bus clock cycles. When the counter rolls over from \$FFFF to \$0000, the TOF bit is set. An interrupt can also be enabled whenever counter rollover occurs by setting its interrupt enable bit (TOIE). # 8.4 Output Compare Register The 16-bit output compare register is made up of two 8-bit registers at locations \$16 (MSB) and \$17 (LSB). The output compare register is used for several purposes, such as indicating when a period of time has elapsed. All bits are readable and writable and are not altered by the timer hardware or reset. If the compare function is not needed, the two bytes of the output compare register can be used as storage locations. The output compare register contents are compared with the contents of the free-running counter continually, and if a match is found, the corresponding output compare flag (OCF) bit is set and the corresponding output level (OLVL) bit is clocked to an output level register. The output compare register values and the output level bit should be changed after each successful comparison to establish a new elapsed timeout. An interrupt also can accompany a successful output compare, provided the corresponding interrupt enable bit (OCIE) is set. After a processor write cycle to the output compare register containing the MSB (\$16), the output compare function is inhibited until the LSB (\$17) is written also. The user must write both bytes (locations) if the MSB is written first. A write made only to the LSB (\$17) will not inhibit the compare function. The free-running counter is updated every four internal bus clock cycles. The minimum time required to update the output compare register is a function of the program rather than the internal hardware. The processor can write to either byte of the output compare register without affecting the other byte. The output level (OLVL) bit is clocked to the output level register regardless of whether the output compare flag (OCF) is set or clear. **Figure 8-2** shows the logic of the output compare function. Figure 8-2. Output Compare Operation ## 8.5 Input Capture Register Two 8-bit registers, which make up the 16-bit input capture register, are read-only and are used to latch the value of the free-running counter after the corresponding input capture edge detector senses a defined transition. The level transition which triggers the counter transfer is defined by the corresponding input edge bit (IEDG). Reset does not affect the contents of the input capture register except when exiting stop mode. The result obtained by an input capture will be one more than the value of the free-running counter on the rising edge of the internal bus clock preceding the external transition. This delay is required for internal synchronization. Resolution is one count of the free-running counter, which is four internal bus clock cycles. The free-running counter contents are transferred to the input capture register on each proper signal transition regardless of whether the input capture flag (ICF) is set or clear. The input capture register always contains the free-running counter value that corresponds to the most recent input capture. After a read of the input capture register (\$14) MSB, the counter transfer is inhibited until the LSB (\$15) is also read. This characteristic causes the time used in the input capture software routine and its interaction with the main program to determine the minimum pulse period. A read of the input capture register LSB (\$15) does not inhibit the freerunning counter transfer, since they occur on opposite edges of the internal bus clock. **Figure 8-3** shows the logic of the input capture function. Figure 8-3. Input Capture Operation # 8.6 Timer Control Register The timer control register (TCR) is a read/write register containing five control bits. Three bits control interrupts associated with the timer status register flags ICF, OCF, and TOF. Figure 8-4. Timer Control Register (TCR) ICIE — Input Capture Interrupt Enable Bit 1 = Interrupt enabled 0 = Interrupt disabled OCIE — Output Compare Interrupt Enable Bit 1 = Interrupt enabled 0 = Interrupt disabled TOIE — Timer Overflow Interrupt Enable Bit 1 = Interrupt enabled 0 = Interrupt disabled ### IEDG — Input Edge Bit Value of input edge determines which level transition on TCAP pin will trigger free-running counter transfer to the input capture register. 1 = Positive edge 0 = Negative edge Reset does not affect the IEDG bit. ### OLVL — Output Level Bit Value of output level is clocked into output level register by the next successful output compare and will appear on the TCMP pin. 1 = High output 0 = Low output Bits 2, 3, and 4 — Not used Always read 0 ## 8.7 Timer Status Register The timer status register (TSR) is a read-only register containing three status flag bits. Figure 8-5. Timer Status Register (TSR) ICF — Input Capture Flag - 1 = Flag set when selected polarity edge is sensed by input capture edge detector - 0 = Flag cleared when TSR and input capture low register (\$15) are accessed OCF — Output Compare Flag - 1 = Flag set when output compare register contents match the freerunning counter contents - 0 = Flag cleared when TSR and output compare low register (\$17) are accessed TOF — Timer Overflow Flag - 1 = Flag set when free-running counter transition from \$FFFF to \$0000 occurs - 0 = Flag cleared when TSR and counter low register (\$19) are accessed Bits 0-4 — Not used Always read 0 **Technical Data** MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 Accessing the timer status register satisfies the first condition required to clear status bits. The remaining step is to access the register corresponding to the status bit. A problem can occur when using the timer overflow function and reading the free-running counter at random times to measure an elapsed time. Without incorporating the proper precautions into software, the timer overflow flag could unintentionally be cleared if: - 1. The timer status register is read or written when TOF is set. - 2. The LSB of the free-running counter is read but not for the purpose of servicing the flag. The counter alternate register at addresses \$1A and \$1B contains the same value as the free-running counter (at address \$18 and \$19); therefore, this alternate register can be read at any time without affecting the timer overflow flag in the timer status register. # 8.8 Timer During Wait Mode The central processor unit (CPU) clock halts during wait mode, the timer remains active. If interrupts are enabled, a timer interrupt will cause the processor to exit the wait mode. # 8.9 Timer During Stop Mode In stop mode, the timer stops counting and holds the last count value if stop is exited by an interrupt. If reset is used, the counter is forced to \$FFFC. During stop, if at least one valid input capture edge occurs at the TCAP pin, the input capture detect circuit is armed. This does not set any timer flags or wake up the microcontroller unit (MCU). But if the MCU exits stop due to an external interrupt, there is an active input capture flag and data from the first valid edge that occurred during the stop mode. If reset is used to exit stop mode, then no input capture flag or data remains, even if a valid input capture edge occurred. # Timer # Section 9. Serial Communications Interface (SCI) ### 9.1 Contents | 9.2 Introduction70 | |----------------------------------------| | 9.3 Features | | 9.4 SCI Data Format71 | | 9.5 SCI Operation71 | | 9.5.1 Transmitter | | 9.5.1.1 Character Length | | 9.5.1.2 Character Transmission72 | | 9.5.1.3 Break Characters | | 9.5.1.4 Idle Characters74 | | 9.5.1.5 Transmitter Interrupts74 | | 9.5.2 Receiver74 | | 9.5.2.1 Character Length | | 9.5.2.2 Character Reception | | 9.5.2.3 Receiver Wakeup | | 9.5.2.4 Receiver Noise Immunity | | 9.5.2.5 Framing Errors | | 9.5.2.6 Receiver Interrupts77 | | 9.6 SCI Input/Output (I/O) Registers78 | | 9.6.1 SCI Data Register | | 9.6.2 SCI Control Register 1 | | 9.6.3 SCI Control Register 280 | | 9.6.4 SCI Status Register | | 9.6.5 Baud Rate Register | # **Serial Communications Interface (SCI)** ## 9.2 Introduction The serial communications interface (SCI) module allows high-speed asynchronous communication with peripheral devices and other microcontroller units (MCU). ### 9.3 Features Features of the SCI module include: - Standard mark/space non-return-to-zero format - Full duplex operation - 32 programmable baud rates - Programmable 8-bit or 9-bit character length - Separately enabled transmitter and receiver - Two receiver wakeup methods: - Idle line wakeup - Address mark wakeup - Interrupt-driven operation capability with five interrupt flags: - Transmitter data register empty - Transmission complete - Receiver data register full - Receiver overrun - Idle receiver input - Receiver framing error detection - 1/16 bit-time noise detection ## 9.4 SCI Data Format The SCI uses the standard non-return-to-zero mark/space data format illustrated in **Figure 9-1**. Figure 9-1. SCI Data Format # 9.5 SCI Operation The SCI allows full-duplex, asynchronous, RS232 or RS422 serial communication between the MCU and remote devices, including other MCUs. The SCI's transmitter and receiver operate independently, although they use the same baud-rate generator. This subsection describes the operation of the SCI transmitter and receiver. ### 9.5.1 Transmitter Figure 9-2 shows the structure of the SCI transmitter. ### 9.5.1.1 Character Length The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCCR1) determines character length. When transmitting 9-bit data, bit T8 in SCCR1 is the ninth bit (bit 8). # **Serial Communications Interface (SCI)** ### 9.5.1.2 Character Transmission During transmission, the transmit shift register shifts a character out to the PD1/TDO pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register. Writing a logic 1 to the TE bit in SCI control register 2 (SCCR2) and then writing data to the SCDR begins the transmission. At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, the control logic transfers the SCDR data into the shift register. A logic 0 start bit automatically goes into the least significant bit position of the shift register, and a logic 1 stop bit goes into the most significant bit position. When the data in the SCDR transfers to the transmit shift register, the transmit data register empty (TDRE) flag in the SCI status register (SCSR) becomes set. The TDRE flag indicates that the SCDR can accept new data from the internal data bus. When the shift register is not transmitting a character, the PD1/TDO pin goes to the idle condition, logic 1. If software clears the TE bit during the idle condition, and while TDRE is set, the transmitter relinquishes control of the PD1/TDO pin. ### 9.5.1.3 Break Characters Writing a logic 1 to the SBK bit in SCCR2 loads the shift register with a break character. A break character contains all logic 0s and has no start and stop bits. Break character length depends on the M bit in SCCR1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character is to guarantee the recognition of the start bit of the next character. Figure 9-2. SCI Transmitter # **Serial Communications Interface (SCI)** #### 9.5.1.4 Idle Characters An idle character contains all logic 1s and has no start or stop bits. Idle character length depends on the M bit in SCCR1. The preamble is a synchronizing idle character that begins every transmission. Clearing the TE bit during a transmission relinquishes the PD1/TDO pin after the last character to be transmitted is shifted out. The last character may already be in the shift register, or waiting in the SCDR, or in a break character generated by writing to the SBK bit. Toggling TE from logic 0 to logic 1 while the last character is in transmission generates an idle character (a preamble) that allows the receiver to maintain control of the PD1/TDO pin. #### 9.5.1.5 Transmitter Interrupts Two sources can generate SCI transmitter interrupt requests: - Transmit data register empty (TDRE) The TDRE bit in the SCSR indicates that the SCDR has transferred a character to the transmit shift register. TDRE is a source of SCI interrupt requests. The transmission complete interrupt enable bit (TCIE) in SCCR2 is the local mask for TDRE interrupts. - Transmission complete (TC) The TC bit in the SCSR indicates that both the transmit shift register and the SCDR are empty and that no break or idle character has been generated. TC is a source of SCI interrupt requests. The transmission complete interrupt enable bit (TCIE) in SCCR2 is the local mask for TC interrupts. #### 9.5.2 Receiver Figure 9-3 shows the structure of the SCI receiver. Figure 9-3. SCI Receiver # **Serial Communications Interface (SCI)** #### 9.5.2.1 Character Length The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCCR1) determines character length. When receiving 9-bit data, bit R8 in SCCR1 is the ninth bit (bit 8). #### 9.5.2.2 Character Reception During reception, the receive shift register shifts characters in from the PD0/RDI pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register. After a complete character shifts into the receive shift register, the data portion of the character is transferred to the SCDR, setting the receive data register full (RDRF) flag. The RDRF flag can be used to generate an interrupt. #### 9.5.2.3 Receiver Wakeup So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup enable (RWU) bit in SCI control register 2 (SCCR2) puts the receiver into a standby state during which receiver interrupts are disabled. Either of two conditions on the PD0/RDI pin can bring the receiver out of the standby state: - 1. Idle input line condition If the PD0/RDI pin is at logic 1 long enough for 10 or 11 logic 1s to shift into the receive shift register, receiver interrupts are again enabled. - Address mark If a logic 1 occurs in the most significant bit position of a received character, receiver interrupts are again enabled. The state of the WAKE bit in SCCR1 determines which of the two conditions wakes up the MCU. # 9.5.2.4 Receiver Noise Immunity The data recovery logic samples each bit 16 times to identify and verify the start bit and to detect noise. Any conflict between noise-detection samples sets the noise flag (NF) in the SCSR. The NF bit is set at the same time that the RDRF bit is set. # 9.5.2.5 Framing Errors If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error (FE) bit in the SCSR. The FE bit is set at the same time that the RDRF bit is set. ## 9.5.2.6 Receiver Interrupts Three sources can generate SCI receiver interrupt requests: - Receive data register full (RDRF) The RDRF bit in the SCSR indicates that the receive shift register has transferred a character to the SCDR. - 2. Receiver overrun (OR) The OR bit in the SCSR indicates that the receive shift register shifted in a new character before the previous character was read from the SCDR. - Idle input (IDLE) The IDLE bit in the SCSR indicates that 10 or 11 consecutive logic 1s shifted in from the PD0/RDI pin. # 9.6 SCI Input/Output (I/O) Registers These I/O registers control and monitor SCI operation: - SCI data register (SCDR) - SCI control register 1 (SCCR1) - SCI control register 2 (SCCR2) - SCI status register (SCSR) ## 9.6.1 SCI Data Register The SCI data register is the buffer for characters received and for characters transmitted. Figure 9-4. SCI Data Register (SCDR) ## 9.6.2 SCI Control Register 1 SCI control register 1 has these functions: - Stores ninth SCI data bit received and ninth SCI data bit transmitted - Controls SCI character length - Controls SCI wakeup method Figure 9-5. SCI Control Register 1 (SCCR1) ## R8 — Bit 8 (Received) When the SCI is receiving 9-bit characters, R8 is the ninth bit of the received character. R8 receives the ninth bit from the receive shift register at the same time that the SCDR receives the other eight bits. Reset has no effect on the R8 bit. ### T8 — Bit 8 (Transmitted) When the SCI is transmitting 9-bit characters, T8 is the ninth bit of the transmitted character. T8 is loaded into the transmit shift register at the same time that SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit. #### M — Character Length Bit This read/write bit determines whether SCI characters are 8 bits long or 9 bits long. The ninth bit can be used as an extra stop bit, as a receiver wakeup signal, or as a mark or space parity bit. Reset has no effect on the M bit. 1 = 9-bit SCI characters 0 = 8-bit SCI characters #### WAKE — Wakeup Bit This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received character or an idle condition of the PD0/RDI pin. Reset has no effect on the WAKE bit. 1 = Address mark wakeup 0 = Idle line wakeup MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** ## 9.6.3 SCI Control Register 2 SCI control register 2 has these functions: - Enables the SCI receiver and SCI receiver interrupts - Enables the SCI transmitter and SCI transmitter interrupts - Enables SCI receiver idle interrupts - Enables SCI transmission complete interrupts - Enables SCI wakeup #### Transmits SCI break characters Figure 9-6. SCI Control Register 2 (SCCR2) #### TIE — Transmit Interrupt Enable Bit This read/write bit enables SCI interrupt requests when the TDRE bit becomes set. Reset clears the TIE bit. - 1 = TDRE interrupt requests enabled - 0 = TDRE interrupt requests disabled #### TCIE — Transmission Complete Interrupt Enable Bit This read/write bit enables SCI interrupt requests when the TC bit becomes set. Reset clears the TCIE bit - 1 = TC interrupt requests enabled - 0 = TC interrupt requests disabled #### RIE — Receive Interrupt Enable Bit This read/write bit enables SCI interrupt requests when the RDRF bit or the OR bit becomes set. Reset clears the RIE bit. - 1 = RDRF interrupt requests enabled - 0 = RDRF interrupt requests disabled ## ILIE — Idle Line Interrupt Enable Bit This read/write bit enables SCI interrupt requests when the IDLE bit becomes set. Reset clears the ILIE bit. - 1 = IDLE interrupt requests enabled - 0 = IDLE interrupt requests disabled #### TE — Transmit Enable Bit Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the PD1/TDO pin. Reset clears the TE bit. - 1 = Transmission enabled - 0 = Transmission disabled ### RE — Receive Enable Bit Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver and receiver interrupts but does not affect the receiver interrupt flags. Reset clears the RE bit. - 1 = Receiver enabled - 0 = Receiver disabled #### RWU — Receiver Wakeup Enable Bit This read/write bit puts the receiver in a standby state. Typically, data transmitted to the receiver clears the RWU bit and returns the receiver to normal operation. The WAKE bit in SCCR1 determines whether an idle input or an address mark brings the receiver out of the standby state. Reset clears the RWU bit. - 1 = Standby state - 0 = Normal operation #### SBK — Send Break Bit Setting this read/write bit continuously transmits break codes in the form of 10-bit or 11-bit groups of logic 0s. Clearing the SBK bit stops the break codes and transmits a logic 1 as a start bit. Reset clears the SBK bit. - 1 = Break codes being transmitted - 0 = No break codes being transmitted ## 9.6.4 SCI Status Register The SCI status register contains flags to signal these conditions: - Transfer of SCDR data to transmit shift register complete - Transmission complete - Transfer of receive shift register data to SCDR complete - Receiver input idle - Receiver overrun - Noisy data - Framing error Figure 9-7. SCI Status Register (SCSR) ## TDRE — Transmit Data Register Empty Bit This clearable, read-only bit is set when the data in the SCDR transfers to the transmit shift register. TDRE generates an interrupt request if the TIE bit in SCCR2 is also set. Clear the TDRE bit by reading the SCSR with TDRE set, and then writing to the SCDR. Reset sets the TDRE bit. Software must initialize the TDRE bit to logic 0 to avoid an instant interrupt request when turning on the transmitter. - 1 = SCDR data transferred to transmit shift register - 0 = SCDR data not transferred to transmit shift register #### TC — Transmission Complete Bit This clearable, read-only bit is set when the TDRE bit is set, and no data, preamble, or break character is being transmitted. TC generates an interrupt request if the TCIE bit in SCCR2 is also set. Clear the TC bit by reading the SCSR with TC set, and then writing to the SCDR. Reset sets the TC bit. Software must initialize the TC bit to logic 0 to avoid an instant interrupt request when turning on the transmitter. - 1 = No transmission in progress - 0 = Transmission in progress #### RDRF — Receive Data Register Full Bit This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. RDRF generates an interrupt request if the RIE bit in SCCR2 is also set. Clear the RDRF bit by reading the SCSR with RDRF set, and then reading the SCDR. Reset clears the RDRF bit. - 1 = Received data available in SCDR - 0 = Received data not available in SCDR #### IDLE — Receiver Idle Bit This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an interrupt request if the ILIE bit in SCCR2 is also set. Clear the IDLE bit by reading the SCSR with IDLE set, and then reading the SCDR. Reset clears the IDLE bit. - 1 = Receiver input idle - 0 = Receiver input not idle #### OR — Receiver Overrun Bit This clearable, read-only bit is set if the SCDR is not read before the receive shift register receives the next word. OR generates an interrupt request if the RIE bit in SCCR2 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading the SCSR with OR set and then reading the SCDR. Reset clears the OR bit. - 1 = Receiver shift register full and RDRF = 1 - 0 = No receiver overrun #### NF — Receiver Noise Flag This clearable, read-only bit is set when noise is detected in data received in the SCI data register. Clear the NF bit by reading the SCSR and then reading the SCDR. Reset clears the NF bit. - 1 = Noise detected in SCDR - 0 = No noise detected in SCDR MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** # **Serial Communications Interface (SCI)** # FE — Receiver Framing Error Flag This clearable, read-only flag is set when there is a logic 0 where a stop bit should be in the character shifted into the receive shift register. If the received word causes both a framing error and an overrun error, the OR bit is set and the FE bit is not set. Clear the FE bit by reading the SCSR, and then reading the SCDR. Reset clears the FE bit. 1 = Framing error 0 = No framing error ## 9.6.5 Baud Rate Register The baud rate register (BAUD) selects the baud rate for both the receiver and the transmitter. Figure 9-8. Baud Rate Register (BAUD) SCP1 and SCP0 — SCI Prescaler Select Bits These read/write bits control prescaling of the baud rate generator clock, as shown in **Table 9-1**. Resets clear both SCP1 and SCP0. | SCP0-SCP1 | Baud Rate Generator Clock | |-----------|------------------------------| | 00 | Internal clock divided by 1 | | 01 | Internal clock divided by 3 | | 10 | Internal clock divided by 4 | | 11 | Internal clock divided by 13 | Table 9-1. Baud Rate Generator Clock Prescaling ## SCR2-SCR0 — SCI Baud Rate Select Bits These read/write bits select the SCI baud rate, as shown in **Table 9-2**. Reset has no effect on the SCR2–SCR0 bits. **Table 9-2. Baud Rate Selection** | SCR2-SCR0 | SCI Baud Rate (Baud) | | |-----------|--------------------------------|--| | 000 | Prescaled clock divided by 1 | | | 001 | Prescaled clock divided by 2 | | | 010 | Prescaled clock divided by 4 | | | 011 | Prescaled clock divided by 8 | | | 100 | Prescaled clock divided by 16 | | | 101 | Prescaled clock divided by 32 | | | 110 | Prescaled clock divided by 64 | | | 111 | Prescaled clock divided by 128 | | **Table 9-3** shows all possible SCI baud rates derived from crystal frequencies of 2 MHz, 4 MHz, and 4.194304 MHz. **Table 9-3. Baud Rate Selection Examples** | 2071/ 01 | SCR | SCI Baud Rate | | | |----------|---------|--------------------------|------------------------------------------------------------------------------------|-------------| | SCP[1:0] | [2:1:0] | f <sub>OSC</sub> = 2 MHz | $f_{OSC} = 2 \text{ MHz}$ $f_{OSC} = 4 \text{ MHz}$ $f_{OSC} = 4.194304 \text{ N}$ | | | 00 | 000 | 62.50 kBaud | 125 kBaud | 131.1 kBaud | | 00 | 001 | 31.25 kBaud | 62.50 kBaud | 65.54 kBaud | | 00 | 010 | 15.63 kBaud | 31.25 kBaud | 32.77 kBaud | | 00 | 011 | 7813 Baud | 15.63 kBaud | 16.38 kBaud | | 00 | 100 | 3906 Baud | 7813 Baud | 8192 Baud | | 00 | 101 | 1953 Baud | 3906 Baud | 4096 Baud | | 00 | 110 | 976.6 Baud | 1953 Baud | 2048 Baud | | 00 | 111 | 488.3 Baud | 976.6 Baud | 1024 Baud | | 01 | 000 | 20.83 kBaud | 41.67 kBaud | 43.69 kBaud | | 01 | 001 | 10.42 kBaud | 20.83 kBaud | 21.85 kBaud | | 01 | 010 | 5208 Baud | 10.42 kBaud | 10.92 kBaud | | 01 | 011 | 2604 Baud | 5208 Baud | 5461 Baud | | 01 | 100 | 1302 Baud | 2604 Baud | 2731 Baud | | 01 | 101 | 651.0 Baud | 1302 Baud | 1365 Baud | | 01 | 110 | 325.5 Baud | 651.0 Baud | 682.7 Baud | | 01 | 111 | 162.8 Baud | 325.5 Baud | 341.3 Baud | | 10 | 000 | 15.63 kBaud | 31.25 kBaud | 32.77 kBaud | | 10 | 001 | 7813 Baud | 15.63 kBaud | 16.38 kBaud | | 10 | 010 | 3906 Baud | 7813 Baud | 8192 Baud | | 10 | 011 | 1953 Baud | 3906 Baud | 4906 Baud | | 10 | 100 | 976.6 Baud | 1953 Baud | 2048 Baud | | 10 | 101 | 488.3 Baud | 976.6 Baud | 1024 Baud | | 10 | 110 | 244.1 Baud | 488.3 Baud | 512.0 Baud | | 10 | 111 | 122.1 Baud | 244.1 Baud | 256.0 Baud | | 11 | 000 | 4808 Baud | 9615 Baud | 10.08 kBaud | | 11 | 001 | 2404 Baud | 4808 Baud | 5041 Baud | | 11 | 010 | 1202 Baud | 2404 Baud | 2521 Baud | | 11 | 011 | 601.0 Baud | 1202 Baud | 1260 Baud | | 11 | 100 | 300.5 Baud | 601.0 Baud | 630.2 Baud | | 11 | 101 | 150.2 Baud | 300.5 Baud | 315.1 Baud | | 11 | 110 | 75.12 Baud | 150.2 Baud | 157.5 Baud | | 11 | 111 | 37.56 Baud | 75.12 Baud | 78.77 Baud | **Technical Data** # Section 10. Serial Peripheral Interface (SPI) #### 10.1 Contents | 10.2 | Introduction | |--------|-------------------------------------| | 10.3 | Features | | 10.4 | SPI Signal Description | | 10.4.1 | Master In Slave Out (MISO)88 | | 10.4.2 | Master Out Slave In (MOSI)88 | | 10.4.3 | Serial Clock (SCK) | | 10.4.4 | Slave Select (SS) | | 10.5 | Functional Description | | 10.6 | SPI Registers | | 10.6.1 | Serial Peripheral Control Register | | 10.6.2 | Serial Peripheral Status Register | | 10.6.3 | Serial Peripheral Data I/O Register | ### 10.2 Introduction The serial peripheral interface (SPI) is an interface built into the MC68HC05 microcontroller unit (MCU) which allows several MC68HC05 MCUs or MC68HC05 MCU plus peripheral devices to be interconnected within a single printed circuit board. In an SPI, separate wires are required for data and clock. In the SPI format, the clock is not included in the data stream and must be furnished as a separate signal. An SPI system may be configured in a system containing one master MCU and several slave MCUs or in a system in which an MCU is capable of being a master or a slave. # **Serial Peripheral Interface (SPI)** #### 10.3 Features - Full duplex, 4-wire synchronous transfers - Master or slave operation - Bus frequency divided by 2 (maximum) master bit frequency - · Bus frequency (maximum) slave bit frequency - Four programmable master bit rates - Programmable clock polarity and phase - End-of-transmission interrupt flag - Write collision flag protection - Master-master mode fault protection capability # 10.4 SPI Signal Description The four basic signals (MOSI, MISO, SCK, and $\overline{SS}$ ) are described in this subsection. Each signal function is described for both the master and slave mode. # 10.4.1 Master In Slave Out (MISO) The MISO line is configured as an input in a master device and as an output in a slave device. It is one of the two lines that transfer serial data in one direction, with the most significant bit sent first. The MISO line of a slave device is placed in the high-impedance state if the slave is not selected. # 10.4.2 Master Out Slave In (MOSI) The MOSI line is configured as an output in a master device and as an input in a slave device. It is one of the two lines that transfer serial data in one direction with the most significant bit sent first. # 10.4.3 Serial Clock (SCK) The master clock is used to synchronize data movement both in and out of the device through its MOSI and MISO lines. The master and slave devices are capable of exchanging a byte of information during a sequence of eight clock cycles. Since SCK is generated by the master device, this line becomes an input on a slave device. As shown in **Figure 10-1**, four possible timing relationships may be chosen by using control bits CPOL and CPHA in the serial peripheral control register (SPCR). Both master and slave devices must operate with the same timing. The master device always places data on the MOSI line one-half cycle before the clock edge (SCK), so the slave device can latch the data. Two bits (SPR0 and SPR1) in the SPCR of the master device select the clock rate. In a slave device, SPR0 and SPR1 have no effect on the SPI operation. Figure 10-1. Data Clock Timing Diagram MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** # **Serial Peripheral Interface (SPI)** # 10.4.4 Slave Select (SS) The slave select $(\overline{SS})$ input line is used to select a slave device. It has to be low prior to data transactions and must stay low for the duration of the transaction. The $\overline{SS}$ line on the master must be tied high. If it goes low, a mode fault error flag (MODF) is set in the SPSR. When CPHA = 0, the shift clock is the OR of $\overline{SS}$ with SCK. In this clock phase mode, $\overline{SS}$ must go high between successive characters in an SPI message. When CPHA = 1, $\overline{SS}$ may be left low for several SPI characters. In cases where there is only one SPI slave MCU, its $\overline{SS}$ line could be tied to $V_{SS}$ as long as CPHA = 1 clock modes are used. # 10.5 Functional Description Figure 10-2 shows a block diagram of the SPI circuitry. When a master device transmits data to a slave via the MOSI line, the slave device responds by sending data to the master device via the master's MISO line. This implies full duplex transmission with both data out and data in synchronized with the same clock signal. Thus, the byte transmitted is replaced by the byte received and eliminates the need for separate transmit-empty and receive-full status bits. A single status bit (SPIF) is used to signify that the input/output (I/O) operation has been completed. The SPI data register (SPDR) is double buffered on read, but not on write. If a write is performed during data transfer, the transfer occurs uninterrupted, and the write will be unsuccessful. This condition will cause the write collision (WCOL) status bit in the SPSR to be set. After a data byte is shifted, the SPIF flag of the SPSR is set. In the master mode, the SCK pin is an output. It idles high or low, depending on the CPOL bit in the SPCR, until data is written to the shift register, at which point eight clocks are generated to shift the eight bits of data and then SCK goes idle again. Figure 10-2. Serial Peripheral Interface Block Diagram # Serial Peripheral Interface (SPI) In a slave mode, the slave select start logic receives a logic low at the $\overline{SS}$ pin and a clock at the SCK pin. Thus, the slave is synchronized with the master. Data from the master is received serially at the MOSI line and loads the 8-bit shift register. After the 8-bit shift register is loaded, its data is parallel transferred to the read buffer. During a write cycle, data is written into the shift register, then the slave waits for a clock train from the master to shift the data out on the slave's MISO line. Figure 10-3 illustrates the MOSI, MISO, SCK, and SS master-slave interconnections. Figure 10-3. Serial Peripheral Interface Master-Slave Interconnection # 10.6 SPI Registers This subsection describes the three registers in the SPI which provide control, status, and data storage functions. These registers are: - Serial peripheral control register (SPCR) - Serial peripheral status register (SPSR) - Serial peripheral data I/O register (SPDR) ## 10.6.1 Serial Peripheral Control Register Figure 10-4. SPI Control Register (SPCR) SPIE — Serial Peripheral Interrupt Enable Bit 0 = SPIF interrupts disabled 1 = SPI interrupt is enabled SPE — Serial Peripheral System Enable Bit 0 = SPI system off 1 = SPI system on MSTR — Master Mode Select Bit 0 = Slave mode 1 = Master mode #### CPOL — Clock Polarity Bit When the clock polarity bit is cleared and data is not being transferred, a steady state low value is produced at the SCK pin of the master device. Conversely, if this bit is set, the SCK pin will idle high. This bit also is used in conjunction with the clock phase control bit to produce the desired clock-data relationship between master and slave. See **Figure 10-1**. #### CPHA — Clock Phase Bit The clock phase bit, in conjunction with the CPOL bit, controls the clock-data relationship between master and slave. The CPOL bit can be thought of as simply inserting an inverter in series with the SCK line. The CPHA bit selects one of two fundamentally different clocking protocols. When CPHA = 0, the shift clock is the OR of SCK with $\overline{SS}$ . MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** # Serial Peripheral Interface (SPI) As soon as $\overline{SS}$ goes low, the transaction begins and the first edge on SCK invokes the first data sample. When CPHA = 1, the $\overline{SS}$ pin may be thought of as a simple output enable control. See **Figure 10-1**. #### SPR1 and SPR0 — SPI Clock Rate Select Bits These two bits select one of four baud rates to be used as SCK if the device is a master; however, they have no effect in the slave mode. See **Table 10-1**. | SPR1 | SPR0 | Bus Clock Divided By | |------|------|----------------------| | 0 | 0 | 2 | | 0 | 1 | 4 | | 1 | 0 | 16 | | 1 | 1 | 32 | Table 10-1. Serial Peripheral Rate Selection #### 10.6.2 Serial Peripheral Status Register Figure 10-5. SPI Status Register (SPSR) ### SPIF — SPI Transfer Complete Flag The serial peripheral data transfer flag bit is set upon completion of data transfer between the processor and external device. If SPIF goes high and if SPIE is set, a serial peripheral interrupt is generated. Clearing the SPIF bit is accomplished by reading the SPSR (with SPIF set) followed by an access of the SPDR. Unless SPSR is read (with SPIF set) first, attempts to write to SPDR are inhibited. **Technical Data** MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 #### WCOL — Write Collision Bit The write collision bit is set when an attempt is made to write to the serial peripheral data register while data transfer is taking place. If CPHA is 0, a transfer is said to begin when $\overline{SS}$ goes low and the transfer ends when $\overline{SS}$ goes high after eight clock cycles on SCK. When CPHA is 1, a transfer is said to begin the first time SCK becomes active while $\overline{SS}$ is low. The transfer ends when the SPIF flag gets set. Clearing the WCOL bit is accomplished by reading the SPSR (with WCOL set) followed by an access to SPDR. #### Bit 5 — Not implemented This bit always reads as 0. #### MODF — Mode Fault Flag The mode fault flag indicates that there may have been a multi-master conflict for system control and allows a proper exit from system operation to a reset or default system state. The MODF bit is normally clear and is set only when the master device has its SS pin pulled low. Setting the MODF bit affects the internal serial peripheral interface system in these ways: - •An SPI interrupt is generated if SPIE = 1. - •The SPE bit is cleared. This disables the SPI. - The MSTR bit is cleared, thus forcing the device into the slave mode. Clearing the MODF bit is accomplished by reading the SPSR (with MODF set), followed by a write to the SPCR. Control bits SPE and MSTR may be restored by user software to their original state after the MODF bit has been cleared. #### Bits 3–0 — Not Implemented These bits always reads as 0. # **Serial Peripheral Interface (SPI)** # 10.6.3 Serial Peripheral Data I/O Register Figure 10-6. SPI Data Register (SPSR) The serial peripheral data I/O register is used to transmit and receive data on the serial bus. Only a write to this register will initiate transmission/reception of another byte, and this will occur only in the master device. At the completion of transmitting a byte of data, the SPIF status bit is set in both the master and slave devices. When the user reads the serial peripheral data I/O register, a buffer is actually being read. The first SPIF must be cleared by the time a second transfer of the data from the shift register to the read buffer is initiated or an overrun condition will exist. In cases of overrun, the byte which causes the overrun is lost. A write to the serial peripheral data I/O register is not buffered and places data directly into the shift register for transmission. # **Section 11. Operating Modes** ## 11.1 Contents | 11.2 | Introduction | 97 | |--------|---------------------|----| | 11.3 | User Mode | 98 | | 11.4 | Self-Check Mode | 99 | | 11.4.1 | Self-Check Tests | 99 | | 11.4.2 | Self-Check Results1 | 00 | # 11.2 Introduction The microcontroller unit (MCU) has two modes of operation: user mode and self-check mode. **Table 11-1** shows the conditions required to enter into each mode, where $V_{TST} = 2 \times V_{DD}$ . **Table 11-1. Operating Mode Conditions** | RESET | ĪRQ | TCAP | Mode | |-------|----------------------|----------------------|------------| | | $V_{SS}$ to $V_{DD}$ | $V_{SS}$ to $V_{DD}$ | User | | | V <sub>TST</sub> | $V_{DD}$ | Self-Check | ## 11.3 User Mode In user mode, the address and data buses are not available externally, but there are three 8-bit input/output (I/O) ports and one 7-bit input-only port. This mode allows the MCU to function as a self-contained microcontroller, with maximum use of the pins for on-chip peripheral functions. All address and data activity occurs within the MCU. User mode is entered on the rising edge of RESET if the IRQ pin is within normal operating range. Figure 11-1. User Mode Pinout ## 11.4 Self-Check Mode Self-check mode is entered upon the rising edge of $\overline{RESET}$ if the $\overline{IRQ}$ pin is at $V_{TST}$ and the TCAP pin is at logic 1. #### 11.4.1 Self-Check Tests The self-check read-only memory (ROM) at mask ROM location \$1F00–\$1FEF determines if the MCU is functioning properly. These tests are performed: - 1. I/O Functional test of ports A, B, and C - Random-access memory (RAM) Counter test for each RAM byte - 3. Timer Test of counter register and OCF bit - 4. Serial communications interface (SCI) Transmission test checks for RDRF, TDRE, TC, and FE flags - Read-only memory (ROM) Exclusive OR with odd ones parity result - Serial peripheral interface (SPI) Transmission test checks for SPIF and WCOL flags The self-check circuit is shown in Figure 11-2. #### 11.4.2 Self-Check Results **Table 11-2** shows the light-emitting diode (LED) codes that indicate self-check test results. PC3 PC2 PC1 PC0 Remarks Off On On Off I/O failure Off On Off On RAM failure Off On Off Off Timer failure Off Off On On SCI failure Off Off Off On ROM failure Off Off Off On SPI failure No failure Device failure Table 11-2. Self-Check Circuit LED Codes Perform these steps to activate the self-check tests: Flashing All others - 1. Apply 10 V (2 x $V_{DD}$ ) to the $\overline{IRQ}$ pin. - 2. Apply a logic 1 to the TCAP pin. - 3. Apply a logic 0 to the $\overline{\mathsf{RESET}}$ pin. The self-check tests begin on the rising edge of the $\overline{\text{RESET}}$ pin. RESET must be held low for 4064 cycles after power-on reset (POR) or for a time, $t_{RL}$ , for any other reset. For the $t_{RL}$ value, see **13.9 5.0-V** Control Timing. Figure 11-2. Self-Check Circuit Schematic # **Section 12. Instruction Set** # 12.1 Contents #### 12.2 Introduction The microcontroller unit (MCU) instruction set has 62 instructions and uses eight addressing modes. The instructions include all those of the M146805 CMOS (complementary metal oxide silicon) Family plus one more: the unsigned multiply (MUL) instruction. The MUL instruction allows unsigned multiplication of the contents of the accumulator (A) and the index register (X). The high-order product is stored in the index register, and the low-order product is stored in the accumulator. # 12.3 Addressing Modes The central processor unit (CPU) uses eight addressing modes for flexibility in accessing data. The addressing modes provide eight different ways for the CPU to find the data required to execute an instruction. The eight addressing modes are: - Inherent - Immediate - Direct - Extended - Indexed, no offset - Indexed, 8-bit offset - Indexed, 16-bit offset - Relative #### 12.3.1 Inherent Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no operand address and are one byte long. #### 12.3.2 Immediate Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no operand address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte. #### 12.3.3 Direct Direct instructions can access any of the first 256 memory locations with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address. #### 12.3.4 Extended Extended instructions use three bytes and can access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address. When using the Motorola assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction. ## 12.3.5 Indexed, No Offset Indexed instructions with no offset are 1-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the effective address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000–\$00FF. Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used random-access memory (RAM) or input/output (I/O) location. ## 12.3.6 Indexed, 8-Bit Offset Indexed, 8-bit offset instructions are 2-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the effective address of the operand. These instructions can access locations \$0000–\$01FE. Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode. #### 12.3.7 Indexed, 16-Bit Offset Indexed, 16-bit offset instructions are 3-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the effective address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset. Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory. As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing. #### 12.3.8 Relative Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the effective branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of –128 to +127 bytes from the address of the next location after the branch instruction. When using the Motorola assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch. # 12.4 Instruction Types The MCU instructions fall into the following five categories: - Register/Memory instructions - Read-Modify-Write instructions - Jump/Branch instructions - Bit Manipulation instructions - Control instructions # 12.4.1 Register/Memory Instructions These instructions operate on CPU registers and memory locations. Most of them use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory. Table 12-1. Register/Memory Instructions | Instruction | Mnemonic | |-----------------------------------------------------|----------| | Add Memory Byte and Carry Bit to Accumulator | ADC | | Add Memory Byte to Accumulator | ADD | | AND Memory Byte with Accumulator | AND | | Bit Test Accumulator | BIT | | Compare Accumulator | CMP | | Compare Index Register with Memory Byte | CPX | | EXCLUSIVE OR Accumulator with Memory Byte | EOR | | Load Accumulator with Memory Byte | LDA | | Load Index Register with Memory Byte | LDX | | Multiply | MUL | | OR Accumulator with Memory Byte | ORA | | Subtract Memory Byte and Carry Bit from Accumulator | SBC | | Store Accumulator in Memory | STA | | Store Index Register in Memory | STX | | Subtract Memory Byte from Accumulator | SUB | ### 12.4.2 Read-Modify-Write Instructions These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register. **NOTE:** Do not use read-modify-write operations on write-only registers. Table 12-2. Read-Modify-Write Instructions | Instruction | Mnemonic | |-------------------------------------|---------------------| | Arithmetic Shift Left (Same as LSL) | ASL | | Arithmetic Shift Right | ASR | | Bit Clear | BCLR <sup>(1)</sup> | | Bit Set | BSET <sup>(1)</sup> | | Clear Register | CLR | | Complement (One's Complement) | COM | | Decrement | DEC | | Increment | INC | | Logical Shift Left (Same as ASL) | LSL | | Logical Shift Right | LSR | | Negate (Two's Complement) | NEG | | Rotate Left through Carry Bit | ROL | | Rotate Right through Carry Bit | ROR | | Test for Negative or Zero | TST <sup>(2)</sup> | <sup>1.</sup> Unlike other read-modify-write instructions, BCLR and BSET use only direct addressing. <sup>2.</sup> TST is an exception to the read-modify-write sequence because it does not write a replacement value. #### 12.4.3 Jump/Branch Instructions Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump-to-subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed. The BRCLR and BRSET instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These 3-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the effective branch destination by adding the third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from –128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register. **Table 12-3. Jump and Branch Instructions** | Instruction | Mnemonic | |--------------------------------|----------| | Branch if Carry Bit Clear | BCC | | Branch if Carry Bit Set | BCS | | Branch if Equal | BEQ | | Branch if Half-Carry Bit Clear | BHCC | | Branch if Half-Carry Bit Set | BHCS | | Branch if Higher | BHI | | Branch if Higher or Same | BHS | | Branch if IRQ Pin High | BIH | | Branch if IRQ Pin Low | BIL | | Branch if Lower | BLO | | Branch if Lower or Same | BLS | | Branch if Interrupt Mask Clear | ВМС | | Branch if Minus | ВМІ | | Branch if Interrupt Mask Set | BMS | | Branch if Not Equal | BNE | | Branch if Plus | BPL | | Branch Always | BRA | | Branch if Bit Clear | BRCLR | | Branch Never | BRN | | Branch if Bit Set | BRSET | | Branch to Subroutine | BSR | | Unconditional Jump | JMP | | Jump to Subroutine | JSR | #### 12.4.4 Bit Manipulation Instructions The CPU can set or clear any writable bit in the first 256 bytes of memory, which includes I/O registers and on-chip RAM locations. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations. **Table 12-4. Bit Manipulation Instructions** | Instruction | Mnemonic | |---------------------|----------| | Bit Clear | BCLR | | Branch if Bit Clear | BRCLR | | Branch if Bit Set | BRSET | | Bit Set | BSET | #### 12.4.5 Control Instructions These instructions act on CPU registers and control CPU operation during program execution. **Table 12-5. Control Instructions** | Instruction | Mnemonic | |----------------------------------------|----------| | Clear Carry Bit | CLC | | Clear Interrupt Mask | CLI | | No Operation | NOP | | Reset Stack Pointer | RSP | | Return from Interrupt | RTI | | Return from Subroutine | RTS | | Set Carry Bit | SEC | | Set Interrupt Mask | SEI | | Stop Oscillator and Enable IRQ Pin | STOP | | Software Interrupt | SWI | | Transfer Accumulator to Index Register | TAX | | Transfer Index Register to Accumulator | TXA | | Stop CPU Clock and Enable Interrupts | WAIT | # 12.5 Instruction Set Summary Table 12-6. Instruction Set Summary (Sheet 1 of 6) | Source<br>Form | Operation | Description | | E<br>on | ffe<br>C | | ! | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|---------------------------------------|----------------------------------------------|----------|----------|----------|----|----|-------------------------------------------------------------------------|----------------------------------|----------------------------------------|-------------------------------------------| | FOIIII | · | · | Н | I | N | Z | С | Adç | o | do | ပ် | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X | Add with Carry | A ← (A) + (M) + (C) | 1 | _ | ‡ | ‡ | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A9<br>B9<br>C9<br>D9<br>E9 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X | Add without Carry | A ← (A) + (M) | 1 | _ | ‡ | ‡ | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AB<br>BB<br>CB<br>DB<br>EB<br>FB | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X | Logical AND | $A \leftarrow (A) \land (M)$ | | _ | 1 | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A4<br>B4<br>C4<br>D4<br>E4 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X | Arithmetic Shift Left (Same as LSL) | © 0 b7 b0 | | _ | ‡ | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>6<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR ,X | Arithmetic Shift Right | b7 b0 | | _ | ‡ | Į. | Į. | DIR<br>INH<br>INH<br>IX1<br>IX | 37<br>47<br>57<br>67<br>77 | dd<br>ff | 5<br>3<br>6<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? C = 0$ | _ | _ | _ | _ | _ | REL | 24 | rr | 3 | | BCLR n opr | Clear Bit n | Mn ← 0 | | | | | | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 13<br>15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel ? C = 1 | <u> </u> | <u> </u> | _ | _ | _ | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | PC ← (PC) + 2 + rel ? Z = 1 | - | <u> </u> | _ | _ | _ | REL | 27 | rr | 3 | | BHCC rel | Branch if Half-Carry Bit Clear | PC ← (PC) + 2 + rel? H = 0 | <u> </u> | - | _ | _ | _ | REL | 28 | rr | 3 | | BHCS rel | Branch if Half-Carry Bit Set | PC ← (PC) + 2 + rel? H = 1 | - | _ | _ | _ | _ | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 0$ | | | | _ | _ | REL | 22 | rr | 3 | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 Table 12-6. Instruction Set Summary (Sheet 2 of 6) | BIH rel BIL rel BIT #opr BIT opr BIT opr BIT opr,X BIT opr,X BIT opr,X BIT, X BLO rel BMC rel BMS rel BNE rel BRA rel BRA rel BRSET n opr rel BRSET n opr rel BRSET n opr | Operation | Description | | | Effect on CCR | | | | | | Cycles | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---|----------|---------------|---|---|-------------------------------------------------------------------------|----------------------------------|----------------------------------------------------|-------------------------------------------| | Form | | | Н | I | N | Z | С | Ade | Opcode | Operand | ပ် | | BHS rel | Branch if Higher or Same | $PC \leftarrow (PC) + 2 + rel ? C = 0$ | _ | _ | _ | _ | _ | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + rel ? IRQ = 1 | _ | _ | _ | | _ | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | PC ← (PC) + 2 + rel ? IRQ = 0 | _ | _ | _ | | _ | REL | 2E | rr | 3 | | BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X | Bit Test Accumulator with Memory Byte | (A) ∧ (M) | _ | _ | 1 | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel ? C = 1 | _ | _ | _ | _ | _ | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | PC ← (PC) + 2 + rel ? C ∨ Z = 1 | _ | _ | _ | | _ | REL | 23 | rr | 3 | | BMC rel | Branch if Interrupt Mask Clear | PC ← (PC) + 2 + rel? I = 0 | _ | _ | _ | | _ | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | PC ← (PC) + 2 + rel ? N = 1 | _ | _ | _ | _ | _ | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel? I = 1 | _ | _ | _ | _ | _ | REL | 2D | rr | 3 | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel ? Z = 0$ | _ | _ | _ | _ | _ | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? N = 0$ | _ | _ | _ | _ | _ | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + rel ? 1 = 1 | _ | _ | _ | | _ | REL | 20 | rr | 3 | | BRCLR n opr rel | Branch if Bit n Clear | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0 | | _ | _ | | 1 | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5 | | BRN rel | Branch Never | PC ← (PC) + 2 + rel? 1 = 0 | _ | <u> </u> | _ | _ | _ | REL | 21 | rr | 3 | | BRSET n opr rel | Branch if Bit n Set | PC ← (PC) + 2 + <i>rel</i> ? Mn = 1 | _ | _ | _ | | 1 | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5 | | BSET n opr | Set Bit n | Mn ← 1 | _ | _ | _ | | | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | BSR rel | Branch to Subroutine | $PC \leftarrow (PC) + 2; push (PCL)$ $SP \leftarrow (SP) - 1; push (PCH)$ $SP \leftarrow (SP) - 1$ $PC \leftarrow (PC) + rel$ | _ | _ | _ | | _ | REL | AD | rr | 6 | **Technical Data** MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 Table 12-6. Instruction Set Summary (Sheet 3 of 6) | CLI CLR opr CLRA CLRX CLR opr,X CLR opr,X CLR ,X CMP #opr CMP opr CMP opr CMP opr,X CMP, X COM opr COMA COMX COM opr,X COM opr CPX opr CPX opr CPX opr CPX opr CPX opr,X CPX ,X DEC opr DECA DECX DEC opr,X DEC opr EOR | Operation | Description | | Ef<br>on | ffe | | 2 | Address<br>Mode | Opcode | Operand | Cycles | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|----------|----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | | | Н | ı | N | Z | С | Add | o | do | ပ် | | CLC | Clear Carry Bit | C ← 0 | _ | | _ | _ | 0 | INH | 98 | | 2 | | CLI | Clear Interrupt Mask | I ← 0 | _ | 0 | _ | _ | _ | INH | 9A | | 2 | | CLRA<br>CLRX<br>CLR opr,X | Clear Byte | M ← \$00<br>A ← \$00<br>X ← \$00<br>M ← \$00<br>M ← \$00 | _ | | 0 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3F<br>4F<br>5F<br>6F<br>7F | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X | Compare Accumulator with Memory Byte | (A) – (M) | | _ | ‡ | <b>‡</b> | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | COMA<br>COMX<br>COM opr,X | Complement Byte (One's Complement) | $\begin{aligned} M &\leftarrow (\overline{M}) = \$FF - (M) \\ A &\leftarrow (\overline{A}) = \$FF - (A) \\ X &\leftarrow (\overline{X}) = \$FF - (X) \\ M &\leftarrow (\overline{M}) = \$FF - (M) \\ M &\leftarrow (\overline{M}) = \$FF - (M) \end{aligned}$ | _ | | ‡ | ţ | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 33<br>43<br>53<br>63<br>73 | dd<br>ff | 5<br>3<br>6<br>5 | | CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X | Compare Index Register with Memory Byte | (X) – (M) | | | ţ | 1 | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | DECA<br>DECX<br>DEC opr,X | Decrement Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) - 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \end{aligned}$ | | | ‡ | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3A<br>4A<br>5A<br>6A<br>7A | dd<br>ff | 5<br>3<br>6<br>5 | | EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X | EXCLUSIVE OR Accumulator with Memory Byte | $A \leftarrow (A) \oplus (M)$ | _ | | ‡ | ţ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | INCA<br>INCX<br>INC opr,X | Increment Byte | $M \leftarrow (M) + 1$<br>$A \leftarrow (A) + 1$<br>$X \leftarrow (X) + 1$<br>$M \leftarrow (M) + 1$<br>$M \leftarrow (M) + 1$ | _ | | <b>‡</b> | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3C<br>4C<br>5C<br>6C<br>7C | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Unconditional Jump | PC ← Jump Address | | | _ | _ | | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 Table 12-6. Instruction Set Summary (Sheet 4 of 6) | Source | Operation | Description | | E<br>on | ffe | | 2 | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|----------|---|---|---------------------------------------|----------------------------------|----------------------------|----------------------------| | Form | · | | Н | I | N | Z | С | Adc | ď | obe | S | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $PC \leftarrow (PC) + n \ (n = 1, 2, \text{ or } 3)$ $Push \ (PCL); \ SP \leftarrow (SP) - 1$ $Push \ (PCH); \ SP \leftarrow (SP) - 1$ $PC \leftarrow Effective \ Address$ | _ | _ | _ | | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | hh II | - 1 | | LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X | Load Accumulator with Memory Byte | A ← (M) | _ | | 1 | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | hh II<br>ee ff<br>ff | | | LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X | Load Index Register with Memory Byte | X ← (M) | | _ | ‡ | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X | Logical Shift Left (Same as ASL) | C b7 b0 | _ | | ţ | 1 | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>6<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X | Logical Shift Right | 0 | _ | _ | 0 | 1 | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 34<br>44<br>54<br>64<br>74 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | MUL | Unsigned Multiply | $X : A \leftarrow (X) \times (A)$ | 0 | _ | _ | | 0 | INH | 42 | | 1 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X | Negate Byte (Two's Complement) | $\begin{array}{c} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | _ | _ | 1 | 1 | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 30<br>40<br>50<br>60<br>70 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | NOP | No Operation | | | _ | _ | _ | _ | INH | 9D | | 2 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X | Logical OR Accumulator with Memory | $A \leftarrow (A) \vee (M)$ | | | <b>‡</b> | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | dd<br>hh II<br>ee ff | 1 - 1 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X | Rotate Byte Left through Carry Bit | b7 b0 | _ | _ | <b>‡</b> | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 39<br>49<br>59<br>69<br>79 | dd<br>ff | 5<br>3<br>6<br>5 | **Technical Data** ${\sf MC68HC05C8A \bullet MC68HCL05C8A \bullet MC68HSC05C8A - Rev.\ 5.0}$ Table 12-6. Instruction Set Summary (Sheet 5 of 6) | ROR opr,X ROR ,X RSP RTI RTS SBC #opr SBC opr SBC opr SBC opr,X STA opr STA opr STA opr STA opr,X STA opr,X STA opr,X STX SUB #opr SUB opr SUB opr SUB opr,X SUB opr,X SUB opr,X SUB opr,X SUB opr,X SUB ,X | Operation | Description | | on | ffe<br>C | | 2 | Address<br>Mode | Opcode | Operand | Cycles | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|----------|----|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | · | | Н | I | N | Z | С | Adc | ď | obe | င် | | RORA<br>RORX<br>ROR <i>opr</i> ,X | Rotate Byte Right through Carry Bit | b7 b0 | | _ | ţ | ‡ | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 36<br>46<br>56<br>66<br>76 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | RSP | Reset Stack Pointer | SP ← \$00FF | _ | _ | _ | _ | _ | INH | 9C | | 2 | | RTI | Return from Interrupt | $SP \leftarrow (SP) + 1; Pull (CCR)$ $SP \leftarrow (SP) + 1; Pull (A)$ $SP \leftarrow (SP) + 1; Pull (X)$ $SP \leftarrow (SP) + 1; Pull (PCH)$ $SP \leftarrow (SP) + 1; Pull (PCL)$ | ‡ | ‡ | 1 | ‡ | <b>‡</b> | INH | 80 | | 9 | | RTS | Return from Subroutine | $SP \leftarrow (SP) + 1$ ; Pull (PCH)<br>$SP \leftarrow (SP) + 1$ ; Pull (PCL) | | _ | | _ | _ | INH | 81 | | 6 | | SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X | Subtract Memory Byte and Carry Bit from Accumulator | $A \leftarrow (A) - (M) - (C)$ | | _ | <b>‡</b> | ‡ | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SEC | Set Carry Bit | C ← 1 | _ | <u> </u> | _ | _ | 1 | INH | 99 | | 2 | | SEI | Set Interrupt Mask | I ← 1 | _ | 1 | _ | _ | — | INH | 9В | | 2 | | STA opr<br>STA opr,X<br>STA opr,X | Store Accumulator in Memory | M ← (A) | _ | _ | <b>‡</b> | Į. | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | B7<br>C7<br>D7<br>E7<br>F7 | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | STOP | Stop Oscillator and Enable IRQ Pin | | _ | 0 | _ | _ | _ | INH | 8E | | 2 | | STX opr<br>STX opr,X<br>STX opr,X | Store Index Register In Memory | M ← (X) | _ | _ | <b>‡</b> | ‡ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BF<br>CF<br>DF<br>EF<br>FF | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X | Subtract Memory Byte from Accumulator | $A \leftarrow (A) - (M)$ | | _ | ţ | ‡ | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SWI | Software Interrupt | $\begin{array}{c} \text{PC} \leftarrow (\text{PC}) + 1; \text{Push (PCL)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (PCH)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (X)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (A)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (CCR)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{I} \leftarrow 1 \\ \text{PCH} \leftarrow \text{Interrupt Vector High Byte} \\ \text{PCL} \leftarrow \text{Interrupt Vector Low Byte} \end{array}$ | | 1 | | | _ | INH | 83 | | 1 0 | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 Table 12-6. Instruction Set Summary (Sheet 6 of 6) | Source<br>Form | Operation | Description | Effect on CCR | | | | | ddress | Opcode | perand | Cycles | |------------------------------------------------|----------------------------------------|--------------------|---------------|---|---|---|---|--------------------------------|----------------------------|----------|-----------------------| | Form | · | • | Н | I | N | Z | С | Adg | o | do | ပ် | | TAX | Transfer Accumulator to Index Register | $X \leftarrow (A)$ | _ | _ | | _ | _ | INH | 97 | | 2 | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X | Test Memory Byte for Negative or Zero | (M) - \$00 | | _ | 1 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 4<br>3<br>3<br>5<br>4 | | TXA | Transfer Index Register to Accumulator | $A \leftarrow (X)$ | _ | _ | | | _ | INH | 9F | | 2 | | WAIT | Stop CPU Clock and Enable Interrupts | | _ | 0 | | | _ | INH | 8F | | 2 | | Α | Accumulator | opr | Operand (one or two bytes) | |-------|---------------------------------------------------------------------|--------------|--------------------------------------| | С | Carry/borrow flag | PC | Program counter | | CCR | Condition code register | PCH | Program counter high byte | | dd | Direct address of operand | PCL | Program counter low byte | | dd rr | Direct address of operand and relative offset of branch instruction | REL | Relative addressing mode | | DIR | Direct addressing mode | rel | Relative program counter offset byte | | ee ff | High and low bytes of offset in indexed, 16-bit offset addressing | rr | Relative program counter offset byte | | EXT | Extended addressing mode | SP | Stack pointer | | ff | Offset byte in indexed, 8-bit offset addressing | X | Index register | | Н | Half-carry flag | Z | Zero flag | | hh II | High and low bytes of operand address in extended addressing | # | Immediate value | | 1 | Interrupt mask | ^ | Logical AND | | ii | Immediate operand byte | <b>V</b> | Logical OR | | IMM | Immediate addressing mode | $\oplus$ | Logical EXCLUSIVE OR | | INH | Inherent addressing mode | () | Contents of | | IX | Indexed, no offset addressing mode | -( ) | Negation (two's complement) | | IX1 | Indexed, 8-bit offset addressing mode | $\leftarrow$ | Loaded with | | IX2 | Indexed, 16-bit offset addressing mode | ? | If | | M | Memory location | : | Concatenated with | | N | Negative flag | <b>‡</b> | Set or cleared | | n | Any bit | _ | Not affected | # 12.6 Opcode Map See **Table 12-7**. Table 12-7. Opcode Map | <b>≤</b> [ | <u>≶</u> | | | | | | | | Table | 12-7. ( | Opcode | е Мар | | | | | | | | |-------------|--------------|------------|----------------------|---------------------|-----------------------|-----------------------|-------------------------|-------------------------|-----------------------|----------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------|-----| | MOTOROLA | 86 | | Bit Mani | pulation | Branch | | Read | d-Modify-V | Vrite | | Con | itrol | | | Register | /Memory | | | 1 | | Ř | ļ | | DIR | DIR | REL | DIR | INH | INH | IX1 | IX | INH | INH | IMM | DIR | EXT | IX2 | IX1 | IX | | | Ž | MC68HC05C8 | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | MSB | | | 8A • N | 0 | 5<br>BRSET0<br>3 DIR | BSET0<br>2 DIR | 3<br>BRA<br>2 REL | NEG<br>2 DIR | 3<br>NEGA<br>1 INH | 3<br>NEGX<br>1 INH | 6<br>NEG<br>2 IX1 | NEG 1 IX | RTI<br>1 INH | | SUB<br>2 IMM | 3<br>SUB<br>2 DIR | SUB<br>3 EXT | 5<br>SUB<br>3 IX2 | 4<br>SUB<br>2 IX1 | SUB<br>1 IX | 0 | | | 1C68 | 1 | 5<br>BRCLR0<br>3 DIR | 5<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | | | | | | 6<br>RTS<br>1 INH | | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | CMP<br>3 EXT | 5<br>CMP<br>3 IX2 | 4<br>CMP<br>2 IX1 | CMP 1 | 1 | | | HCL | 2 | 5<br>BRSET1<br>3 DIR | 5<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 11<br>MUL<br>1 INH | | | | | | SBC<br>2 IMM | 3<br>SBC<br>2 DIR | SBC<br>3 EXT | SBC<br>3 IX2 | 4<br>SBC<br>2 IX1 | SBC 1 IX | 2 | | | MC68HCL05C8A | 3 | 5<br>BRCLR1<br>3 DIR | 5<br>BCLR1<br>2 DIR | 3<br>BLS<br>2 REL | COM<br>2 DIR | COMA<br>1 INH | COMX<br>1 INH | 6<br>COM<br>2 IX1 | COM IX | SWI<br>1 INH | | CPX<br>2 IMM | CPX<br>2 DIR | CPX<br>3 EXT | 5<br>CPX<br>3 IX2 | 4<br>CPX<br>2 IX1 | CPX<br>1 IX | 3 | | | • | 4 | 5<br>BRSET2<br>3 DIR | 5<br>BSET2<br>2 DIR | BCC<br>2 REL | LSR<br>2 DIR | 1<br>LSRA<br>1 INH | 1<br>LSRX<br>1 INH | 6<br>LSR<br>2 IX1 | LSR<br>1 IX | | | 2<br>AND<br>2 IMM | 3<br>AND<br>2 DIR | AND<br>3 EXT | 5<br>AND<br>3 IX2 | 4<br>AND<br>2 IX1 | AND<br>1 IX | 4 | | | C68<br>무 | 5 | 5<br>BRCLR2<br>3 DIR | | 3<br>BCS/BLO<br>2 REL | | | | | | | | 2<br>BIT<br>2 IMM | 3<br>BIT<br>2 DIR | BIT<br>3 EXT | 5<br>BIT<br>3 IX2 | 4<br>BIT<br>2 IX1 | BIT<br>1 IX | 5 | | _ | MC68HSC05C | 6 | 5<br>BRSET3<br>3 DIR | 5<br>BSET3<br>2 DIR | 3<br>BNE<br>2 REL | 5<br>ROR<br>2 DIR | 3<br>RORA<br>1 INH | 3<br>RORX<br>1 INH | 6<br>ROR<br>2 IX1 | FOR 1 IX | | | 2<br>LDA<br>2 IMM | 3<br>LDA<br>2 DIR | 4<br>LDA<br>3 EXT | 5<br>LDA<br>3 IX2 | 4<br>LDA<br>2 IX1 | LDA<br>1 IX | 6 | | Instruction | 5C8A | 7 | 5<br>BRCLR3<br>3 DIR | 5<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL | 5<br>ASR<br>2 DIR | 3<br>ASRA<br>1 INH | 3<br>ASRX<br>1 INH | 6<br>ASR<br>2 IX1 | ASR<br>1 IX | | 2<br>TAX<br>1 INH | | 4<br>STA<br>2 DIR | 5<br>STA<br>3 EXT | 6<br>STA<br>3 IX2 | 5<br>STA<br>2 IX1 | STA<br>1 IX | 7 | | | | 8 | 5<br>BRSET4<br>3 DIR | 5<br>BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 5<br>ASL/LSL<br>2 DIR | 3<br>ASLA/LSLA<br>1 INH | 3<br>ASLX/LSLX<br>1 INH | 6<br>ASL/LSL<br>2 IX1 | 5<br>ASL/LSL<br>1 IX | | CLC<br>1 INH | EOR<br>2 IMM | 3<br>EOR<br>2 DIR | EOR 4 | EOR 5 | 4<br>EOR<br>2 IX1 | EOR 1 | 8 | | Set | Rev. 5 | 9 | 5<br>BRCLR4<br>3 DIR | 5<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 5<br>ROL<br>2 DIR | 3<br>ROLA<br>1 INH | 3<br>ROLX<br>1 INH | 6<br>ROL<br>2 IX1 | FOL IX | | SEC<br>1 INH | 2<br>ADC<br>2 IMM | 3<br>ADC<br>2 DIR | ADC<br>3 EXT<br>4 | 5<br>ADC<br>3 IX2 | 4<br>ADC<br>2 IX1 | ADC 1 | 9 | | | 0 | Α | 5<br>BRSET5<br>3 DIR | 5<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL | 5<br>DEC<br>2 DIR | DECA 3 | DECX 3 | 6<br>DEC<br>2 IX1 | DEC 1 IX | | 2<br>CLI<br>1 INH | 2<br>ORA<br>2 IMM | 3<br>ORA<br>2 DIR | ORA | ORA | 4<br>ORA<br>2 IX1 | ORA<br>1 IX | Α | | | | В | 5<br>BRCLR5<br>3 DIR | 5<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | | | | | | | 2<br>SEI<br>1 INH | ADD 2 | ADD 3 | ADD 4 | ADD 5 | 4<br>ADD<br>2 IX1 | ADD 1X | В | | | | С | 5<br>BRSET6<br>3 DIR | 5<br>BSET6<br>2 DIR | 3<br>BMC<br>2 REL | INC<br>2 DIR | INCA<br>1 INH | INCX<br>1 INH | INC<br>2 IX1 | INC 1 IX | | 2<br>RSP<br>1 INH | | JMP<br>2 DIR | JMP<br>3 EXT | 4<br>JMP<br>3 IX2 | 3<br>JMP<br>2 IX1 | JMP<br>1 IX | С | | | | D | 5<br>BRCLR6<br>3 DIR | 5<br>BCLR6<br>2 DIR | BMS 3 | TST 4 | TSTA 3 | TSTX 3 | 5<br>TST<br>2 IX1 | TST 1 IX | | 2<br>NOP<br>1 INH | 6<br>BSR<br>2 REL | 5<br>JSR<br>2 DIR | JSR | 7<br>JSR | 6<br>JSR | JSR<br>1 IX | D | | | | E | 5<br>BRSET7<br>3 DIR | 5<br>BSET7<br>2 DIR | 3<br>BIL<br>2 REL | | | | | | STOP<br>1 INH | | LDX<br>2 IMM | LDX 3 | LDX<br>3 EXT | 5<br>LDX<br>3 IX2 | 4<br>LDX<br>2 IX1 | LDX<br>1 IX | E | | | | F | 5<br>BRCLR7<br>3 DIR | 5<br>BCLR7 | 3<br>BIH | 5<br>CLR<br>2 DIR | 3<br>CLRA<br>1 INH | 3<br>CLRX<br>1 INH | 6<br>CLR<br>2 IX1 | 5<br>CLR<br>1 IX | 2<br>WAIT<br>1 INH | 2<br>TXA<br>1 INH | | STX<br>2 DIR | STX 5 | _ | STX 5 | STX<br>1 IX | F | | | | | INH = Inhe | erent | R | EL = Relat | ive | | | | | | MSB | 0 | | Oncode in | Hevadecin | nal | | IMM = Immediate DIR = Direct EXT = Extended IX = Indexed, No Offset IX1 = Indexed, 8-Bit Offset IX2 = Indexed, 16-Bit Offset LSB of Opcode in Hexadecimal MSB of Opcode in Hexadecimal BRSET0 3 DIR Number of Cycles Opcode Mnemonic Number of Bytes/Addressing Mode # **Section 13. Electrical Specifications** #### 13.1 Contents | 13.2 | Introduction | |-------|---------------------------------------------| | 13.3 | Maximum Ratings122 | | 13.4 | Operating Temperature Range122 | | 13.5 | Thermal Characteristics | | 13.6 | Power Considerations | | 13.7 | 5.0-V DC Electrical Characteristics | | 13.8 | 3.3-V DC Electrical Characteristics126 | | 13.9 | 5.0-V Control Timing128 | | 13.10 | 3.3-V Control Timing129 | | 13.11 | 5.0-V Serial Peripheral Interface Timing132 | | 13.12 | 3.3-V Serial Peripheral Interface Timing133 | ### 13.2 Introduction This section contains the electrical and timing specifications. ### 13.3 Maximum Ratings Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it. The MCU contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in the table below. Keep $V_{In}$ and $V_{Out}$ within the range $V_{SS} \leq (V_{In} \text{ or } V_{Out}) \leq V_{DD}$ . Connect unused inputs to the appropriate voltage level, either $V_{SS}$ or $V_{DD}$ . | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------|------------------|-------------------------------------------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +7.0 | V | | Current drain per pin excluding V <sub>DD</sub> and V <sub>SS</sub> | I | 25 | mA | | IRQ pin only | V <sub>In</sub> | $V_{SS} - 0.3$<br>to<br>$2 \times V_{DD} + 0.3$ | V | | Storage temperature range | T <sub>stg</sub> | -65 to +150 | °C | #### NOTE: This device is not guaranteed to operate properly at the maximum ratings. Refer to 13.7 5.0-V DC Electrical Characteristics and 13.8 3.3-V DC Electrical Characteristics for guaranteed operating conditions. ### 13.4 Operating Temperature Range | Characteristic | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------|------| | Operating temperature range <sup>(1)</sup> MC68HC05C8AP, FN, B, FB MC68HSC05C8CP, CFN, CB, CFB MC68HC05C8AVP, VN, VB, VFB MC68HC05C8AMP, MFN, MB, MFB | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub> 0 to +70 -40 to +85 -40 to +105 -40 to +125 | °C | P = Plastic dual in-line package (PDIP) FN = Plastic-leaded chip carrier (PLCC) B = Shrink dual in-line-package (SDIP) FB = Quad flat pack (QFP) I B = Quad nat pack (QII) #### 13.5 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------|------| | Thermal resistance Plastic dual in-line package Plastic leaded chip carrier (PLCC) Quad flat pack (QFP0) Plastic shrink DIP (SDIP) | $_{AL^{\Theta}}$ | 60<br>70<br>95<br>60 | °C/W | #### 13.6 Power Considerations The average chip-junction temperature, T<sub>J</sub>, in °C, can be obtained from: $$T_{,l} = T_A + (P_D \times \theta_{,lA}) \tag{1}$$ where: T<sub>A</sub> = Ambient temperature, °C $\theta_{JA}$ = Package thermal resistance, junction to ambient, °C/W. $P_D = P_{INT} + P_{I/O}$ $P_{INT} = I_{DD} \times V_{DD}$ watts (chip internal power) $P_{I/O}$ = Power dissipation on input and output pins (user-determined) For most applications P<sub>I/O</sub> « P<sub>INT</sub> and can be neglected. Following is an approximate relationship between $P_D$ and $T_J$ (neglecting $P_{I/O}$ ): $$P_D = K \div (T_J + 273 \,^{\circ}C)$$ (2) Solving equations (1) and (2) for K gives: $$K = P_D \times (T_A + 273 \, ^{\circ}C) + \theta_{JA} \times (P_D)^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and are the particular part. # **Electrical Specifications** #### $V_{DD} = 4.5 V$ | Pins | R1 | R2 | С | |-----------------------------------------------|--------|--------|-------| | PA7-PA0<br>PB7-PB0<br>PC7-PC0<br>PD5-PD0, PD7 | 3.26 Ω | 2.38 Ω | 50 pF | $V_{DD} = 3.0 V$ | Pins | R1 | R2 | С | |-----------------------------------------------|---------|--------|-------| | PA7-PA0<br>PB7-PB0<br>PC7-PC0<br>PD5-PD0, PD7 | 10.91 Ω | 6.32 Ω | 50 pF | Figure 13-1. Test Load #### 13.7 5.0-V DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|--------------------|--------------------------|----------------------| | Output voltage $I_{Load} = 10.0 \ \mu A$ $I_{Load} = -10.0 \ \mu A$ | V <sub>OL</sub><br>V <sub>OH</sub> | _<br>V <sub>DD</sub> -0.1 | | 0.1<br>— | V | | Output high voltage $(I_{Load} = -0.8 \text{ mA}) \text{ PA7-PA0}, \text{ PB7-PB0}, \text{ PC6-PC0}, \text{ TCMP}$ $(I_{Load} = -1.6 \text{ mA}) \text{ PD4-PD1}$ $(I_{Load} = -5.0 \text{ mA}) \text{ PC7}$ | V <sub>OH</sub> | V <sub>DD</sub> -0.8<br>V <sub>DD</sub> -0.8<br>V <sub>DD</sub> -0.8 | | | V | | Output low voltage (I <sub>Load</sub> = 1.6 mA) PA7–PA0, PB7–PB0, PC6–PC0, PD4–PD1, TCMP (I <sub>Load</sub> = 10 mA) PC7 | V <sub>OL</sub> | | _ | 0.4<br>0.4 | V | | Input high voltage PA7-PA0, PB7-PB0, PC7-PC0, PD7, PD5-PD0, TCAP, IRQ, RESET, OSC1 | V <sub>IH</sub> | 0.7×V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input low voltage PA7–PA0, PB7–PB0, PC7–PC0, PD7, PD5–PD0, TCAP, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.2×V <sub>DD</sub> | V | | Supply current (4.5–5.5 Vdc @ f <sub>Bus</sub> = 2.1 MHz) Run <sup>(3)</sup> Wait <sup>(4)</sup> Stop <sup>(5)</sup> 25°C 0°C to 70°C (standard) | I <sub>DD</sub> | _<br>_<br>_ | 3.50<br>1.00<br>1 | 5.25<br>3.25<br>20<br>40 | mA<br>mA<br>μΑ<br>μΑ | | -40°C to +125°C (standard) I/O ports hi-z leakage current PA7-PA0, PB7-PB0 (without pullup) PC7-PC0, PD7, PD5-PD0 | I <sub>OZ</sub> | _ | _ | 50<br>±10 | μΑ | | Input current<br>RESET, IRQ, OSC1, TCAP, PD7, PD5–PD0 | I <sub>In</sub> | _ | _ | ±1 | μΑ | | Input pullup current <sup>(6)</sup> PB7–PB0 (with pullup) | I <sub>In</sub> | 175 | 385 | 750 | μА | | Capacitance Ports (as input or output) RESET, IRQ, OSC1, TCAP, PD7, PD5, PD0 | C <sub>Out</sub><br>C <sub>In</sub> | | | 12<br>8 | pF | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 <sup>1.</sup> $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ , $V_{SS} = 0 \text{ Vdc}$ , $T_A = -40^{\circ}\text{C}$ to +125°C, unless otherwise noted. 2. Typical values reflect measurements taken on average processed devices at the midpoint of voltage range, 25°C only. 3. Run (operating) $I_{DD}$ measured using external square wave clock source; all I/O pins configured as inputs, Port B = $V_{DD}$ , all other inputs V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub>-0.2 V; no DC loads; less than 50 pF on all outputs; C<sub>L</sub> = 20 pF on OSC2. 4. Wait I<sub>DD</sub> measured using external square wave clock source; all I/O pins configured as inputs, Port B = V<sub>DD</sub>, all other inputs V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub>-0.2 V; no DC loads; less than 50 pF on all outputs; C<sub>L</sub> = 20 pF on OSC2. Wait I<sub>DD</sub> is affected linearly by the OSC2 capacitance. <sup>5.</sup> Stop $I_{DD}$ measured with OSC1 = 0.2 V; all I/O pins configured as inputs, Port B = $V_{DD}$ , all other inputs $V_{IL}$ = 0.2 V, $V_{IH} = V_{DD} - 0.2 \text{ V}.$ <sup>6.</sup> Input pullup current measured with $V_{IL}$ = 0.2 V. #### 13.8 3.3-V DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|--------------------|------------------------|----------------------| | Output voltage $I_{Load} = 10.0 \ \mu A$ $I_{Load} = -10.0 \ \mu A$ | V <sub>OL</sub><br>V <sub>OH</sub> | _<br>V <sub>DD</sub> -0.1 | _ | 0.1<br>— | V | | Output high voltage $(I_{Load} = -0.2 \text{ mA}) \text{ PA7-PA0}, \text{ PB7-PB0}, \text{ PC6-PC0}, \text{ TCMP}$ $(I_{Load} = -0.4 \text{ mA}) \text{ PD4-PD1}$ $(I_{Load} = -1.5 \text{ mA}) \text{ PC7}$ | V <sub>ОН</sub> | V <sub>DD</sub> -0.3<br>V <sub>DD</sub> -0.3<br>V <sub>DD</sub> -0.3 | _<br>_<br>_ | | <b>V</b> | | Output low voltage (I <sub>Load</sub> = 0.4 mA) PA7–PA0, PB7–PB0, PC6–PC0, PD4–PD1, TCMP (I <sub>Load</sub> = 6 mA) PC7 | V <sub>OL</sub> | | _ | 0.3<br>0.3 | V | | Input high voltage PA7-PA0, PB7-PB0, PC7-PC0, PD7, PD5-PD0, TCAP, IRQ, RESET, OSC1 | V <sub>IH</sub> | 0.7×V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input low voltage PA7–PA0, PB7–PB0, PC7–PC0, PD7, PD5–PD0, TCAP, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.2×V <sub>DD</sub> | V | | Supply current (3.0–3.6 Vdc @ f <sub>Bus</sub> = 1.0 MHz) Run <sup>(3)</sup> Wait <sup>(4)</sup> Stop <sup>(5)</sup> 25°C 0°C to +70°C (standard) | I <sub>DD</sub> | _<br>_<br>_<br>_ | 1.00<br>500<br>1 | 1.60<br>900<br>8<br>16 | mA<br>μA<br>μA<br>μA | | -40°C to +125°C (standard) I/O ports hi-z leakage current PA7-PA0, PB7-PB0 (without pullup) | I <sub>OZ</sub> | | | 20<br>±10 | μΑ | | PC7–PC0, PD7, PD5–PD0 Input current RESET, IRQ, OSC1, TCAP, PD7, PD5, PD0 | I <sub>In</sub> | _ | _ | ±1 | μА | | Input pullup current <sup>(6)</sup> PB7-PB0 (with pullup) | I <sub>In</sub> | 75 | 175 | 350 | μА | | Capacitance Ports (as input or output) RESET, IRQ, OSC1, TCAP, PD7, PD5, PD0 | C <sub>Out</sub><br>C <sub>In</sub> | _ | | 12<br>8 | pF | <sup>1.</sup> $V_{DD}$ = 3.3 Vdc $\pm$ 0.3 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $-40^{\circ}$ C to +125°C, unless otherwise noted. 2. Typical values reflect measurements taken on average processed devices at the midpoint of voltage range, 25°C only. <sup>3.</sup> Run (operating) $I_{DD}$ measured using external square wave clock source; all I/O pins configured as inputs, Port B = $V_{DD}$ , all other inputs $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD} - 0.2 \text{ V}$ ; no DC loads; less than 50 pF on all outputs; $C_L = 20 \text{ pF}$ on OSC2. <sup>4.</sup> Wait I<sub>DD</sub> measured using external square wave clock source; all I/O pins configured as inputs, Port B = V<sub>DD</sub>, all other inputs V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub> –0.2 V; no DC loads; less than 50 pF on all outputs; C<sub>L</sub> = 20 pF on OSC2. Wait I<sub>DD</sub> is affected linearly by the OSC2 capacitance. <sup>5.</sup> Stop $I_{DD}$ measured with OSC1 = 0.2 V; all I/O pins configured as inputs, Port B = $V_{DD}$ , all other inputs $V_{IL}$ = 0.2 V, $V_{IH} = V_{DD} - 0.2 V.$ <sup>6.</sup> Input pullup current measured with $V_{IL} = 0.2 \text{ V}$ . Figure 13-2. Maximum Supply Current versus Internal Clock Frequency, $V_{\rm DD}$ = 5.5 V Figure 13-3. Maximum Supply Current versus Internal Clock Frequency, $V_{DD} = 3.6 \text{ V}$ # **Electrical Specifications** ### 13.9 5.0-V Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------|-------------|--------------------------------------| | Oscillator frequency Crystal External clock | f <sub>OSC</sub> | —<br>dc | 4.2<br>4.2 | MHz | | Internal operating frequency Crystal External clock | f <sub>OP</sub> | —<br>dc | 2.1<br>2.1 | MHz | | Internal clock cycle time | t <sub>CYC</sub> | 480 | _ | ns | | Crystal oscillator startup time | t <sub>OXOV</sub> | _ | 100 | ms | | Stop recovery startup time (crystal oscillator) | t <sub>ILCH</sub> | _ | 100 | ms | | RESET pulse width | t <sub>RL</sub> | 1.5 | _ | t <sub>CYC</sub> | | Timer Resolution <sup>(2)</sup> Input capture pulse width Input capture pulse period | t <sub>RESL</sub> t <sub>TH</sub> , t <sub>TL</sub> t <sub>TLTL</sub> | 4.0<br>125<br>Note <sup>(3)</sup> | _<br>_<br>_ | t <sub>CYC</sub> ns t <sub>CYC</sub> | | Interrupt pulse width low (edge-triggered) | t <sub>ILIH</sub> | 125 | _ | ns | | Interrupt pulse period | t <sub>ILIL</sub> | Note <sup>(4)</sup> | _ | t <sub>CYC</sub> | | OSC1 pulse width | t <sub>OH</sub> , t <sub>OL</sub> | 90 | _ | ns | <sup>1.</sup> $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = -40°C to +125°C, unless otherwise noted. <sup>2.</sup> Because a 2-bit prescaler in the timer must count four internal cycles (t<sub>CYC</sub>), this is the limiting minimum factor in determining the timer resolution. <sup>3.</sup> The minimum period $t_{TLTL}$ should not be less than the number of cycle times it takes to execute the capture interrupt service routine plus 24 $t_{CYC}$ . <sup>4.</sup> The minimum $t_{ILIL}$ should not be less than the number of cycle times it takes to execute the interrupt service routine plus 19 $t_{CYc}$ . ### 13.10 3.3-V Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------|--------------|--------------------------------------| | Oscillator frequency Crystal External clock | f <sub>OSC</sub> | —<br>dc | 2.0<br>2.0 | MHz | | Internal operating frequency Crystal External clock | f <sub>OP</sub> | —<br>dc | 1.00<br>1.00 | MHz | | Internal clock cycle time | t <sub>CYC</sub> | 1000 | _ | ns | | Crystal oscillator startup time | t <sub>OXOV</sub> | | 100 | ms | | Stop recovery startup time (crystal oscillator) | t <sub>ILCH</sub> | | 100 | ms | | RESET pulse width | t <sub>RL</sub> | 1.5 | _ | t <sub>CYC</sub> | | Timer Resolution <sup>(2)</sup> Input capture pulse width Input capture pulse period | t <sub>RESL</sub> t <sub>TH</sub> , t <sub>TL</sub> t <sub>TLTL</sub> | 4.0<br>250<br>Note <sup>(3)</sup> | _<br>_<br>_ | t <sub>CYC</sub> ns t <sub>CYC</sub> | | Interrupt pulse width low (edge-triggered) | t <sub>ILIH</sub> | 250 | _ | ns | | Interrupt pulse period | t <sub>ILIL</sub> | Note <sup>(4)</sup> | _ | t <sub>CYC</sub> | | OSC1 pulse width | t <sub>OH</sub> , t <sub>OL</sub> | 200 | | ns | - 1. $V_{DD}$ = 3.3 Vdc $\pm$ 0.3 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = -40°C to +125°C, unless otherwise noted. - 2. Because a 2-bit prescaler in the timer must count four internal cycles (t<sub>CYC</sub>), this is the limiting minimum factor in determining the timer resolution. - 3. The minimum period $t_{TLTL}$ should not be less than the number of cycle times it takes to execute the capture interrupt service routine plus 24 $t_{CYC}$ . - 4. The minimum $t_{ILIL}$ should not be less than the number of cycle times it takes to execute the interrupt service routine plus 19 $t_{CYC}$ . Figure 13-4. TCAP Timing Relationships MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 ### **Electrical Specifications** a. Edge-Sensitive Trigger Condition. The minimum pulse width ( $t_{ILIH}$ ) is either 125 ns ( $f_{OP}$ = 2.1 MHz) or 250 ns ( $f_{OP}$ = 1 MHz). The period $t_{ILIL}$ should not be less than the number of $t_{CYC}$ cycles it takes to execute the interrupt service routine plus 19 $t_{CYC}$ cycles. b. Level-Sensitive Trigger Condition. If after servicing an interrupt the IRQ remains low, the next interrupt is recognized. Figure 13-5. External Interrupt Timing #### Notes: - 1. Internal clock, internal address bus, and internal data bus are not available externally. - 2. The next rising edge of the internal clock after the rising edge of RESET initiates the reset sequence. Figure 13-6. External Reset Timing Figure 13-7. STOP Recovery Timing Diagram - 1. Power-on reset threshold is typically between 1 V and 2 V. - 2. OSC1 line is meant to represent time only, not frequency.3. Internal clock, internal address bus, and internal data bus are not available externally. Figure 13-8. Power-On Reset Timing Diagram # **Electrical Specifications** ### 13.11 5.0-V Serial Peripheral Interface Timing | Num | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------|------------|------------------------| | | Operating frequency Master Slave | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub> | dc<br>dc | 0.5<br>2.1 | f <sub>OP</sub><br>MHz | | 1 | Cycle time Master Slave | t <sub>CYC(M)</sub> | 2.0<br>480 | | t <sub>CYC</sub> | | 2 | Enable lead time<br>Master<br>Slave | t <sub>Lead(M)</sub> t <sub>Lead(s)</sub> | (2)<br>240 | _ | ns | | 3 | Enable lag time<br>Master<br>Slave | t <sub>Lag(M)</sub> t <sub>Lag(S)</sub> | (2)<br><b>720</b> | _ | ns | | 4 | Clock (SCK) high time<br>Master<br>Slave | tw(sckh)m | 340<br>190 | | ns | | 5 | Clock (SCK) low time<br>Master<br>Slave | t <sub>W(SCKL)M</sub> | 340<br>190 | _ | ns | | 6 | Data setup time (inputs) Master Slave | t <sub>SU(M)</sub> | 100<br>100 | _ | ns | | 7 | Data hold time (inputs) Master Slave | t <sub>H(M)</sub> | 100<br>100 | _ | ns | | 8 | Slave access time (time-to-data active from high-impedance state) | t <sub>A</sub> | 0 | 120 | ns | | 9 | Slave disable time (hold time to high-impedance state) | t <sub>DIS</sub> | _ | 240 | ns | | 10 | Data valid Master (before capture edge) Slave (after enable edge) <sup>(3)</sup> | t <sub>V(M)</sub> t <sub>V(S)</sub> | 0.25<br>— | _<br>240 | t <sub>CYC(M)</sub> | | 11 | Data hold time (outputs) Master (after capture edge) Slave (after enable edge) | t <sub>HO(M)</sub> | 0.25<br>0 | _<br>_ | t <sub>CYC(M)</sub> | | 12 | Rise time (20% $V_{DD}$ to 70% $V_{DD}$ , $C_L = 200 pF$ )<br>SPI outputs (SCK, MOSI, and MISO)<br>SPI inputs (SCK, MOSI, MISO, and $\overline{SS}$ ) | t <sub>RM</sub><br>t <sub>RS</sub> | | 100<br>2.0 | ns<br>µs | | 13 | Fall time (70% V <sub>DD</sub> to 20% V <sub>DD</sub> , C <sub>L</sub> = 200 pF) SPI outputs (SCK, MOSI, and MISO) SPI inputs (SCK, MOSI, MISO, and SS) | t <sub>FM</sub> | | 100<br>2.0 | ns<br>µs | <sup>1.</sup> $V_{DD}$ = 5.0 Vdc $\pm$ 10%; $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ . Refer to **Figure 13-9** and **Figure 13-10** for timing diagrams. <sup>2.</sup> Signal production depends on software. <sup>3.</sup> Assumes 200 pF load on all SPI pins ### 13.12 3.3-V Serial Peripheral Interface Timing | Num | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|------------|------------------------| | | Operating frequency Master Slave | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub> | dc<br>dc | 0.5<br>1.0 | f <sub>OP</sub><br>MHz | | 1 | Cycle time<br>Master<br>Slave | t <sub>CYC(M)</sub> t <sub>CYC(S)</sub> | 2.0<br>1.0 | _ | t <sub>CYC</sub><br>μs | | 2 | Enable lead time<br>Master<br>Slave | t <sub>Lead(M)</sub><br>t <sub>Lead(S)</sub> | (2)<br>500 | _ | ns | | 3 | Enable lag time<br>Master<br>Slave | t <sub>Lag(M)</sub> t <sub>Lag(S)</sub> | (2)<br>1.5 | _ | ns<br>µs | | 4 | Clock (SCK) high time<br>Master<br>Slave | t <sub>W(SCKH)M</sub> | 720<br>400 | _ | ns | | 5 | Clock (SCK) low time<br>Master<br>Slave | t <sub>W(SCKL)M</sub> | 720<br>400 | _ | ns | | 6 | Data setup time (inputs) Master Slave | t <sub>SU(M)</sub> | 200<br>200 | _ | ns | | 7 | Data hold time (inputs) Master Slave | t <sub>H(M)</sub> | 200<br>200 | _ | ns | | 8 | Slave access time (time to data active from high-impedance state) | t <sub>A</sub> | 0 | 250 | ns | | 9 | Slave disable time (hold time to high-impedance state) | t <sub>DIS</sub> | _ | 500 | ns | | 10 | Data valid Master (before capture edge) Slave (after enable edge) <sup>(3)</sup> | t <sub>V(M)</sub> t <sub>V(S)</sub> | 0.25<br>— | _<br>500 | t <sub>CYC(M)</sub> | | 11 | Data hold time (outputs) Master (after capture edge) Slave (after enable edge) | t <sub>HO(M)</sub> | 0.25<br>0 | _ | t <sub>CYC(M)</sub> | | 12 | Rise time (20% $V_{DD}$ to 70% $V_{DD}$ , $C_L$ = 200 pF)<br>SPI outputs (SCK, MOSI, and MISO)<br>SPI Inputs (SCK, MOSI, MISO, and SS) | t <sub>RM</sub><br>t <sub>RS</sub> | _<br>_ | 200<br>2.0 | ns<br>µs | | 13 | Fall time (70% V <sub>DD</sub> to 20% V <sub>DD</sub> , C <sub>L</sub> = 200 pF) SPI outputs (SCK, MOSI, and MISO) SPI inputs (SCK, MOSI, MISO, and SS) | t <sub>FM</sub><br>t <sub>FS</sub> | _<br>_ | 200<br>2.0 | ns<br>μs | <sup>1.</sup> $V_{DD}$ = 3.3 Vdc $\pm$ 0.3 Vdc; $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ . Refer to **Figure 13-9** and **Figure 13-10** for timing diagrams. MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 <sup>2.</sup> Signal production depends on software. <sup>3.</sup> Assumes 200 pF load on all SPI pins Note: This first clock edge is generated internally, but is not seen at the SCK pin. #### a) SPI Master Timing (CPHA = 0) Note: This last clock edge is generated internally, but is not seen at the SCK pin. b) SPI Master Timing (CPHA = 1) Figure 13-9. SPI Master Timing Diagram Note: Not defined but normally MSB of character just received. #### a) SPI Slave Timing (CPHA = 0) Note: Not defined but normally LSB of character previously transmitted. b) SPI Slave Timing (CPHA = 1) Figure 13-10. SPI Slave Timing Diagram # **Section 14. Mechanical Specifications** #### 14.1 Contents | 14.2 | Introduction | |------|-----------------------------------------------------------------| | 14.3 | 40-Pin Plastic Dual In-Line (DIP) Package (Case 711-03) | | 14.4 | 42-Pin Plastic Shrink Dual In-Line (SDIP) Package (Case 858-01) | | 14.5 | 44-Lead Plastic Leaded Chip Carrier (PLCC) (Case 777-02) | | 14.6 | 44-Lead Quad Flat Pack (QFP) (Case 824A-01)140 | ### 14.2 Introduction This section describes the dimensions of the: - Dual in-line package (DIP) - Plastic shrink dual in-line package (SDIP) - Plastic leaded chip carrier (PLCC) - Quad flat pack (QFP) MCU packages # 14.3 40-Pin Plastic Dual In-Line (DIP) Package (Case 711-03) ### 14.4 42-Pin Plastic Shrink Dual In-Line (SDIP) Package (Case 858-01) ### 14.5 44-Lead Plastic Leaded Chip Carrier (PLCC) (Case 777-02) #### NOTES: - DATUMS -L-, -M-, AND -N- ARE DETERMINED WHERE TOP OF LEAD SHOLDERS EXITS PLASTIC BODY AT MOLD PARTING LINE. - DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE. DIMENSION R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 - (0.25) PER SIDE. 4. DIMENSIONING AND TOLERANCING PER ANSI - 4. DIMENSIONING AND TOLERANCING PER ANS Y14.5M, 1982. - 5. CONTROLLING DIMENSION: INCH. 6. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETER- - AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF THE MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - 7. DIMINSION H DOES NOT INCLUDE DAMBAR PROTTRUSION OR INTRUSION. THE DAMBAR PROTUSION(S) SHALL NOT CAUSE THE H DIMINSION TO BE GREATER THAN 0.037 (0.940140). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMINISION TO SMALLER THAN 0.025 (0.635). | | INCHES | | MILLIMETERS | | |-----|-----------|-------|-------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.685 | 0.695 | 17.40 | 17.65 | | В | 0.685 | 0.695 | 17.40 | 17.65 | | С | 0.165 | 0.180 | 4.20 | 4.57 | | Е | 0.090 | 0.110 | 2.29 | 2.79 | | F | 0.013 | 0.019 | 0.33 | 0.48 | | G | 0.050 BSC | | 1.27 BSC | | | Н | 0.026 | 0.032 | 0.66 | 0.81 | | 7 | 0.020 | - | 0.51 | _ | | K | 0.025 | - | 0.64 | - | | R | 0.650 | 0.656 | 16.51 | 16.66 | | 5 | 0.650 | 0.656 | 16.51 | 16.66 | | ٧ | 0.042 | 0.048 | 1.07 | 1.21 | | W | 0.042 | 0.048 | 1.07 | 1.21 | | Χ | 0.042 | 0.056 | 1.07 | 1.42 | | Υ | _ | 0.020 | _ | 0.50 | | Z | 2° | 10° | 2° | 10° | | G1 | 0.610 | 0.630 | 15.50 | 16.00 | | K1 | 0.040 | _ | 1.02 | _ | MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 # 14.6 44-Lead Quad Flat Pack (QFP) (Case 824A-01) # **Section 15. Ordering Information** #### 15.1 Contents | 15.2 | Introduction | |------|----------------------------------| | 15.3 | MCU Ordering Forms | | 15.4 | Application Program Media142 | | 15.5 | ROM Program Verification | | 15.6 | ROM Verification Units (RVUs)143 | #### 15.2 Introduction This section contains instructions for ordering custom-masked read-only memory (ROM) microcontroller units (MCU). ### 15.3 MCU Ordering Forms To initiate an order for a ROM-based MCU, first obtain the current ordering form for the MCU from a Motorola representative. Submit these items when ordering MCUs: - A current MCU ordering form that is **completely filled out** (Contact your Motorola sales office for assistance.) - A copy of the customer specification if the customer specification deviates from the Motorola specification for the MCU. - Customer's application program on one of the media listed in 15.4 Application Program Media. MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 ### 15.4 Application Program Media Please deliver the application program to Motorola in one of these media: - Macintosh<sup>®(1)</sup> 3-1/2-inch diskette (double-sided 800 K or double-sided high-density 1.4 M) - MS-DOS<sup>®(2)</sup> or PC-DOS<sup>TM(3)</sup> 3-1/2-inch diskette (double-sided 720 K or double-sided high-density 1.44 M) - MS-DOS<sup>®</sup> or PC-DOS<sup>™</sup> 5-1/4-inch diskette (double-sided double-density 360 K or double-sided high-density 1.2 M) Use positive logic for data and addresses. When submitting the application program on a diskette, clearly label the diskette with this information: - Customer name - Customer part number - Project or product name - File name of object code - Date - Name of operating system that formatted diskette - Formatted capacity of diskette On diskettes, the application program must be in Motorola's S-record format (S1 and S9 records), a character-based object file format generated by M6805 cross assemblers and linkers. Begin the application program at the first user ROM location. Program addresses must correspond exactly to the available on-chip user ROM addresses as shown in the memory map. Write \$00 in all non-user ROM locations or leave all non-user ROM locations blank. Refer to the current MCU ordering form for additional requirements. Motorola may request pattern re-submission if non-user areas contain any non-zero code. <sup>1.</sup> Macintosh is a registered trademark of Apple Computer, Inc. <sup>2.</sup> MS-DOS is a registered trademark of Microsoft Corporation. <sup>3.</sup> PC-DOS is a trademark of International Business Machines Corporation. If the memory map has two user ROM areas with the same addresses, then write the two areas in separate files on the diskette. Label the diskette with both filenames. In addition to the object code, a file containing the source code can be included. Motorola keeps this code confidential and uses it only to expedite ROM pattern generation in case of any difficulty with the object code. Label the diskette with the filename of the source code. ### 15.5 ROM Program Verification The primary use for the on-chip ROM is to hold the customer's application program. The customer develops and debugs the application program and then submits the MCU order along with the application program. Motorola inputs the customer's application program code into a computer program that generates a listing verify file. The listing verify file represents the memory map of the MCU. The listing verify file contains the user ROM code and may also contain non-user ROM code, such as self-check code. Motorola sends the customer a computer printout of the listing verify file along with a listing verify form. To aid the customer in checking the listing verify file, Motorola will program the listing verify file into customer-supplied blank preformatted Macintosh or DOS disks. All original pattern media are filed for contractual purposes and are not returned. Check the listing verify file thoroughly, then complete and sign the listing verify form and return the listing verify form to Motorola. The signed listing verify form constitutes the contractual agreement for the creation of the custom mask. ### 15.6 ROM Verification Units (RVUs) After receiving the signed listing verify form, Motorola manufactures a custom photographic mask. The mask contains the customer's application program and is used to process silicon wafers. The MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 ### **Ordering Information** application program cannot be changed after the manufacture of the mask begins. Motorola then produces 10 MCUs, called RVUs, and sends the RVUs to the customer. RVUs are usually packaged in unmarked ceramic and tested to 5 Vdc at room temperature. RVUs are not tested to environmental extremes because their sole purpose is to demonstrate that the customer's user ROM pattern was properly implemented. The 10 RVUs are free of charge with the minimum order quantity. These units are not to be used for qualification or production. RVUs are not guaranteed by Motorola Quality Assurance. # Appendix A. MC68HCL05C8A #### A.1 Contents | A.2 | Introduction145 | |-----|-------------------------------------------------| | A.3 | Low-Power Operating Temperature Range | | A.4 | 2.5-V to 3.6-V DC Electrical Characteristics146 | | A.5 | 1.8-V to 2.4-V DC Electrical Characteristics146 | | A.6 | Low-Power Supply Current147 | #### A.2 Introduction This appendix introduces the MC68HCL05C8A, a low-power version of the MC68HC05C8A. The technical data applying to the MC68HC05C8A applies to the MC68HCL05C8A with the exceptions given here. ### A.3 Low-Power Operating Temperature Range The follow data replaces the corresponding data found in **13.4 Operating Temperature Range**. | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------|----------------|----------------------------------------------|------| | Operating temperature range <sup>(1)</sup> MC68HCL05C8AP, FN, B, FB | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>0 to +70 | °C | P = Plastic dual in-line package (PDIP) FN = Plastic-leaded chip carrier (PLCC) B = Shrink dual in-line package (SDIP) FB = Quad flat pack (QFP) MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** ### A.4 2.5-V to 3.6-V DC Electrical Characteristics | Characteristic | Symbol | Min <sup>(1)</sup> | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------|-----|-------------|------| | Output high voltage $(I_{Load} = -0.2 \text{ mA}) \text{ PA7-PA0}, \text{ PB7-PB0}, \text{ PC6-PC0}, \text{ TCMP}$ $(I_{Load} = -0.4 \text{ mA}) \text{ PD4-PD1}$ $(I_{Load} = -1.5 \text{ mA}) \text{ PC7}$ | V <sub>ОН</sub> | $V_{DD} - 0.3$<br>$V_{DD} - 0.3$<br>$V_{DD} - 0.3$ | | _<br>_<br>_ | V | | Output low voltage (I <sub>Load</sub> = 0.4 mA) PA7–PA0, PB7–PB0, PC6–PC0, PD4–PD1, TCMP (I <sub>Load</sub> = 5.0 mA) PC7 | V <sub>OL</sub> | | _ | 0.3<br>0.3 | V | | Input pullup current PB7–PB0 (with pullup) | In | 40 | 160 | 300 | μА | <sup>1.</sup> $V_{DD} = 2.5-3.6 \text{ Vdc}$ ### A.5 1.8-V to 2.4-V DC Electrical Characteristics | Characteristic | Symbol | Min <sup>(1)</sup> | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------|-----|-------------|------| | Output high voltage $(I_{Load} = -0.1 \text{ mA}) \text{ PA7-PA0}, \text{ PB7-PB0}, \text{ PC6-PC0}, \text{ TCMP}$ $(I_{Load} = -0.2 \text{ mA}) \text{ PD4-PD1}$ $(I_{Load} = -0.75 \text{ mA}) \text{ PC7}$ | V <sub>ОН</sub> | $V_{DD} - 0.3$<br>$V_{DD} - 0.3$<br>$V_{DD} - 0.3$ | | _<br>_<br>_ | V | | Output low voltage (I <sub>Load</sub> = 0.2 mA) PA7–PA0, PB7–PB0, PC6–PC0, PD4–PD1, TCMP (I <sub>Load</sub> = 2.0 mA) PC7 | V <sub>OL</sub> | | _ | 0.3<br>0.3 | V | | Input pullup current PB7-PB0 (with pullup) | I <sub>In</sub> | 15 | 110 | 200 | μΑ | <sup>1.</sup> $V_{DD} = 2.5-3.6 \text{ Vdc}$ ### **A.6 Low-Power Supply Current** | Characteristic <sup>(1)</sup> | Symbol | Min | Тур <sup>(1)</sup> | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|--------------------|--------------------------|----------------------| | Supply current (4.5–5.5 Vdc @ f <sub>Bus</sub> = 2.1 MHz) Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> 25°C 0°C to +70°C (standard) | I <sub>DD</sub> | _<br>_<br>_ | 3.50<br>1.6<br>1 | 4.25<br>2.25<br>15<br>25 | mA<br>mA<br>μA<br>μA | | Supply current (2.4–3.6 Vdc @ f <sub>Bus</sub> = 1.0 MHz) Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> 25°C 0°C to +70° C (standard) | I <sub>DD</sub> | _<br>_<br>_ | 1.00<br>0.7<br>1 | 1.4<br>1.0<br>5<br>10 | mA<br>mA<br>μA<br>μA | | Supply current (2.5–3.6 Vdc @ f <sub>Bus</sub> = 500 kHz) Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> 25°C 0°C to +70°C (standard) | I <sub>DD</sub> | | 500<br>300<br>1 | 750<br>500<br>5<br>10 | μΑ<br>μΑ<br>μΑ<br>μΑ | | Supply current (1.8–2.4 Vdc @ f <sub>Bus</sub> = 500 kHz) Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> 25°C 0°C to +70°C (standard) | I <sub>DD</sub> | _<br>_<br>_ | 300<br>250<br>1 | 600<br>400<br>2<br>5 | μΑ<br>μΑ<br>μΑ<br>μΑ | <sup>1.</sup> Typical values reflect measurements taken on average processed devices at the midpoint of voltage range, 25°C only. <sup>2.</sup> Run (operating) $I_{DD}$ measured using external square wave clock source; all I/O pins configured as inputs, Port B = $V_{DD}$ , all other inputs $V_{IL}$ = 0.2 V, $V_{IH}$ = $V_{DD}$ –0.2 V; no DC loads; less than 50 pF on all outputs; $C_L$ = 20 pF on OSC2 <sup>3.</sup> Wait $I_{DD}$ measured using external square wave clock source; all I/O pins configured as inputs, Port B = $V_{DD}$ , all other inputs $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD} - 0.2 \text{ V}$ ; no DC loads; less than 50 pF on all outputs; $C_L = 20 \text{ pF}$ on OSC2. Wait $I_{DD}$ is affected linearly by the OSC2 capacitance. <sup>4.</sup> Stop $I_{DD}$ measured with OSC1 = 0.2 V; all I/O pins configured as inputs, Port B = $V_{DD}$ , all other inputs $V_{IL}$ = 0.2 V, $V_{IH} = V_{DD} - 0.2$ V # Appendix B. MC68HSC05C8A #### **B.1 Contents** | B.2 | Introduction149 | |-----|-------------------------------------------| | B.3 | High-Speed Operating Temperature Range149 | | B.4 | DC Electrical Characteristics | | B.5 | 4.5-V to 5.5-V Control Timing | | B.6 | 2.4-V to 3.6-V Control Timing | | B.7 | 4.5-V to 5.5-V High-Speed SPI Timing153 | | B.8 | 2.4-V to 3.6-V High-Speed SPI Timing | #### **B.2 Introduction** This appendix introduces the MC68HSC05C8A, a high-speed version of the MC68HC05C8A. The technical data applying to the MC68HC05C8A applies to the MC68HSC05C8A with the exceptions given here. ## **B.3 High-Speed Operating Temperature Range** The follow data replaces the corresponding data found in **13.4 Operating Temperature Range**. | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------|------| | Operating temperature range <sup>(1)</sup> MC68HSC05C8AP, FN, B, FB MC68HSC05C8CP, CFN, CB, CFB | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>0 to +70<br>–40 to +85 | °C | P = Plastic dual in-line package (PDIP) FN = Plastic-leaded chip carrier (PLCC) B = Shrink dual in-line package (SDIP) FB = Quad flat pack (QFP) MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** #### **B.4 DC Electrical Characteristics** The data in 13.7 5.0-V DC Electrical Characteristics and 13.8 3.3-V DC Electrical Characteristics applies to the MC68HSC05C8A with the exceptions given here. | Characteristic <sup>(1)</sup> | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|------------------------|--------------------------------|----------------------------| | Supply current (4.5–5.5 Vdc @ f <sub>BUS</sub> = 4.0 MHz) Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> 25°C 0°C to 70°C (Standard) –40°C to 125°C (Standard) | I <sub>DD</sub> | _<br>_<br>_<br>_ | 7.00<br>2.00<br>1<br>— | 11.0<br>6.50<br>20<br>40<br>50 | mA<br>mA<br>μA<br>μA<br>μA | | Supply Current (2.4–3.6 Vdc @ f <sub>BUS</sub> = 2.0 MHz) Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> 25°C 0°C to 70°C (standard) -40°C to 125°C (standard) | I <sub>DD</sub> | _<br>_<br>_<br>_<br>_ | 2.50<br>1.00<br>1<br>— | 4.00<br>2.00<br>8<br>16<br>20 | mA<br>mA<br>μΑ<br>μΑ<br>μΑ | | Input pullup current (V <sub>DD</sub> = 4.5–5.5 V) PB7–PB0 (with pullup) | I <sub>In</sub> | 175 | 385 | 750 | μΑ | | Input pullup current (V <sub>DD</sub> = 2.4–3.6 V) PB7–PB0 (with pullup) | I <sub>In</sub> | 50 | 160 | 350 | μΑ | <sup>1.</sup> Typical values reflect measurements taken on average processed devices at the midpoint of voltage range, 25°C only. <sup>2.</sup> Run (operating) $I_{DD}$ measured using external square wave clock source; all I/O pins configured as inputs, Port B = $V_{DD}$ , all other inputs $V_{IL}$ = 0.2 V, $V_{IH}$ = $V_{DD}$ -0.2 V; no DC loads; less than 50 pF on all outputs; $C_L = 20 \text{ pF on OSC2}$ <sup>O<sub>L</sub> = 20 pF on OSG2 3. Wait I<sub>DD</sub> measured using external square wave clock source; all I/O pins configured as inputs, Port B = V<sub>DD</sub>, all other inputs V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub> -0.2 V; no DC loads; less than 50 pF on all outputs; C<sub>L</sub> = 20 pF on OSC2. Wait I<sub>DD</sub> is affected linearly by the OSC2 capacitance. 4. Stop I<sub>DD</sub> measured with OSC1 = 0.2 V; all I/O pins configured as inputs, Port B = V<sub>DD</sub>, all other inputs V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub> -0.2 V</sup> ### B.5 4.5-V to 5.5-V Control Timing The data in 13.9 5.0-V Control Timing applies to the MC68HSC05C8A with the exceptions given here. | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------|-------------|--------------------------------------| | Oscillator frequency<br>Crystal<br>External Clock | fosc | —<br>dc | 8.2<br>8.2 | MHz | | Internal operating frequency (f <sub>OSC</sub> ÷ 2) Crystal External clock | f <sub>OP</sub> | —<br>dc | 4.1<br>4.1 | MHz | | Cycle time | t <sub>CYC</sub> | 244 | _ | ns | | Crystal oscillator startup time | t <sub>OXOV</sub> | | 100 | ms | | Stop recovery startup time | t <sub>ILCH</sub> | | 100 | ms | | RESET pulse width | t <sub>RL</sub> | 1.5 | _ | t <sub>CYC</sub> | | Timer Resolution <sup>(1)</sup> Input capture pulse width Input capture pulse width | t <sub>RESL</sub><br>t <sub>TH</sub> or t <sub>TL</sub><br>t <sub>THTL</sub> | 4.0<br>64<br>(2) | _<br>_<br>_ | t <sub>CYC</sub> ns t <sub>CYC</sub> | | Interrupt pulse width low (edge-triggered) | t <sub>ILIH</sub> | 64 | _ | ns | | Interrupt pulse period | t <sub>ILIL</sub> | (3) | _ | t <sub>CYC</sub> | | OSC1 pulse width | t <sub>OH</sub> or t <sub>OL</sub> | 50 | _ | ns | <sup>1.</sup> Because a 2-bit prescaler in the timer must count four internal cycles (t<sub>CYC</sub>), this is the limiting minimum factor in determining the timer resolution. <sup>2.</sup> The minimum period t<sub>TLTL</sub> should not be less than the number of cycle times it takes to execute the capture interrupt service routine plus 24 $t_{CYC}$ . 3. The minimum $t_{ILIL}$ should not be less than the number of cycle times it takes to execute the interrupt service routine plus <sup>19</sup> t<sub>CYC</sub>. ### B.6 2.4-V to 3.6-V Control Timing The data in 13.10 3.3-V Control Timing applies to the MC68HSC05C8A with the exceptions given here. | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------|-------------|--------------------------------------| | Oscillator frequency Crystal External clock | fosc | —<br>dc | 4.2<br>4.2 | MHz | | Internal operating frequency (f <sub>OSC</sub> ÷ 2) Crystal External clock | f <sub>OP</sub> | —<br>dc | 2.1<br>2.1 | MHz | | Cycle time | t <sub>CYC</sub> | 480 | _ | ns | | Crystal oscillator startup time | t <sub>OXOV</sub> | | 100 | ms | | Stop recovery startup time | t <sub>ILCH</sub> | | 100 | ms | | RESET pulse width | t <sub>RL</sub> | 1.5 | _ | t <sub>CYC</sub> | | Timer Resolution <sup>(1)</sup> Input capture pulse width Input capture pulse width | t <sub>RESL</sub> t <sub>TH</sub> or t <sub>TL</sub> t <sub>THTL</sub> | 4.0<br>125<br>(2) | _<br>_<br>_ | t <sub>CYC</sub> ns t <sub>CYC</sub> | | Interrupt pulse width low (edge-triggered) | t <sub>ILIH</sub> | 125 | _ | ns | | Interrupt pulse period | t <sub>ILIL</sub> | (3) | _ | t <sub>CYC</sub> | | OSC1 pulse width | t <sub>OH</sub> or t <sub>OL</sub> | 90 | _ | ns | <sup>1.</sup> Because a 2-bit prescaler in the timer must count four internal cycles (t<sub>CYC</sub>), this is the limiting minimum factor in determining the timer resolution. <sup>2.</sup> The minimum period t<sub>TLTL</sub> should not be less than the number of cycle times it takes to execute the capture interrupt service routine plus 24 $t_{CYC}$ . 3. The minimum $t_{ILIL}$ should not be less than the number of cycle times it takes to execute the interrupt service routine plus <sup>19</sup> t<sub>CYC</sub>. ## B.7 4.5-V to 5.5-V High-Speed SPI Timing The data in 13.11 5.0-V Serial Peripheral Interface Timing applies to the MC68HSC05C8A with the exceptions given here. | Num | Characteristic | Symbol | Min | Max | Unit | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|------------|------------------------| | | Operating frequency Master Slave | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub> | dc<br>dc | 0.5<br>4.1 | f <sub>OP</sub><br>MHz | | 1 | Cycle time Master Slave | t <sub>CYC(M)</sub><br>t <sub>CYC(S)</sub> | 2.0<br>244 | 11 | t <sub>CYC</sub> | | 2 | Enable lead time Master Slave | t <sub>Lead(M)</sub><br>t <sub>Lead(S)</sub> | (1)<br>122 | | ns<br>ns | | 3 | Enable lag time Master Slave | t <sub>Lag(M)</sub><br>t <sub>Lag(S)</sub> | (1)<br>366 | 11 | ns<br>ns | | 4 | Clock (SCK) high time<br>Master<br>Slave | tw(sckh)m<br>tw(sckh)s | 166<br>93 | 11 | ns<br>ns | | 5 | Clock (SCK) low time<br>Master<br>Slave | t <sub>W(SCKL)M</sub> | 166<br>93 | | ns<br>ns | | 6 | Data setup time (inputs) Master Slave | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub> | 49<br>49 | | ns<br>ns | | 7 | Data hold time (inputs) Master Slave | t <sub>H(M)</sub><br>t <sub>H(S)</sub> | 49<br>49 | | ns<br>ns | | 8 | Slave access time (time to data active from high-impedance state) | t <sub>A</sub> | 0 | 61 | ns | | 9 | Slave disable time (hold time to high-impedance state) | t <sub>DIS</sub> | _ | 122 | ns | | 10 | Data valid Master (before capture edge) Slave (after enable edge) <sup>(2)</sup> | $t_{V(M)} \ t_{V(S)}$ | 0.25 | —<br>122 | t <sub>CYC(M)</sub> ns | | 11 | Data hold time (outputs) Master (after capture edge) Slave (After Enable Edge) | t <sub>HO(M)</sub><br>t <sub>HO(S)</sub> | 0.25<br>0 | | t <sub>CYC(M)</sub> ns | | 12 | Rise time (20% $V_{DD}$ to 70% $V_{DD}$ , $C_{L}$ = 200 pF)<br>SPI outputs (SCK, MOSI, and MISO)<br>SPI inputs (SCK, MOSI, MISO, and SS) | t <sub>RM</sub><br>t <sub>RS</sub> | _ | 50<br>1.0 | ns<br>µs | | 13 | Fall time (70% $V_{DD}$ to 20% $V_{DD}$ , $C_L = 200 \text{ pF}$ )<br>SPI outputs (SCK, MOSI, and MISO)<br>SPI inputs (SCK, MOSI, MISO, and SS) | t <sub>FM</sub><br>t <sub>FS</sub> | _ | 50<br>1.0 | ns<br>µs | <sup>1.</sup> Signal production depends on software. MC68HC05C8A • MC68HCL05C8A • MC68HSC05C8A — Rev. 5.0 **Technical Data** <sup>2.</sup> Assumes 200 pF load on all SPI pins. ## B.8 2.4-V to 3.6-V High-Speed SPI Timing The data in 13.12 3.3-V Serial Peripheral Interface Timing applies to the MC68HSC05C8A with the exceptions given in the following table. | Num | Characteristic | Symbol | Min | Max | Unit | |-----|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|------------|------------------------| | | Operating frequency Master Slave | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub> | dc<br>dc | 0.5<br>2.1 | f <sub>OP</sub><br>MHz | | 1 | Cycle time Master Slave | t <sub>CYC(M)</sub> t <sub>CYC(S)</sub> | 2.0<br>480 | 11 | t <sub>CYC</sub> | | 2 | Enable lead time<br>Master<br>Slave | t <sub>Lead(M)</sub><br>t <sub>Lead(S)</sub> | (1)<br>240 | _ | ns<br>ns | | 3 | Enable lag time<br>Master<br>Slave | t <sub>Lag(M)</sub><br>t <sub>Lag(S)</sub> | (1)<br>720 | _ | ns<br>ns | | 4 | Clock (SCK) High Time<br>Master<br>Slave | tw(sckh)m<br>tw(sckh)s | 340<br>190 | | ns<br>ns | | 5 | Clock (SCK) low time<br>Master<br>Slave | t <sub>W(SCKL)M</sub> | 340<br>190 | | ns<br>ns | | 6 | Data setup time (Inputs) Master Slave | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub> | 100<br>100 | | ns<br>ns | | 7 | Data hold time (Inputs) Master Slave | t <sub>H(M)</sub> | 100<br>100 | _ | ns<br>ns | | 8 | Slave access time (time to data active from high-impedance state) | t <sub>A</sub> | 0 | 120 | ns | | 9 | Slave disable time (hold time to high-impedance state) | t <sub>DIS</sub> | _ | 240 | ns | | 10 | Data Master (before capture edge) Slave (after enable edge) <sup>(2)</sup> | $t_{V(M)} \ t_{V(S)}$ | 0.25<br>— | _<br>240 | t <sub>CYC(M)</sub> ns | | 11 | Data Hold Time (outputs) Master (after capture edge) Slave (after enable edge) | t <sub>HO(M)</sub> | 0.25<br>0 | _ | t <sub>CYC(M)</sub> ns | | 12 | Rise time (20% $V_{DD}$ to 70% $V_{DD}$ , $C_L$ = 200 pF)<br>SPI outputs (SCK, MOSI, and MISO)<br>SPI inputs (SCK, MOSI, MISO, and SS) | t <sub>RM</sub><br>t <sub>RS</sub> | _ | 100<br>2.0 | ns<br>μs | | 13 | Fall time (70% $V_{DD}$ to 20% $V_{DD}$ , $C_L$ = 200 pF)<br>SPI outputs (SCK, MOSI, and MISO)<br>SPI inputs (SCK, MOSI, MISO, and SS) | t <sub>FM</sub> | _ | 100<br>2.0 | ns<br>µs | <sup>1.</sup> Signal production depends on software. <sup>2.</sup> Assumes 20 pF load on all SPI pins. # Appendix C. M68HC05Cx Family Feature Comparisons Refer to **Table C-1** for a comparison of the features for all the M68HC05C Family members. ### Table C-1. M68HC05Cx Feature Comparison | · | _ | C4 | C4A | 705C4A | C8 | C8A | 705C8 | 705C8A | C12 | C12A | C9 | C9A | 705C9 | 705C9A | |--------------------------------|-----------------------------|------------------------|--------------------------|-------------------------------|---------------------------|------------------------|------------------------------|--------------------------------------------------|------------------------|------------------------|--------------------------------|--------------------------------|--------------------------------|-------------------------------------------------| | USER | ROM | 4160 | 4160 | _ | 7744 | 7744 | _ | ı | 12,096 | 12,096 | 15,760-15,936 | 15,760-15,936 | _ | _ | | USER | EPROM | _ | _ | 4160 | _ | _ | 7596–7740 | 7596–7740 | _ | _ | _ | _ | 15,760–15,936 | 12,096–15,93 | | SECU | | NO | YES | YES | NO | YES | YES | YES | NO | YES | NO | YES | NO | YES | | OP1<br>REGI<br>(IRQ/ | AM | 176 | 176 | 176 | 176 | 176 | 176–304 | 176–304 | 176 | 176 | 176–352 | 176–352 | 176–352 | 176–352 | | | TION<br>STER<br>RAM/<br>EC) | NO | NO | \$1FDF<br>(IRQ/SEC) | NO | NO | \$1FDF<br>(IRQ/RAM/<br>SEC) | \$1FDF<br>(IRQ/RAM/SEC) | NO | NO | \$3FDF<br>(IRQ/RAM) | \$3FDF<br>(IRQ/RAM) | \$3FDF<br>(IRQ/RAM) | \$3FDF<br>(IRQ/RAM) | | MASK C | | NO | NO | \$1FF0-1 | NO | NO | NO | \$1FF0-1 | NO | NO | NO | NO | NO | \$3FF0-1 | | POF<br>KEYS<br>(PULI<br>INTERI | SCAN<br>LUP/ | NO | YES<br>MASK<br>OPTION | YES<br>MOR<br>SELECT-<br>ABLE | NO | YES<br>MASK<br>OPTION | NO | YES<br>MOR<br>SELECTABLE | YES<br>MASK<br>OPTION | YES<br>MASK<br>OPTION | NO | YES<br>MASK<br>OPTION | NO | YES<br>MOR<br>SELECTABLI | | PC7 D | DRIVE | STANDARD | HIGH<br>CURRENT | HIGH<br>CURRENT | STANDARD | HIGH<br>CURRENT | STANDARD | HIGH<br>CURRENT | HIGH<br>CURRENT | HIGH<br>CURRENT | STANDARD | HIGH<br>CURRENT | STANDARD | HIGH<br>CURRENT | | PC7 D POR | RT D | PD7, 5-0<br>INPUT ONLY | PD7, 5-0<br>INPUT ONLY | PD7, 5–0<br>INPUT ONLY | PD7, 5–0<br>INPUT<br>ONLY | PD7, 5–0<br>INPUT ONLY | PD7, 5–0<br>INPUT ONLY | PD7, 5-0<br>INPUT ONLY | PD7, 5-0<br>INPUT ONLY | PD7, 5–0<br>INPUT ONLY | PD7, 5-0<br>BIDIREC-<br>TIONAL | PD7, 5-0<br>BIDIREC-<br>TIONAL | PD7, 5-0<br>BIDIREC-<br>TIONAL | PD7, 5–0<br>BIDIRECTION. | | 3 00 | OP | NO | YES | YES | NO | YES | YES | TWO TYPES | YES | YES | YES | YES | YES | TWO TYPES | | | NABLE | 1 | MASK<br>OPTION | MOR | _ | MASK<br>OPTION | SOFTWARE | SOFTWARE+<br>MOR | MASK<br>OPTION | MASK<br>OPTION | SOFTWARE | SOFTWARE | SOFTWARE | SOFTWARE<br>MOR | | COP TIN | MEOUT | - | 64 ms<br>(@4 MHz<br>osc) | 64 ms<br>(@4 MHz osc) | _ | 64 ms<br>(@4 MHz osc) | SOFTWARE<br>SELECTABLE | SOFTWARE+<br>MOR<br>SELECTABLE | 64 ms<br>(@4 MHz osc) | 64 ms<br>(@4MHz osc) | SOFTWARE<br>SELECTABLE | SOFTWARE<br>SELECTABLE | SOFTWARE<br>SELECTABLE | SOFTWARE-<br>MOR<br>SELECTABLI | | COP C | CLEAR | _ | CLR \$1FF0 | CLR \$1FF0 | _ | CLR \$1FF0 | WRITE \$55/\$AA<br>TO \$001D | WRITE \$55/\$AA<br>TO \$001D<br>OR<br>CLR \$1FF0 | CLR \$3FF0 | CLR \$3FF0 | WRITE \$55/\$AA<br>TO \$001D | WRITE \$55/\$AA<br>TO \$001D | WRITE \$55/\$AA<br>TO \$001D | WRITE \$55/\$A<br>TO \$001D<br>OR<br>CLR \$3FF0 | | | - | NO | NO | NO | NO | NO | YES | YES | NO | NO | YES | YES | YES | YES<br>(C9A MODE) | | CLC MONI | | NO | NO | NO | NO | NO | COP/CLOCK<br>MONITOR | PROGRAM-<br>MABLE<br>COP/CLOCK<br>MONITOR | NO | NO | POR/COP/<br>CLOCK<br>MONITOR | POR/COP/<br>CLOCK<br>MONITOR | POR/COP/<br>CLOCK<br>MONITOR | POR/C9A CO<br>CLOCK<br>MONITOR | | STOP D | ISABLE | NO | MASK<br>OPTION | NO | NO | MASK<br>OPTION | NO | NO | MASK<br>OPTION | MASK<br>OPTION | NO | NO | NO | MOR<br>SELECTABL<br>(C12A MODE | - 1. The expanded RAM map (from \$30-\$4F and \$100-\$15F) available on the OTP devices MC68HC705C8 and MC68HC705C8A is not available on the ROM devices MC68HC05C8 and MC68HC05C8A. - 2. The programmable COP available on the MC68HC705C8 and MC68HC705C8A is not available on the MC68HC05C8A. For ROM compatibility, use the non-programmable COP. #### **HOW TO REACH US:** #### **USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447 #### JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu Minato-ku, Tokyo 106-8573 Japan 81-3-3440-3569 #### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334 #### **TECHNICAL INFORMATION CENTER:** 1-800-521-6274 HOME PAGE: http://www.motorola.com/semiconductors Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2002