- 58-MHz Max Clock Rate - Ideal for Waveform Generation and High-Performance State Machine Applications - 6-Bit Internal Binary Counter - 8-Bit Internal State Register - Programmable Clock Polarity - Outputs Programmable for Registered or Combinational Operation - 6-Bit Counter Simplifies Logic Equation Development in State Machine Designs - Programmable Output Enable # description The TIBPSG507AC is a 13 × 80 × 8 Programmable Sequence Generator (PSG) that offers the system designer unprecedented flexibility in a high-performance field-programmable logic device. Applications such as waveform generators, state machines, dividers, timers, and simple logic reduction are all possible with the PSG. By utilizing the building complex timing controllers. The binary counter also simplifies logic equation development in state machine and waveform generator applications. The TIBPSG507AC contains 80 product (AND) terms, a 6-bit binary counter with control logic, eight S/R state holding registers and eight outputs. The eight outputs can be individually programmed for either registered or combinational operation. The block input is fuse programmable for either positive- or negative-edge operation. FK OR FN PACKAGE (TOP VIEW) NC - No internal connection The 6-bit binary counter is controlled by a synchronous-clear and a count/hold function. Each control function has a nonregistered and registered option. When either SCLR0 or SCLR1 is taken high, the counter resets to zero on the next active slock edge. When either CNT/HLD0 or CNT/HLD1 is taken high, the counter is held at the present count and is not allowed to advance on the active clock edge. The SCLR function overrides the CNT/HLD feature when both lines are simultaneously high. Clock polarity is programmable through the clock polarity fuse. Leaving this fuse intact selects positive-edge triggering. Negative-edge triggering is selected by blowing this fuse. Pin 17 functions as an input and/or an output enable. When the output enable fuse is intact, all outputs are always enabled allowing pin 17 to be used strictly as an input. Blowing the output enable fuse lets pin 17 function as an output enable and an input. In this mode, the outputs are enabled when pin 17 is low and are in a high-impedance state when pin 17 is high. SRPS002D - D3029, MAY 1987 - REVISED NOVEMBER 1995 # description (continued) The eight outputs can be individually programmed for combinational operation by blowing the output multiplexer fuse. After power up, the device must be initialized to the desired state. When the output multiplexer fuse is left intact, registered operation is selected. The TIBPSG507AC is characterized for operation from 0°C to 75°C. #### 6-BIT COUNTER CONTROL FUNCTION TABLE (see Note 1) | CNT/HLD1 | CNT/HLD0 | SCLR1 | SCLR0 | CPERATION | |----------|----------|-------|-------|-------------------| | L | L | L | L | cou. te active | | X | Х | Х | Н | synchronous clear | | X | X | Н | X | synchronous clear | | X | Н | L | L | hold counter | | Н | Х | L | L | hold counter | NOTE 1: When all fuses are blown on a product line (AND), it so 'tpu' will be high. When all fuses are blown on a sum line (OR), its output will be loc. 'An product and sum terms are low on devices with fuses intact. #### S/R FUNCTION TABLE (see Note 2) | CLK POLARITY FUSE | CLK | S | R | STATE REGISTER | |-------------------|----------|---|---|--------------------| | INTACT | 1 | L | L | Q <sub>0</sub> | | INTACT | 1 | L | Н | L | | INTACT | 1 | Н | L | Н | | INTACT | <b>^</b> | Н | Н | INDET <sup>†</sup> | | BLOWN | | L | L | Q <sub>0</sub> | | BLOWN | <b>/</b> | L | Н | L | | BLOWN | | Н | L | Н | | BLOWN | ) ↓ | Н | Н | INDET <sup>†</sup> | <sup>†</sup> Output state is indeterminate NOTE 2: After power up, the usivice must be initialized to its desired state. Q<sub>0</sub> is the state of the S/R register befrie the active clock edge. ### functional block diagram (positive logic) CLK -State Registe's > C1 ≥1 **Binary Counter** 80 x 38 CTR 6 18 G2 18 1CT = 0 & 54 x 80 6 x ⊳ Ć0 – C5 > C1/2,3+6 G3 1CT = 0 8 x ⊳ 8 > C1 80/ 8 8 x 18 13 x ⊳ I0 - I11 1R **Output Cell** 13/ I12/OE > C1 8 8 x – Q0 **–** Q7 18 1R G1 +ΕN # logic diagram (positive logic) # 'OR" Term Number 1 MUX 8 Q0 7362 MUX <sup>9</sup> Q1 7363 \_\_\_\_ Q2 5 G1 7364 MUX 11 Q3 7365 MUX <sup>13</sup> Q4 1S >C1 1R 7366 MUX 14 Q5 7367 MUX 15 Q6 7368 16 Q7 All inputs to AND gates, exclusive-OR gates, and multiplexers with a blown link assume the logic-1 state. All OR gate inputs with a blown link assume the logic-0 state. TIBPSG507AC 13 $\times$ 80 $\times$ 8 PROGRAMMABLE SEQUENCE GENERATOR SRPS002D - D3029, MAY 1987 - REVISED NOVEMBER 1995 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note 3) | <br>7 V | |-------------------------------------------------|-----------------| | Input voltage (see Note 3) | | | Voltage applied to disabled output (see Note 3) | <br>5.5 V | | Operating free-air temperature range | <br>0°C to 75°C | | Storage temperature range | | NOTE 3: These ratings apply except for programming pins during a programming cycle or during the diagnostic mode. # recommended operating conditions | | | | MIN | NOM | MAX | UNIT | | |----------------------|------------------------------------------------------|-------------------------------------|------|-----|------|------|--| | VCC | Supply voltage | | 4.75 | 5 | 5.25 | V | | | VIH | High-level input voltage | | 2 | | 5.5 | V | | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | V | | | IOH | High-level output current | | | | -3.2 | mA | | | loL | Low-level output current | 4/1 | | | 16 | mA | | | | Dulas duration | Clock high | 6 | | | 20 | | | t <sub>W</sub> Pulse | Pulse duration | Clock low | 6 | | | ns | | | | | Input or feedback to S/R↑ inputs | 12 | | | | | | | Setup time before CLK active transition <sup>†</sup> | Input or feed 'ac', το S/R↓ inputs‡ | 19 | | | ] | | | t <sub>su</sub> | Setup time before CLN active transition | Input or feedback to SCLR0 | 20 | | | ns | | | | | Input or fedback to CNT/HLD0 | 25 | | | | | | | | Input c. feequack at S/R inputs | 0 | | | | | | th | Hold time after CLK active transition <sup>†</sup> | Input or redback at SCLR0 | 0 | | | ns | | | | | Input or feedback at CNT/HLD0 | 0 | | | | | | TA | Operating free-air temperature | | 0 | 25 | 75 | °C | | | | | | | | | | | <sup>†</sup> Internal setup and hold times, $t_{SU}$ feedback to SCLR1, feedback to $\overline{CNT}/HLD1$ ; $t_h$ feedback at SCLR1 and feedback at $\overline{CNT}/HLD1$ , are guaranteed by $t_{max}$ specifications. The active transition of $t_{max}$ determined by the programmed state of the CLK polarity fuse. ‡ See the OR term loading section and Figure 3. SRPS002D - D3029, MAY 1987 - REVISED NOVEMBER 1995 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | Mish | ı YP† | MAX | UNIT | |------------------|----------------------------|----------------------------|---------------|------|-------|-------|------| | VIK | V <sub>CC</sub> = 4.75 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | VOH | $V_{CC} = 4.75 V$ , | $I_{OH} = -3.2 \text{ mA}$ | | 7.4 | 3.2 | | V | | VOL | $V_{CC} = 4.75 V$ , | $I_{OL} = 16 \text{ mA}$ | | | 0.25 | 0.5 | V | | lozh | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 2.7 V | Ca | | | 20 | μΑ | | I <sub>OZL</sub> | V <sub>CC</sub> = 5.25 V, | $V_0 = 0.4 V$ | , 5 | | | -20 | μΑ | | lį | $V_{CC} = 5.25 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | | 0.1 | mA | | lін | $V_{CC} = 5.25 \text{ V},$ | V <sub>I</sub> = 2.7 V | | | | 20 | μΑ | | Iլլ | $V_{CC} = 5.25 \text{ V},$ | V <sub>I</sub> = 0.4 V | | | | -0.25 | mA | | I <sub>O</sub> ‡ | $V_{CC} = 5.25 V$ , | $V_0 = 0.5 V$ | | -30 | | -130 | mA | | Icc | $V_{CC} = 5.25 \text{ V},$ | See Note 4, | Outputs op an | | 156 | 210 | mA | | Ci | f = 1 MHz, | V <sub>I</sub> = 2 V | | | 7 | | pF | | Co | f = 1 MHz, | V <sub>O</sub> = 2 V | | | 11 | | pF | | C <sub>clk</sub> | f = 1 MHz, | V <sub>CLK</sub> = 2 V | | | 14 | | pF | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITION | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|--------------------|---------------------|-----|-----|-----|--------| | | 6-Bit counter with SCLR | 1 or CNT/HLD1 | | 58 | 65 | | | | 4 8 | 6-Bit counter with SCLR | 0 | | 40 | 55 | | NAL 1- | | f <sub>max</sub> § | 6-Bit counter with CNT/HLD0 | | | 33 | 50 | | MHz | | | With external feedback (see Figure 1) | | R1 = 300 $\Omega$ , | 45 | 60 | | | | t <sub>pd</sub> ¶ | CLK | Q (nunrugistered)# | R2 = 390 $\Omega$ , | 6 | | 25 | 20 | | | | Ç (*egiJtered) | See Figure 6 | 3 | | 10 | ns | | | I or Feedback | (nor egistered) | | 6 | | 20 | ns | | t <sub>en</sub> | OE↓ | Q | | 1 | 6 | 10 | ns | | t <sub>dis</sub> | ŌE↑ | Q | | 1 | 6 | 10 | ns | The active edge of CLK is determined by the programmed state of the CLK polarity fuse. # tpd CLK to Q (nonregistered) is the same of the clocked from the counter or state registered. NOTE 4: When the clock is programmed or negitive edge, then V<sub>I</sub> = 4.5 V. When the clock is programmed for positive edge, then V<sub>I</sub> = 0. <sup>†</sup> All typical values are at $V_{CC} = 5$ V, $T_A = 25$ °C. ‡ This parameter approximates $I_{OS}$ . The condition $V_{O} = 0.5$ V takes tester noise into account. Not more than one output should be shorted at a time and duration of the short circuit should and exceed one second. <sup>§</sup> See the f<sub>max</sub> calculations section. # f<sub>max</sub> calculations The following are the different speeds that can be achieved when using the TIBPSG50.7.C as a state machine. The way the 6-bit counter is controlled will largely determine the operating frequency of the state machine. $f_{max}$ for a 6-bit counter using SCLR1 or $\overline{CNT}/HLD1 = \frac{1}{t_{SU} + t_{pd}} \frac{1}{CLK \text{ to } C}$ where setup time $t_{SU}$ for input or feedback to the S/R inputs = 12 ns and propagation delay time $t_{pd}$ C'k to Q for the internal S/R registers = 5 ns (difference in $t_{pd}$ from CLK and feedback, 25 to 20). Thus: $$f_{max}$$ for this condition = $\frac{1}{(12+5)}$ ns = $\frac{1}{17}$ ns = 58 MHz $f_{max}$ for a 6-bit counter using SCLR0 for reset = $\frac{1}{t_{su} + t_{pd}}$ CLK is 2 where setup time $t_{su}$ for input or feedback to the SCLR0 inputs = 20 ns and propagation delay time $t_{pd}$ CLK to Q for the internal S/R registers = 5 ns (difference in $t_{pd}$ from CLK and feedback, 25 to 20) registers = 5 ns (difference in $$t_{pd}$$ from CLK and feedback, 25 to 20) Thus: $f_{max}$ for this condition = $\frac{1}{(20+5)}$ ns = $\frac{1}{25}$ ns = $\frac{1}{25}$ ns = $\frac{1}{25}$ ns $f_{max}$ for a 6-bit counter using $\overline{CNT}/HLD0$ for reset = $\frac{1}{t_{SU} + t_{pd}} \frac{1}{CLK \text{ to } Q}$ where setup time $t_{SU}$ for input or feedback to $\overline{\text{CNT}}/\text{HLD0} = 25 \text{ ns}$ and propagation delay time $t_{pd}$ CLK to Q for the internal S/R registers = 5 ns (difference in $t_{pd}$ from CLK and feedback, 25 to 20). Thus: $$f_{max}$$ for this condition = $\frac{1}{(25+5)}$ ns = $\frac{1}{20}$ ns = 33 MHz. # programming information Texas Instruments programmable logic devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers that are capable of programming Texas Instruments programmable logic is also uvailable, upon request, from the nearest TI sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. Figure 1. Timing Model ## glossary — timing model - tpd<sub>(1)</sub> Maximum time interval from the time a signal edge is received at any input pinds the time any logically affected combinational output pin delivers a response. - $t_{pd(2)}$ Maximum time interval from a positive edge on the clock input pin to data aclivery on the output pin corresponding to any output SR register. - Maximum time interval from the positive edge on the clock input pin to the response on any logically affected combinational configured output (at the pin), where date one is any internal SR register or counter bit. - t<sub>su(1)</sub> Minimum time interval that must be allowed between the data aggs on any dedicated input and the active clock edge on the clock input pin when data affects the S or R line of any output SR register. - t<sub>su(2)</sub> Minimum time interval that must be allowed between the data edge on any dedicated input and the active clock edge on the clock input pin when data affects the S or R line of any internal SR register. - t<sub>su(3)</sub> Minimum time interval that must be allowed between the data edge on any dedicated input and the active clock edge on the clock input pin only when en en gring data on the CNT/HLD0 line. - t<sub>su(4)</sub> Minimum time interval that must be allowed between the data edge on any dedicated input and the active clock edge on the clock input pin only when entering data on the SCLR0 line. - t<sub>min(1)</sub> Minimum clock period (or 1/[maximum frequency]) that the device will accommodate when using feedback from any internal SR register or cructer bit to feed the S or R line of any output SR register. - t<sub>min(2)</sub> Minimum clock period (or 1/[maximum frequericy]) that the device will accommodate when using feedback from any internal SR register to reed the S or R line of any internal SR register. - t<sub>min(3)</sub> Minimum clock period (or 1/[maximum frequency]) that the device will accommodate when using feedback from any internal SR register or counter bit to feed SCLR0 or CNT/HLD0. #### PARAMETE ? VAL'JES FOR TIMING MODEL | $t_{pd(1)} = 20 \text{ ns}$ | $t_{SU(1)} = 12 \text{ ns}^{\dagger}$ | $t_{min(1)} = 17 \text{ ns}$ | |-----------------------------|---------------------------------------|------------------------------| | $t_{pd(2)} = 10 \text{ ns}$ | t <sub>Su</sub> (2) - 12 ns† | $t_{min(2)} = 17 \text{ ns}$ | | $t_{pd(3)} = 25 \text{ ns}$ | su(3) = 25 ns | $t_{min(3)} = 25 \text{ ns}$ | | | $_{SU(4)}^{+} = 20 \text{ ns}$ | | ### INTERNAL NODE NUMBERS | SCLR0 | 25 | CNTHLD0 | 28 | P0-P7 | SET 31-38 | |-------|----------|---------|----------|-------|-------------| | SCLR1 | SET 26 | CNTHLD1 | SET 29 | | RESET 39-46 | | | RESET 27 | | RESET 30 | Q0-Q7 | RESET 47-54 | | | | C0-C5 | 55-60 | | | <sup>†</sup> Use t<sub>SU</sub> = 19 ns for applications where the setup time for S/R↓ inputs are required. # diagnostics A diagnostic mode is provided that allows the user to inspect the contents of the state egis ters. The following are step-by-step procedures required for the diagnostics. - Step 1. Disable all outputs by taking pin 17 (OE) high (see Note 5). - Step 2. Take pin 8 (Q0) to V<sub>IHH</sub> to enable the diagnostics test sequence. - Step 3. Apply appropriate levels of voltage to pins 11 (Q3), 13 (Q4), and 14 (Q5) to select the desired state register (see Table 1). The voltage level monitored on pin 9 will indicate the state of the selecter, state register. NOTE 5: If pin 17 is being used as an input to the array, then pin 7 (I5) must be taken to VIHH before tin 17 is taken high. † V<sub>IHH</sub> = 10.25 V min, 10.5 V nom, 10.75 V max Figure 2. Diagnostics Waveforms Table 1 Addressing State Registers Luring Diagnostics | RE | GISTE | R SINAKY A | ADDRESS | BURIED REGISTER | |----|-------|------------|---------|-----------------| | PI | N 11 | PIN·13 | PIN 14 | SELECTED | | | L | | L | SCLR0 | | | L | L | Н | SCLR1 | | | | L | HH | CNT/HLD0 | | | L | Н | L | CNT/HLD1 | | | | Н | Н | P0 | | | - | Н | HH | P1 | | | L | HH | L | P2 | | | L | HH | Н | P3 | | + | L | HH | HH | P4 | | | Н | L | L | P5 | | | Н | L | Н | P6 | | | Н | L | HH | P7 | | | Н | Н | L | C0 | | | Н | Н | Н | C1 | | | Н | Н | HH | C2 | | | Н | HH | L | C3 | | | Н | HH | Н | C4 | | | Н | НН | HH | C5 | #### PRINCIPLES OF OPERATION # **PSG** design theory Most state machine and waveform generator designs can be simplified with the PSC by referencing all or part of each sequence to a binary count. The internal state registers can then be used to be practed of which binary count sequence is in operation, to store input data and keep track of internally generated status bits, or as output registers when connected to a nonregistered output cell. State registers can also be used to expand the binary counter when a larger counter is needed. Through the use of the binary counter, the number of product lines and state registers required for a design is usually reduced. In addition, the designer does not have to be concerned about generating wait states where the outputs are unaffected because these can be timed from the bina v counter. For detailed information and examples using this design concept, see *A Designer's Guide to the TIBP-G507* applications report. ## **OR term loading** As shown in Figure 3 and by the $f_{max}$ calculation, $f_{max}$ is affecte 1 by the number of terms connected to each OR array line. Theoretically, $f_{max}$ is calculated as: $$f_{\text{max}} = \frac{1}{t_{\text{su}} + t_{\text{pd}} \text{ CLK to Q}}$$ Since the setup time (input or feedback to $S/R\downarrow$ ) varies vit the number of terms connected to each OR array line, (due to capacitance loading) $f_{max}$ will also vary. Figure 3 illustrates the relationship between the number of terms connected per OR line and the setup time. Use Figure 3 to determine the worst-case setup time for a particular application. Identify the OR array line with the maximum number of terms connected. Count the number of terms and use the graph to determine the setup time. Texas Instruments # f<sub>max</sub> with external feedback The configuration shown is a typical state-machine design with feedback signals sent off-chip. This external feedback could go back to the device inputs or to a second device in a multi-chip state machine. The slowest path defining the clock period is the sum of the clock-to-output delay time and the cetup time for the input or feedback signals (t<sub>SU</sub> + t<sub>Dd</sub> CLK to Q). Thus: f<sub>max</sub> with external feedback = | Thus Figure 4 ## **APPLICATION INFORMATION** The TIBPSG507AC is used in this application to generate the required memory timing control signals (RAS, CAS, etc.) for the memory timing controller. For detailed information, please see the Systems Solution for Static Column Decode Application Report. Figure 5 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - C. All input pulses he ve the following characteristics: $PRR \le 1$ MHz, $t_r = t_f \le 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent pads may be used for testing. Figure 6. Load Circuit and Voltage Waveforms ## TYPICAL CHARACTERISTICS ### **TYPICAL CHARACTERISTICS** #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated