- Supports Provisions of IEEE 1394-1995 Standard for High Performance Serial Bus† - Fully Interoperable with FireWire™ Implementation of IEEE 1394-1995 - Provides Three Fully-Compliant Cable Ports at 100/200 Megabits per Second (Mbits/s) - Cable Ports Monitor Line Conditions for Active Connection to Remote Node - Device Power-Down Feature to Conserve Energy in Battery-Powered Applications - Inactive Ports Disabled to Save Power - Logic Performs System Initialization and Arbitration Functions - Encode and Decode Functions Included for Data-Strobe Bit-Level Encoding - Incoming Data Resynchronized to Local Clock - Single 3.3-V Supply Operation - Interface to Link-Layer Controller Supports TI™ Bus-Holder Isolation - Data Interface to Link-Layer Controller Provided Through 2/4 Parallel Lines at 50 MHz - 25-MHz Crystal Oscillator and PLL Provide Transmit/Receive Data at 100/200 Mbits/s, and Link-Layer Controller Clock at 50 MHz - Interoperable with 1394 Link-Layer Controllers Using 5-V Supplies - Interoperable Across 1394 Cable with 1394 Physical Layers (Phy) Using 5-V Supplies - Node Power-Class Information Signaling for System Power Management - Cable Power Presence Monitoring - Separate Cable Bias and Driver Termination Voltage Supply for Each Port - High Performance 64-Pin TQFP (PM) Package ## description The TSB21LV03B provides the analog and digital physical layer functions needed to implement a three-port node in a cable-based IEEE 1394-1995 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The TSB21LV03B is designed to interface with a link-layer controller (LLC), such as the TSB12LV21A, TSB12LV31, or TSB12C01A. The TSB21LV03B requires either an external 24.576-MHz crystal or crystal oscillator. The internal oscillator drives an internal phase-locked loop (PLL), which generates the required 196.608-MHz reference signal. The 196.608-MHz reference signal is internally divided to provide the 49.152/98.304-MHz clock signals that control transmission of the outbound encoded strobe and data information. The 49.152-MHz clock signal is also supplied to the associated LLC for synchronization of the two chips and is used for resynchronization of the received data. For the TSB21LV03B, the 49.152 MHz clock output is active when RESET is asserted low. The power-down function, when enabled by taking the PD terminal high, stops operation of the PLL and disables all circuitry except the cable-not-active signal circuitry. The TSB21LV03B supports an optional isolation barrier between itself and its LLC. When $\overline{\text{ISO}}$ is tied high, the link interface outputs behave normally. Also, when $\overline{\text{ISO}}$ is tied high, the internal bus hold function is enabled for use with the TI Bus Holder (patent pending) isolation. TI bus holder isolation is implemented when $\overline{\text{ISO}}$ is tied high. †This serial bus implements technology covered by one or more patents of Apple Computer, Incorporated and INMOS, Limited. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. FireWire is a trademark of Apple Computer, Incorporated. TI is a trademark of Texas Instruments Incorporated. ### description (continued) Data bits to be transmitted through the cable ports are received from the LLC on two or four data lines (D0 – D3), and are latched internally in the TSB21LV03B in synchronization with the 49.152-MHz system clock. These bits are combined serially, encoded, and transmitted at 98.304 or 196.608 Mbits/s as the outbound data-strobe information stream. During transmission, the encoded data information is transmitted differentially on the TPB cable pair(s), and the encoded strobe information is transmitted differentially on the TPA cable pair(s). During packet reception the TPA and TPB transmitters of the receiving cable port are disabled, and the receivers for that port are enabled. The encoded data information is received on the TPA cable pair, and the encoded Strobe information is received on the TPB cable pair. The received data-strobe information is decoded to recover the receive clock signal and the serial data bits. The serial data bits are split into two or four parallel streams, resynchronized to the local system clock, and sent to the associated LLC. The received data is also transmitted (repeated) out of the other active (connected) cable ports. Both the TPA and TPB cable interfaces incorporate differential comparators to monitor the line states during initialization and arbitration. The outputs of these comparators are used by the internal logic to determine the arbitration status. The TPA channel monitors the incoming cable common-mode voltage. The value of this common mode voltage is used during arbitration to set the speed of the next packet transmission. In addition, the TPB channel monitors the incoming cable common-mode voltage for the presence of the remotely supplied twisted-pair bias voltage. The presence or absence of this common-mode voltage is used as an indication of cable connection status. The cable connection status signal is internally debounced in the TSB21LV03B on a cable disconnect-to-connect. The debounced cable connection status signal initiates a bus reset. After a cable disconnect-to-connect, a debounce delay is initiated. There is no delay on a cable disconnect. The TSB21LV03B provides a 1.86-V nominal bias voltage for driver load termination. This bias voltage, when seen through a cable by a remote receiver, indicates the presence of an active connection. The value of this bias voltage has been chosen to allow interoperability between transceiver chips operating from either 5-V or 3-V nominal supplies. This bias voltage source should be stabilized by using an external filter capacitor of approximately 1.0 $\mu$ F. The transmitter circuitry is disabled under the following conditions: power down, cable not active, reset, or transmitter disable. The receiver circuitry is disabled under the following conditions: power down, cable not active, or receiver disable. The twisted-pair bias voltage circuitry is disabled under the following conditions: power down or reset. The power-down condition occurs when the PD input is high. The cable-not-active (CNA) condition occurs when the cable connection status indicates that no cable is connected. The reset condition occurs when the RESET input terminal is low. The transmitter disable and receiver disable conditions are determined from the internal logic. The line drivers in the TSB21LV03B operate in a high-impedance current mode and are designed to work with external 110- $\Omega$ line-termination resistor networks. One network is provided at each end of each twisted-pair cable. Each network is composed of a pair of series-connected 55- $\Omega$ resistors. The midpoint of the pair of resistors that is directly connected to the twisted-pair A (TPA) package terminals is connected to the TPBIAS voltage terminal. The midpoint of the pair of resistors that is directly connected to the twisted-pair B (TPB) package terminals is coupled to ground through a parallel RC network with recommended resistor and capacitor values of 5 K $\Omega$ and 250 pF respectively. The values of the external resistors are designed to meet the draft standard specifications when connected in parallel with the internal receiver circuits and are shown in Figure 3. The driver output current, along with other internal operating currents, is set by an external resistor. This resistor is connected between the R0 and R1 terminals and has a value of 6.3 k $\Omega$ , $\pm 0.5\%$ . ## description (continued) Four package terminals are used as inputs to set four configuration status bits in the self-identification (Self-ID) packet. These terminals are hardwired high or low as a function of the equipment design. PC0 – PC2 are the three terminals that indicate either the need for power from the cable or the ability to supply power to the cable. The fourth terminal, C/LKON, indicates whether a node is a contender for bus manager. When the C/LKON terminal is asserted, it means the node can be a contender for bus manager. When the terminal is not asserted, it means that the node is not a contender. The C bit corresponds to bit 20 in the Self-ID packet, PC0 corresponds to bit 21, PC1 corresponds to bit 22, and PC2 corresponds to bit 23 (see Table 4–29 of the IEEE 1394–1995 standard for additional details). A power-down terminal, PD, is provided to allow a power-down mode where most of the TSB21LV03B circuits are powered down to conserve energy in battery-powered applications. A cable status terminal, CNA, provides a high output when all twisted-pair cable ports are disconnected. This output is not debounced. The CNA output can be used to determine when to power the TSB21LV03B down or up. In the power-down mode all circuitry is disabled except the CNA circuitry. It should be noted that when the device is powered-down it does not act in a repeater mode. When the TSB21LV03B is powered down using the PD terminal, the twisted-pair transmitter and receiver circuitry has been designed to present a high impedance to the cable to prevent loading the TPBias terminal voltage on the other end of the cable. If the TSB21LV03B is being used with one or more of the ports not being brought out to a connector, the TPB terminals must be terminated for reliable operation. For each unused port, the TPB+ and TPB- terminals must be connected to GND. This is done in the normal termination network. When a port does not have a cable connected, the normal termination network pulls TPB+ and TPB- to ground through a 5-k $\Omega$ resistor, thus disabling the port. #### NOTE: All gap counts on all nodes of a 1394 bus must be identical. This may only be accomplished by using phy configuration packets (see section 4.3.4.3 of IEEE 1394-1995 Standard) or by using two bus resets, which resets the gap counts to the maximum level (3Fh). The link power status (LPS) terminal works with the C/LKON terminal to manage the LLC power usage of the node. The LPS terminal indicates that the LLC of the node is powered down and powers down the phy-LLC interface to save power. If the phy then receives a link-on packet, the C/LKON terminal is activated to output a 6.114 MHz signal, which can be used by the LLC to power itself up. Once the LLC is powered up, the LPS signal communicates this to the TSB21LV03B, the C/LKON signal is turned off, and the phy-link interface is enabled. Two of the package terminals are used to set up various test conditions used in manufacturing. These terminals, TESTM1 and TESTM2, should be connected to $V_{DD}$ for normal operation. The TSB21LV03BI is characterized for operation over the full industrial temperature range of -40°C to 85°C. ## functional block diagram ## package outline #### **AVAILABLE OPTIONS** | TA | PACKAGE | |---------------|-------------------| | | PLASTIC QUAD | | | FLAT PACK<br>(PM) | | | ` ′ | | -40°C to 85°C | TSB21LV03BIPM | ## **Terminal Functions** | TER | MINAL | =>/== | .,, | PE00D:==:::: | | |------------------|---------------------------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | TYPE | 1/0 | DESCRIPTION | | | AGND | 26, 32, 41,<br>49, 50, 61 | Supply | _ | Analog circuit ground. All AGND terminals should be tied together to the low-impedance circuit-board ground plane. External to the device, AGND should be tied to DGND and PLLGND. | | | AVDD | 24, 25,<br>51, 55 | Supply | _ | Analog circuit power. A combination of high frequency decoupling capacitors near each AVDD terminal is suggested, such as 0.1- $\mu$ F and 0.001- $\mu$ F capacitors. Lower frequency 10- $\mu$ F filtering capacitors are also recommended. AVDD terminals are separated from DVDD terminals internally from the other supply terminals to provide noise isolation. They should be tied together to a power plane on the circuit board. Each supply source should be individually filtered. | | | C/LKON | 27 | CMOS | I/O | Bus manager capable (input). When set as an input, C/LKON specifies in the Self-ID packet that the node is bus manager capable. The bit value programming is done by tying the terminal through a $10\text{-}k\Omega$ resistor to $V_{DD}$ (high, bus manager capable) or to GND (low, not bus manager capable). Using either the pullup or pulldown resistor allows the link-on output to override the input bit value when necessary. | | | | | | | Link-on (output). When set as an output, C/LKON indicates the reception of a link-on message by asserting a 6.114-MHz signal. | | | CNA | 31 | CMOS | 0 | Cable-not-active output. CNA is asserted high when none of the TSB21LV03B ports are connected to another active port. This circuit remains active during the power-down mode. | | | CPS | 23 | CMOS | I | Cable power status. CPS is normally connected to the cable power through a 400-kΩ resistor. This circuit drives an internal comparator that detects the presence of cable This information is maintained in two internal registers and is available to the LLC by of a register read (see the Phy-Link Interface Annex in the IEEE 1394-1995 standard | | | CTL0<br>CTL1 | 11<br>12 | CMOS | I/O | Control I/O. The CTLn terminals are bidirectional communications control signals between the TSB21LV03B and the LLC. These signals control the passage of information between the two devices. Control I/O terminals are 5-V tolerant. The CTLn terminals have an internal bushold function built-in. | | | D0 – D3 | 13, 14,<br>15, 16 | CMOS | I/O | Data I/O. The D terminals are bidirectional and pass data between the TSB21LV03B and the LLC. Data I/O terminals are 5-V tolerant. The D terminals have an internal bushold function built-in. | | | DGND | 8, 10, 17,<br>18, 63, 64 | Supply | _ | Digital circuit ground. The DGND terminals should be tied to the low-impedance circuit-board ground plane. External to the device, AGND should be tied to DGND and PLLGND. | | | DV <sub>DD</sub> | 5, 6,<br>19, 20 | Supply | _ | Digital circuit power. DV <sub>DD</sub> supplies power to the digital portion of the device. It is recommended that a combination of high-frequency decoupling capacitors be connected to DV <sub>DD</sub> (i.e., paralleled 0.1 $\mu$ F and 0.001 $\mu$ F). Lower frequency 10- $\mu$ F filtering capacitors can also be used. These supply terminals are separated from AV <sub>DD</sub> internally to provide noise isolation. These terminals should also be tied together to a power plane on the circuit board. Individual filtering networks for each is desired. | | | FILTER | 54 | CMOS | I/O | PLL filter. FILTER is connected to a $0.1$ - $\mu$ F capacitor and then to PLLGND to complete the internal lag-lead filter. This filter is required for stable operation of the frequency multiplier PLL running off of the crystal oscillator. | | | ĪSO | 62 | CMOS | ı | Link interface isolation input. ISO is normally tied high both to implement TI bus-holder isolation and for normal isolation. The TSB21LV03B does not support Annex J isolation. | | | LPS | 2 | CMOS | I | Link power status. LPS is connected to either the $V_{DD}$ supplying the LLC through a 1–k $\Omega$ resistor or directly to a pulsed output that is active when the LLC is powered for the purpose of monitoring the LLC power status. The pulsed signal must be between 220 kHz and 5.5 MHz to be sensed as active. If LPS is inactive, the phy-LLC interface is disabled, and the TSB21LV03B performs only the basic repeater functions required for network initialization and operation. LPS is 5-V tolerant and has an internal bushold function built-in. If this terminal is tied through a resistor to a fixed state, the resistor must be 1 k $\Omega$ or less. | | # **Terminal Functions (Continued)** | TERM | | | | | |-------------------------------|----------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | 1/0 | DESCRIPTION | | LREQ | 3 | CMOS | I | Link request. LREQ is an input from the LLC that requests the TSB21LV03B to perform some service. LREQ is 5-V tolerant and has an internal bushold function built-in. If this terminal is tied through a resistor to a fixed state, the resistor must be 1 k $\Omega$ or less. | | PC2 – PC0 | 28, 29, 30 | CMOS | I | Power class indicators. The PC signals set the bit values of the three power-class bits in the Self-ID packet (bits 21, 22, and 23). These bits can be programmed by tying the terminals to $V_{\mbox{DD}}$ (high) or to GND (low). | | PD | 7 | CMOS | I | Power down. When asserted high, PD turns off all internal circuitry except the CNA monitor circuits that drive the CNA terminal. PD is 5-V tolerant. The PD terminal may be tied directly to $V_{\mbox{DD}}$ or to DGND. If this terminal is tied through a resistor to a fixed state, the resistor must be 1 k $\Omega$ or less. The PD terminal has an internal bushold function built into it. | | PLLGND | 52, 53 | Supply | _ | PLL circuit ground. The PLLGND terminals should be tied to the low-impedance circuit-board ground plane. External to the device, AGND should be tied to DGND and PLLGND. | | PLLV <sub>DD</sub> | 58 | Supply | _ | PLL circuit power. PLLVDD supplies power to the PLL portion of the device. It is recommended that a combination of high-frequency decoupling capacitors be connected to PLLVDD (i.e., paralleled 0.1 $\mu F$ and 0.001 $\mu F$ ). Lower frequency 10- $\mu F$ filtering capacitors can also be used. The PLLVDD supply terminals are separated from AVDD and DVDD internally in the device to provide noise isolation. The PLLVDD, AVDD, and DVDD terminals should also be tied together to a power plane on the circuit board. Individual filtering networks for each are recommended. | | R0<br>R1 | 59<br>60 | _ | _ | Current setting resistor. An internal reference voltage is applied to a resistor connected between R0 and R1 to set the operating current and the cable driver output current. A low temperature-coefficient resistor (TCR) 6.3 k $\Omega$ ±0.5% resistor should be used to meet the IEEE 1394-1995 standard requirements for output voltage limits. | | RESET | 1 | CMOS | I | Reset. When RESET is asserted low (active), a bus reset condition is set on the active cable ports and the the internal logic is reset to the reset start state. An internal pullup resistor, which is connected to VDD, is provided so only an external delay capacitor is required. This input is a standard logic buffer and can also be driven by an open-drain logic output buffer. The minimum hold time for RESET is listed in the recommended operating characteristics table. | | SYSCLK | 9 | CMOS | 0 | System clock. SYSCLK provides a 49.152-MHz clock signal, which is synchronized with the data transfers to the LLC. | | TESTM1<br>TESTM2 | 22<br>21 | CMOS | I | Test mode control. TESTM1 and TESTM2 are used during the manufacturing test and should be tied to $V_{\mbox{\scriptsize DD}}$ . | | TPA1+<br>TPA2+<br>TPA3+ | 45<br>40<br>36 | Cable | 0 | Portn, port cable pair A. TPAn is the port A connection to the twisted-pair cable. Board traces from these terminals should be kept matched and as short as possible to the external load | | TPA1-<br>TPA2-<br>TPA3- | 44<br>39<br>35 | Cable | | resistors and to the cable connector. | | TPB1+<br>TPB2+<br>TPB3+ | 43<br>38<br>34 | Cabla | | Portn, port cable pair B. TPBn is the port B connection to the twisted-pair cable. Board traces | | TPB1-<br>TPB2-<br>TPB3- | 42<br>37<br>33 | Cable | 0 | from these terminals should be kept matched and as short as possible to the external load resistors and to the cable connector. | | TPBIAS1<br>TPBIAS2<br>TPBIAS3 | 46<br>47<br>48 | Cable | 0 | Portn, twisted-pair bias. TPBIASn provides the 1.86-V nominal bias voltage needed for proper operation of the twisted-pair cable drivers and receivers and for sending a valid cable connection signal to the remote nodes. | | V <sub>DD</sub> –5V | 4 | Supply | _ | 5-V V <sub>DD</sub> supply. V <sub>DD</sub> –5V should be connected to the LLC V <sub>DD</sub> supply when a 5-V LLC is connected to the phy, and it should be connected to the phy DV <sub>DD</sub> when a 3-V LLC is used. | | XI<br>XO | 56<br>57 | _ | _ | Crystal oscillator. XO and XI connect to a 24.576-MHz parallel resonant fundamental mode crystal. Although, when a 24.576-MHz crystal oscillator is used, it can be connected to XI with XO left unconnected. The optimum values for the external shunt capacitors are dependent on the specifications of the crystal used. The suggested values of 12 pF are appropriate for a crystal with 15-pF specified loads. | ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† Supply voltage range, V<sub>DD</sub> ...... –0.3 V to 4 V Input voltage range, V<sub>I</sub> ...... -0.5 V to V<sub>DD</sub>+0.5 V #### **DISSIPATION RATING TABLE** | PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR <sup>‡</sup> | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | |---------|-----------------------|------------------------------|-----------------------|-----------------------| | | POWER RATING | ABOVE T <sub>A</sub> = 25°C | POWER RATING | POWER RATING | | PM | 1866 mW | 14.9 mW/°C | 1194 mW | 972 mW | <sup>‡</sup>This is the inverse of the traditional junction-to-ambient thermal resistance (R<sub>B,IA</sub>) and uses a board-mounted 67°C/W. ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |--------------------------------------------------|--------------------------------------------------------------------------|----------------------|---------|---------------------|------| | Supply voltage V | Source power node | 3.0 | 3.3 | 3.6 | V | | Supply voltage, V <sub>DD</sub> | Nonsource power node§ | 2.7 | 3 | 3.6 | V | | High-level input voltage, V <sub>IH</sub> | CMOS inputs | 0.85 V <sub>DD</sub> | | | V | | Low-level input voltage, V <sub>IL</sub> | CMOS inputs | | | 0.2 V <sub>DD</sub> | V | | | Cable inputs, 100-Mbit operation | 142 | | 260 | | | Differential input voltage, V <sub>ID</sub> | Cable inputs, 200-Mbit operation | 132 | | 260 | mV | | | Cable inputs, during arbitration | 171 | | 262 | | | | TPB cable inputs, 100-Mbit or speed signaling off, Source power node | 1.165 | | 2.515 | | | Common mode involved to a No | TPB cable inputs, 100-Mbit or speed signaling off, Nonsource power node§ | 1.165 | | 2.015 | V | | Common-mode input voltage, V <sub>IC</sub> | TPB cable inputs, 200-Mbit speed signaling, Source power node | 0.935 | | 2.515 | V | | | TPB cable inputs, 200-Mbit speed signaling, Nonsource power node§ | 0.935 | 5 2.015 | | | | Description of States | TPA, TPB cable inputs, 100-Mbit operation | | | ±1.08 | | | Receive input jitter | TPA, TPB cable inputs, 200-Mbit operation | | | ±0.5 | ns | | Description in the law. | Between TPA and TPB cable inputs, 100-Mbit operation | | | ±0.8 | | | Receive input slew | Between TPA and TPB cable inputs, 200-Mbit operation | | | ±0.55 | ns | | 0 | SYSCLK | -16 | | 16 | mA | | Output current, I <sub>OL</sub> /I <sub>OH</sub> | Control, Data, CNA and C/LKON outputs | -12 | | 12 | IIIA | | Output current, IO | TPBIAS outputs | -3 | | 1.3 | mA | | Hold time, power-up reset (RESET) | | 2 | | | ms | <sup>§</sup> For a node that does not source power (see Section 4.2.2.2 in IEEE 1394–1995 Standard). <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # electrical characteristics over recommended operating conditions (unless otherwise noted) ### driver | | PARAMETER | TEST CONDITION | MIN | TYP MAX | UNIT | |--------------------|--------------------------------------------------|-------------------------------------|--------|---------|------| | VOD | Differential output voltage | 55-Ω load | 172 | 265 | mV | | V <sub>(OFF)</sub> | Off-state differential output voltage | Drivers disabled | | 20 | mV | | IO(diff) | Differential current (TPA+, TPA-, TPB+, TPB-) | Driver enabled, Speed signaling off | -1.05† | 1.05† | mA | | I <sub>(SP)</sub> | Common-mode speed signaling current (TPB+, TPB-) | 200-Mbit speed signaling enabled | -2.53‡ | -4.84‡ | mA | <sup>†</sup> Limits are defined as the algebraic sum of TPA+ and TPA- driver currents. Limits also apply to TPB+ and TPB- as the algebraic sum of driver currents #### receiver | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-----------------|--------------------------------------------------------------|-----------------|-----|-----|-----|------| | VIT | Input threshold voltage | | -30 | | 30 | mV | | VIT | Cable bias-detect input threshold voltage, TPBn cable inputs | Driver disabled | 0.6 | | 1.0 | V | | IIC | Common-mode input current | Driver disabled | -40 | | 40 | μΑ | | 7.5 | Differential input impedance | Driver disabled | 15 | | | kΩ | | Z <sub>ID</sub> | Differential input impedance | Driver disabled | | | 6 | pF | | 7 | Common-mode impedance | Driver disabled | 20 | | | kΩ | | Z <sub>IC</sub> | | Driver disabled | | | 24 | pF | <sup>&</sup>lt;sup>‡</sup> Limits are defined as the absolute limit of each of TPB+ and TPB- driver currents. # TSB21LV03BI **IEEE 1394-1995 TRIPLE-CABLE TRANSCEIVER/ARBITER** SGLS108 - FEBRUARY 1999 #### device | | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------------------------------------|-----------------------------------------|--------------------------------|-----------------------|-----|-------|------| | | Supply current | V <sub>DD</sub> = 3.3 V | Node transmitting or repeating | | 114 | | mA | | I <sub>DD</sub> | | | Node receiving | | 140 | | mA | | | | V <sub>DD</sub> = 3.6 V | | | | 175 | mA | | | | $V_{DD} = 3.6 V$ , | Power-down mode | | 20 | | IIIA | | VIT | Power status input threshold voltage (CPS) | $R_L = 400 \text{ k}\Omega$ | | 4.7 | | 7.5 | V | | Vон | High-level output voltage | $V_{DD} = min,$ | IOH max | V <sub>DD</sub> -0.55 | | | V | | VOL | Low-level output voltage | $V_{DD} = max$ , | I <sub>OL</sub> min | | | 0.5 | V | | lį | Input current (TESTM1, TESTM2, PC0, PC1, PC2) | $V_I = V_{DD}$ or 0 | | | | ±1 | μΑ | | l <sub>off</sub> | Off-state output current (CTL0, CTL1, D0, D1, D2, D3, C/LKON) | V <sub>O</sub> = V <sub>DD</sub> or 0 | | | | ±5 | μΑ | | | Pullup current (RESET) | V <sub>I</sub> = 0 or 1.5 \ | / | -110 | -45 | -10 | μΑ | | V <sub>TH</sub> + | Positive arbitration comparator-input threshold voltage | | | 89 | | 168 | mV | | V <sub>TH</sub> - | Negative arbitration comparator-input threshold voltage | | | -168 | | -89 | mV | | VIT | Speed-signal input threshold voltage | TPBIAS –TPA common-mode voltage | | 49 | | 131 | mV | | ۷O | Output voltage<br>(TPBIAS1, TPBIAS2, TPBIAS3) | At rated IO current | | 1.665 | | 2.015 | V | | | Bus holding current<br>(LPS, LREQ, CTLn, Dn, PD) | V <sub>I</sub> = 1/2 (V <sub>DD</sub> ) | ) | | 725 | | μА | ## thermal characteristics† | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------|---------------------------|-----|------|-----|------| | $R_{\theta JA}$ | Junction-to-free-air thermal resistance | EIA/JESD51-3, No air flow | | 67 | | °C/W | | $R_{\theta JC}$ | Junction-to-case thermal resistance | | | 10.4 | | °C/W | <sup>†</sup>Thermal characteristics vary depending on packaging and system environment. These values represent typical die and pad sizes for this package. The R<sub>0JA</sub> value was calculated using simulation models based on the Electronics Industries Association Standard EIA/JESD51-3, titled Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages. ## switching characteristics | | PARAMETER | MEASURED | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------|----------------------------------------------------------------------|---------------------|-----------------------------------------------------|-----|---------|------| | | Jitter, transmit | TPA, TPB | | | ±0.25 | ns | | | Skew rate, transmit | Between TPA and TPB | | | ±0.15 | ns | | t <sub>r</sub> | Rise time, transmit | 10% to 90% | R <sub>L</sub> =55 $\Omega$ , C <sub>L</sub> =10 pF | | 2.2 | ns | | t <sub>f</sub> | Fall time, transmit | 90% to 10% | R <sub>L</sub> =55 $\Omega$ , C <sub>L</sub> =10 pF | | 2.2 | ns | | t <sub>su</sub> | Setup time, Dn, CTLn, LREQ $\uparrow\downarrow$ to SYSCLK $\uparrow$ | 50% to 50% | See Figure 1 | 5 | | ns | | th | Hold time, Dn, CTLn, LREQ↑↓ before SYSCLK↑ | 50% to 50% | See Figure 1 | 2 | | ns | | t <sub>d</sub> | Delay time, SYSCLK $\uparrow$ to Dn, CTLn $\uparrow\downarrow$ | 50% to 50% | See Figure 2 | 2 | 11 | ns | ## PARAMETER MEASUREMENT INFORMATION Figure 1. Dn, CTLn, LREQ Input Setup and Hold Timing Waveforms Figure 2. Dn and CTLn Output-Delay Timing Waveforms ### **APPLICATION INFORMATION** # internal register configuration The accessible internal registers of this device are listed in Table 1. **Table 1. Internal Register Configuration** | Address | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---------|---------|----------|-------|--------|------------|---------------|---------------|-------| | 0000 | | | Physi | cal ID | | | R | CPS | | 0001 | RHB | IBR | | | GC | | | | | 0010 | SF | PD | R | ev | | N | Р | | | 0011 | ASt | at1 | BS | BStat1 | | Con1 | Con1 Reserved | | | 0100 | ASt | tat2 | BS | tat2 | Ch2 | Con2 Reserved | | erved | | 0101 | ASt | tat3 | BS | tat3 | Ch3 | Con3 | Rese | erved | | 0110 | LoopInt | CPSInt | CPS | IR | Reserved C | | | С | | 0111 | | Reserved | | | | | | | | 1000 | | Reserved | | | | | | | ## **Table 2. Internal Register Field Descriptions** | FIELD | SIZE | TYPE | DESCRIPTION | |----------|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AStat(n) | 2 | Read<br>only | AStat contains the line state of TPAn. The status is indicated by the following: 11 = high-impedance state 01 = 1 10 = 0 00 = Invalid data state. Power-up reset initializes to this line state. This line state is also output during transmit and receive operations, including date-end signaling. The line state outputs are generally valid during arbitration and idle conditions on the bus. | | BStat(n) | 2 | Read<br>only | BStat contains the line state of TPBn. The status is indicated by the following: 11 = high-impedance state 01 = 1 10 = 0 00 = Invalid data state. Power-up reset initializes to this line state. This line state is also output during transmit and receive operations. The line state outputs are generally valid during arbitration and idle conditions on the bus. | | С | 1 | R | Bus manager capable. C indicates the state of the Bus Manager Capable input. When set, this bit is used by the TSB21LV03B to specify in the Self-ID packet that the node is Bus Manager Capable. | | Ch(n) | 1 | Read<br>only | When Ch = 1, the port is a child, otherwise it is a parent. This bit is invalid after a hardware reset or a bus reset until tree-ID processing is completed. | | Con(n) | 1 | Read<br>only | Con indicates the connection status of the port. When Con = 1, the port is connected, otherwise it is disconnected. This bit is set to 1 by a hardware reset and is updated to reflect the actual cable connection status of the port during bus reset. The TSB21LV03B contains connection debounce circuitry that prevents a new cable connection on a port from initiating a bus reset until the connection status has been stable for at least 335 ms. A cable disconnect initiates a bus reset immediately. After a hardware reset, the TSB21LV03B sets the connection status of all ports to 0. The TSB21LV03B proceeds with the bus reset, tree-ID, and Self-ID, but with all ports considered to be disconnected child ports. The TSB21LV03B can not transmit any signals on the serial bus ports during this time. The TSB21LV03B does report itself as root with a physical address of 00h at the completion of Self-ID. If any port is actually connected, after the debounce delay, the TSB21LV03B initiates another bus reset, which proceeds normally with interaction between the TSB21LV03B and its peer nodes. | # **APPLICATION INFORMATION** ## **Table 2. Internal Register Field Descriptions (continued)** | FIELD | SIZE | TYPE | DESCRIPTION | | |-------------|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | CPS | 1 | Read<br>only | Cable power status (CPS) contains the status of the CPS input terminal. When cable power voltage has dropped too low for reliable operation, CPS is reset (0). CPS is included twice in the internal registers to expedite handling of the CPSInt. | | | CPSInt | 1 | Read/<br>Write | CPSint indicates that a cable power status interrupt has occurred. This interrupt occurs whenever the CPS input goes low. The interrupt indicates that the cable power voltage has dropped too low to ensure reliable operation. This bit is cleared (0) by a hardware reset or by writing a 0 to this register. However, if the CPS input is still low, another cable-power status interrupt immediately occurs. | | | GC | 6 | Read/<br>Write | The gap count (GC) register sets the fair and arb-reset gap times. The gap count may be set to a particular value to optimize bus performance. Typically, the gap count should be set to 2 times the maximum number of hops on the bus and <b>must</b> be set to the same value for all nodes on the bus. The gap count can be set by either a write to this register or by reception or transmission of a PHY_CONFIG packet. The gap count is reset to 3Fh after a hardware reset or after two consecutive bus resets without an intervening write to the gap count register (either a write to the gap count register by the LLC or a PHY_CONFIG packet). | | | IBR | 1 | Read/<br>Write | When set, initiate bus reset (IBR) causes the current node to immediately initiate a bus reset. IBR is cleared (0) after a hardware reset or a bus reset. | | | IR | 1 | Read/<br>Write | IR indicates that the last bus reset was initiated in this TSB21LV03B phy. This bit is also included in the Self-ID packet. | | | LoopInt | 1 | Read/<br>Write | LoopInt indicates that a configuration loop timeout has occurred. This interrupt occurs when the arbitration controller waits for too long a period of time during tree-ID. This interrupt can indicate that the bus is configured in a loop. This bit is cleared (0) by a hardware reset or by writing a 0 to this register bit. | | | NP | 4 | Read<br>only | NP contains the number of ports implemented in the core logic (not the number of ports actually on the device). For the TSB21LV03B, NP is set to 0011b. | | | Physical ID | 6 | Read<br>only | Physical ID contains the physical address of the local node. The physical ID in valid after a hardware reset or a bus reset until the Self-ID process has been completed. A complete Self-ID is indicated by an unsolicited status transfer of the register 0 contents to the LLC. | | | R | 1 | Read<br>only | R indicates whether the current node is the root node or not. This bit is cleared (0) on a hardware reset or a bus reset. This bit is set during tree-ID when the current node is root. | | | Rev | 2 | Read<br>only | The revision (Rev) bits indicate the design revision of the core logic. For the TSB21LV03B, Rev is set to 00. | | | RHB | 1 | Read/<br>Write | When set, the root hold-off bit (RHB) instructs the local node to try to become the root node during the next bus reset. RHB is reset (0) during a hardware reset and is not affected by a bus reset. | | | SPD | 2 | Read<br>only | The speed (SPD) bits indicates the top signaling speed of the local port and for the TSB21LV03B is set to 01b. | | ### **APPLICATION INFORMATION** Figure 3. Twisted-Pair Cable Interface Connections Figure 4. Non-Isolated Connection Variations for LPS ## **APPLICATION INFORMATION** **Figure 5. External Component Connections** The TSB21LV03B is designed to operate with an LLC such as the TI TSB12LV21A, TSB12LV31, and TSB12C01A. These devices use an interface as described in Annex J of the IEEE 1394-1995 standard. Details of how the TSB12LV21A, TSB12LV31, and TSB12C01A LLC devices operate are described in the LLC data sheets (i.e.,TSB12LV21A, TSB12LV31, and TSB12C01A). The following paragraphs describe the operation of the phy-LLC interface. The TSB21LV03B supports 100-/200-Mbit/s data transfer and has four bidirectional data lines, D0 – D3, crossing the interface. In 100-Mbit/s operation only D0 and D1 terminals are used. In 200 Mbit/s operation, all Dn terminals are used for data transfer. The unused Dn terminals are driven low. In addition, there are two bidirectional control lines CTL0 and CTL1, the 50-MHz SYSCLK line from the phy to the LLC, and the LLC request terminal LREQ from the LLC to the phy. The TSB21LV03B has control of all bidirectional terminals. The LLC is allowed to drive these terminals only after it has been given permission by the phy. The dedicated LREQ request terminal is used by the LLC for any activity that it wishes to initiate. There are four operations that may occur in the phy-LLC interface: request, status, transmit, and receive. With the exception of the request operation, all actions are initiated by the phy. When the phy has control of the bus the CTL0 and CTL1 lines are encoded as shown in Table 3. CTL0 CTL1 STATUS NAME **DESCRIPTION** 0 0 Idle No activity is occurring (this is the default mode). 0 Status Status information is being sent from the phy to the LLC. 1 0 An incoming packet is being sent from the phy to the LLC. 1 Receive The LLC has been given control of the bus to send an outgoing packet. 1 1 Transmit Table 3. CTLn Status When Phy Has Control of the Bus When the LLC has control of the bus (phy permission) the CTL0 and CTL1 terminals are encoded as shown in Table 4. | | | _ | | |------|------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | CTL0 | CTL1 | STATUS NAME | DESCRIPTION | | 0 | 0 | Idle | The LLC releases the bus (transmission has been completed). | | 0 | 1 | Hold The LLC is holding the bus while data is being prepared for transmission or is sending another without arbitrating. | | | 1 | 0 | Transmit An outgoing packet is being sent from the LLC to the phy. | | | 1 | 1 | Reserved None | | Table 4. CTLn Status When LLC Has Control of the Bus #### Request When the LLC requests the bus or accesses a register that is located in the TSB21LV03B, a serial stream of information is sent across the LREQ line. The length of the stream varies depending on whether the transfer is a bus request, a read command, or a write command. Regardless of the type of transfer, a start bit of 1 is required at the beginning of the stream, and a stop bit of 0 is required at the end of the stream. Bit 0 is the most significant bit and is transmitted first. The LREQ terminal is required to idle low (logic level 0). Table 5. LLC Bus-Request or Register-Access-Request Bit Length | REQUEST TYPE | NUMBER OF BITS | |------------------------|----------------| | Bus request | 7 | | Read register request | 9 | | Write register request | 17 | For a Bus Request the length of the LREQ data stream is 7 bits as shown in Table 6. **Table 6. LLC Bus Request** | BIT(S) | NAME | DESCRIPTION | |--------|---------------|---------------------------------------------------------------------------------| | 0 | Start bit | Indicates the beginning of the transfer (always 1). | | 1–3 | Request type | Indicates the type of bus request (see Table 9 for the encoding of this field). | | 4–5 | Request speed | Should be 00 for TSB21LV03B 100-Mbit/s speed and 01 for 200-Mbit/s speed. | | 6 | Stop bit | Indicates the end of the transfer (always 0). | For a Read Register Request the length of the LREQ data stream is 9 bits as shown in Table 7. **Table 7. LLC Read Register Access** | BIT(S) | NAME | DESCRIPTION | |--------|--------------|---------------------------------------------------------------| | 0 | Start bit | Indicates the beginning of the transfer (always 1). | | 1–3 | Request type | Always a 100 indicating that this is a read register request. | | 4–7 | Address | Identifies the address of the phy register to be read. | | 8 | Stop bit | Indicates the end of the transfer (always 0). | For a Write Register Request the Length of the LREQ data stream is 17 bits as shown in Table 8. **Table 8. LLC Write Register Access** | BIT(S) | NAME | DESCRIPTION | |--------|--------------|-------------------------------------------------------------------------| | 0 | Start bit | Indicates the beginning of the transfer (always 1). | | 1–3 | Request type | Always a 101 indicating that this is a write register request. | | 4–7 | Address | Identifies the address of the phy register to be written to. | | 8–15 | Data | Gives the data that is to be written to the specified register address. | | 16 | Stop bit | Indicates the end of the transfer (always 0). | The 3-bit Request Type field has the values shown in Table 9. **Table 9. LLC Bus Request Type** | LREQ1 | LREQ2 | LREQ3 | NAME | DESCRIPTION | |-------|-------|-------|----------|--------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | ImmReq | Immediate request. Upon detection of an idle, the LLC takes control of the bus immediately (no arbitration). | | 0 | 0 | 1 | IsoReq | Isochronous request: the LLC arbitrates for the bus, no gaps. | | 0 | 1 | 0 | PriReq | Priority request: the LLC arbitrates after a subaction gap, ignores fair protocol. | | 0 | 1 | 1 | FairReq | Fair request: the LLC arbitrates after a subaction gap, follows fair protocol. | | 1 | 0 | 0 | RdReg | The LLC returns the specified register contents through a status transfer. | | 1 | 0 | 1 | WrReg | The LLC writes to the specified register. | | 1 | 1 | 0 | Reserved | Reserved | | 1 | 1 | 1 | Reserved | Reserved | LREQ timing (each cell represents one clock sample time): NOTE A: Each cell represents one clock sample time. Figure 6. LREQ Timing For fair or priority access, the LLC requests control of the bus at least one clock after the phy-LLC interface becomes idle. If the LLC senses that the CTLn terminals are in a receive state (CTL0 = 1, CTL1 = 0), this indicates that its request has been lost. This is true anytime during or after the LLC sends the bus request transfer. Additionally, the phy ignores any fair or priority requests if it asserts the receive state while the LLC is requesting the bus. The LLC then reissues the request one clock after the next interface idle. The cycle master uses a normal priority request to send a cycle-start message. After receiving a cycle-start message, the LLC can issue an isochronous bus request. When arbitration is won, the LLC proceeds with the isochronous transfer of data. The isochronous request register is cleared in the phy once the LLC sends another type of request or when the isochronous transfer has been completed. The isochronous request must be issued during a packet reception. Generally this request would be during reception of a cycle-start packet. The ImmReq request is issued when the LLC needs to send an acknowledgment after reception of a packet addressed to it. This request must be issued during packet reception. This is done to minimize the delays that a phy would have to wait between the end of a packet and the transmittal of an acknowledgment. As soon as the packet ends, the phy immediately grants access of the bus to the LLC. The LLC sends an acknowledgment to the sender unless the header CRC of the packet turns out to be bad. In this case, the LLC releases the bus immediately; it is not allowed to send another type of packet on this grant. To guarantee this, the LLC is forced to wait 160 ns after the end of the packet is received. The phy then gains control of the bus and the acknowledgement with the CRC error is sent. Then the bus is released and allowed to proceed with another request. Although highly improbable, it is conceivable that two separate nodes can believe that an incoming packet is intended for them. The nodes then issue an ImmReq request before checking the CRC of the packet. Since both phys seize control of the bus at the same time, a temporary, localized collision of the bus occurs somewhere between the competing nodes. This collision would be interpreted by the other nodes on the network as being a high-impedance line state, not a bus reset. As soon as the two nodes check the CRC, the mistaken node drops its request and the false line state is removed. The only side effect would be the loss of the intended acknowledgment packet (this is handled by the higher-layer protocol). #### PRINCIPLES OF OPERATION ### Read/Write Requests When the LLC requests to read the specified register contents, the phy sends the contents of the register to the LLC through a status transfer. When an incoming packet is received while the phy is transferring status information to the LLC, the phy continues to attempt to transfer the contents of the register until it is successful. For write requests, the phy loads the data field into the appropriately addressed register as soon as the transfer has been completed. The LLC is allowed to request read or write operations at any time. #### **Status** A status transfer is initiated by the phy when it has status information to transfer to the LLC. The phy waits until the interface is idle before starting the transfer. The transfer is initiated by asserting the following on the control terminals: CTLO - CTL1 = 01 along with the first two bits of status information on the DO - D3 terminals. The phy maintains CTLO - CTL1 = 01 for the duration of status transfer. The phy may prematurely end a status transfer by asserting something else other than CTLO - CTL1 = 01 on the control terminals. This could be caused by an incoming packet from another node. The phy continues to attempt to complete the transfer until the information has been successfully transmitted. There must be at least one idle cycle in between consecutive status transfers. The phy normally sends just the first 4 bits of status to the LLC. These bits are status flags that are needed by the LLC state machines. The phy sends an entire status packet to the LLC after a request transfer that contains a read request, or when the phy has pertinent information to send to the LLC or transaction layers. The only defined condition where the phy automatically sends a register to the LLC is after Self-ID, when it sends the physical-ID register, which contains the new node address. After a power-on reset, the TSB21LV03B sends two Self-ID status transfers. The first transfer is invalid (a status of not connected); later, during the same bus reset, a second, correct Root, Node Number, and connection status Self-ID is transferred. During all other bus resets, only one SElf-ID status is transmitted. The definition of the bits in the status transfer are shown in Table 10 and the timing is shown in Figure 7. Table 10. 16-Bit Stream Status Request | BIT(S) | NAME | DESCRIPTION | |--------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Arbitration reset gap | Bit 0 indicates that the phy has detected that the bus has been idle for an arbitration reset gap time (this time is defined in the IEEE 1394–1995 standard). Bit 0 is used by the LLC in its busy/retry state machine. | | 1 | Subaction gap | Bit 1 indicates that the phy has detected that the bus has been idle for a subaction gap time (this time is defined in the IEEE 1394–1995 standard). Bit 1 is used by the LLC to detect the completion of an isochronous cycle. | | 2 | Bus reset | Bit 2 indicates that the phy has entered the bus reset state. | | 3 | State timeout or CPS | Bit 3 indicates that the phy stayed in a particular state for too long a period, which is usually the effect of a loop in the cable topology, or that the cable power has dropped below the threshold for reliable operation. | | 4–7 | Address | Bits 4 – 7 hold the address of the phy register whose contents are transferred to the LLC. | | 8–15 | Data | Bits 8 – 15 contain the data that is to be sent to the LLC. | Figure 7. Status Transfer Timing ### **Transmit** When the LLC wants to transmit information, it first requests access to the bus through the LREQ terminal. Once the phy receives this request, it arbitrates to gain control of the bus. When the phy wins ownership of the serial bus, it grants the bus to the LLC by asserting the transmit state on the CTLn terminals for at least one SYSCLK cycle, followed by idle for one clock cycle. The LLC takes control of the bus by asserting either hold or transmit on the CTLn terminals. Hold is used by the LLC to keep control of the bus when it needs some time to prepare the data for transmission. The phy keeps control of the bus for the LLC by asserting a data-on state on the bus. It is not necessary for the LLC to use hold when it is ready to transmit as soon as bus ownership is granted. When the LLC is prepared to send data, it asserts the transmit state on the CTLn terminals as well as sending the first bits of the packet on the D0 - D3 lines (assuming 200 Mbits/s). The transmit state is held on the CTLn terminals until the last bits of data have been sent. The LLC then asserts an idle state on the CTLn terminals for one clock cycle after which it releases control of the interface. However, there are times when the LLC needs to send another packet without releasing the bus. For example, the LLC may want to send consecutive isochronous packets or it may want to attach a response to an acknowledgment. To do this, the LLC asserts a hold state instead of an idle state when the first packet of data has been completely transmitted. In this case, hold informs the phy that the LLC needs to send another packet without releasing control of the bus. The phy then waits a set amount of time before asserting a transmit state. The LLC can then proceed with the transmittal of the second packet. After all data has been transmitted and the LLC has asserted an idle state on the CTLn terminals, the phy asserts its own idle state on the CTLn terminals. When sending multiple packets in this fashion, it is required that all data be transmitted at the same speed. This is required because the transmission speed is set during arbitration, and since the arbitration step is skipped, there is no way of informing the network of a change in speed. **Figure 8. Transmit Timing Waveforms** #### Receive When data is received by the phy from the serial bus, the phy transfers the data to the LLC for further processing. The phy asserts a receive state on the CTLn terminals and asserts a 1 on each Dn terminal. The phy indicates the start of the packet by placing the speed code on the data bus. The phy then proceeds with the transmittal of the packet to the LLC on the Dn terminals while still keeping the receive status on the CTLn terminals. Once the packet has been completely transferred, the phy asserts an idle state on the CTLn terminals, completing the receive operation. #### NOTE: The speed is a phy-LLC protocol and not included in the CRC. NOTE A: SPD = Speed Code D0 => Dn = Packet data Figure 9. Receive Timing Waveforms Table 11. Speed Code for the Receiver | D0 – D3 | Data Rate | |-------------------|------------| | 00YY <sup>†</sup> | 100 Mbit/s | | 0100 | 200 Mbit/s | <sup>†</sup>Y = Transmitted as 0, ignored on receive. ## **Power Class Bits in Self-ID Packet** Table 12 describes the meaning of the power-class bits in the pwr field of the Self-ID packet. Bit 21 is transmitted first, followed by bit 22 and then bit 23. This power-field bit description complies with the IEEE 1394-1995 standard. Table 12. Self-ID Packet Pwr-Field Bit Description | PC [21:23] | DESCRIPTION | |------------|----------------------------------------------------------------------------------------------------------------------------| | 000 | Node does not need power and does not repeat power. | | 001 | Node is self powered, and provides a minimum of 15 W to the bus. | | 010 | Node is self powered, and provides a minimum of 30 W to the bus. | | 011 | Node is self powered, and provides a minimum of 45 W to the bus. | | 100 | Node may be powered from the bus, and is using up to 1 W. | | 101 | Node may be powered from the bus, and is using up to 1 W. An additional 2 W is needed to enable the LLC and higher layers. | | 110 | Node may be powered from the bus, and is using up to 1 W. An additional 5 W is needed to enable the LLC and higher layers. | | 111 | Node may be powered from the bus, and is using up to 1 W. An additional 9 W is needed to enable the LLC and higher layers. | ### gap times The gap times in the TSB21LV03B are set to: subaction-gap = ((gap\_count\*16) + state\_machine\_delay) \*BASE\_RATE\_PERIOD arb-reset-gap = ((gap\_count\*32) + state\_machine\_delay) \*BASE\_RATE\_PERIOD where the BASE\_RATE\_PERIOD is approximately 10.2 ns, and the state\_machine\_delay is approximately (8\*BASE\_RATE\_PERIOD). All PHYs have a hysteresis time (arb delay time) built in, which is set to: delay-time = ((gap\_count\*4) + state\_machine\_delay) \*BASE\_RATE\_PERIOD After a subaction-gap or arb-reset-gap has been detected, the PHY sends the appropriate status to the link. It then waits for the delay-time period before servicing any bus-requests made by the link. ### **MECHANICAL INFORMATION** ## PM (S-PQFP-G64) #### PLASTIC QUAD FLATPACK NOTES: B. All linear dimensions are in millimeters. C. This drawing is subject to change without notice. D. Falls within JEDEC MS-026 E. May also be thermally enhanced plastic with leads connected to the die pads. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated