## SN10KHT5574 OCTAL ECL-TO-TTL TRANSLATOR WITH D-TYPE **EDGE-TRIGGERED FLIP-FLOPS AND 3-STATE OUTPUTS** SDZS010 - JANUARY 1990 - REVISED OCTOBER 1990 - 10KH Compatible - **ECL Clock and TTL Control Inputs** - Flow-Through Architecture Optimizes PCB Layout - Center Pin V<sub>CC</sub>, V<sub>EE</sub>, and GND **Configurations Minimize High-Speed Switching Noise** - Package Options Include "Small Outline" **Packages and Standard Plastic DIPs** ## description This octal ECL-to-TTL translator is designed to provide efficient translation between a 10KH ECL signal environment and a TTL signal environment. This device is designed specifically to improve the performance and density of ECL-to-TTL CPU/bus-oriented functions such as memory-address drivers, clock drivers, and bus-oriented receivers and transmitters. The eight flip-flops of the SN10KHT5574 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic levels that were set up at the D inputs. A buffered output-enable input $(\overline{OE})$ can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance third state and increased drive provide the capability to drive bus lines without need for interface or pullup components. The output-enable input $\overline{\text{OE}}$ does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are off. The SN10KHT5574 is characterized for operation from 0°C to 75°C. #### **FUNCTION TABLE** | INPUTS | | | OUTPUT<br>(TTL) | | | |--------|------------|---|-----------------|--|--| | OE | CLK | D | Q | | | | L | 1 | L | L | | | | L | $\uparrow$ | Н | н | | | | L | L | Χ | Qo | | | | Н | Χ | Χ | Z | | | SDZS010 - JANUARY 1990 - REVISED OCTOBER 1990 ## logic symbol† †This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## logic diagram (positive logic) # SN10KHT5574 OCTAL ECL-TO-TTL TRANSLATOR WITH D-TYPE EDGE-TRIGGERED FLIP-FLOPS AND 3-STATE OUTPUTS SDZS010 – JANUARY 1990 – REVISED OCTOBER 1990 ## absolute maximum ratings over operating temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $\ldots$ $-0.5$ V to 7 V | |------------------------------------------------------------------|--------------------------------------------------| | Supply voltage range, VEE | $\dots$ -8 V to 0 V | | Input voltage range: TTL (see Note 1) | $-1.2$ V to 7 V | | ECL | $V_{EE}$ to 0 $V$ | | Voltage applied to any output in the disabled or power-off state | $-0.5$ V to $5.5$ V | | Voltage applied to any output in the high state | $\dots$ -0.5 V to V <sub>CC</sub> | | Input current range, (TTL) | . $-30$ mA to 5 mA | | Current into any output in the low state | 96 mA | | Operating free-air temperature range | $0^{\circ}$ C to $75^{\circ}$ C | | Storage temperature range | . $-65^{\circ}\text{C}$ to $150^{\circ}\text{C}$ | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The TTL input voltage ratings may be exceeded provided the input current ratings are observed. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | | |-----------------|---------------------------------------------|-----------------------|-------|------|-------|------|--| | VCC | | | 4.5 | 5 | 5.5 | V | | | VEE | | | -4.94 | -5.2 | -5.46 | V | | | VIH | TTL high-level input voltage | | 2 | | | V | | | V <sub>IL</sub> | V <sub>IL</sub> TTL low-level input voltage | | | | 0.8 | V | | | | | T <sub>A</sub> = 0°C | -1170 | | -840 | mV | | | VIH | ECL high-level input voltage‡ | $T_A = 25^{\circ}C$ | -1130 | | -810 | | | | | | $T_A = 75^{\circ}C$ | -1070 | | -735 | | | | | | T <sub>A</sub> = 0°C | -1950 | | -1480 | 0 | | | VIL | ECL low-level input voltage‡ | $T_A = 25^{\circ}C$ | -1950 | | -1480 | mV | | | | | T <sub>A</sub> = 75°C | -1950 | | -1450 | | | | liK | TTL input clamp current | | | | -18 | mA | | | ІОН | High-level output current | | | | -15 | mA | | | loL | I <sub>OL</sub> Low-level output current | | | | 48 | mA | | | TA | · · · · · · · · · · · · · · · · · · · | | | | 75 | °C | | <sup>‡</sup> The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for logic levels only. # SN10KHT5574 OCTAL ECL-TO-TTL TRANSLATOR WITH D-TYPE EDGE-TRIGGERED FLIP-FLOPS AND 3-STATE OUTPUTS SDZS010 – JANUARY 1990 – REVISED OCTOBER 1990 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | 3 | | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------------------|---------------------------|-------------------------------------|----------------------------|-----------------------|------|------------------|------|------| | ٧ıĸ | OE only | $V_{CC} = 4.5 \text{ V},$ | $V_{EE} = -4.94 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | VOH | | $V_{CC} = 4.5 \text{ V},$ | $V_{EE} = -5.2 \text{ V} \pm 5\%$ , | $I_{OH} = -3 \text{ mA}$ | | 2.4 | 3.3 | | V | | VOH | | $V_{CC} = 4.5 \text{ V},$ | $V_{EE} = -5.2 \text{ V} \pm 5\%$ , | $I_{OH} = -15 \text{ mA}$ | | 2 | 3.1 | | V | | VOL | | $V_{CC} = 4.5 \text{ V},$ | $V_{EE} = -5.2 \text{ V} \pm 5\%,$ | $I_{OL} = 48 \text{ mA}$ | | | 0.38 | 0.55 | V | | II | OE only | $V_{CC} = 5.5 \text{ V},$ | $V_{EE} = -5.46 \text{ V},$ | V <sub>I</sub> = 7 V | | | | 0.1 | mA | | lн | OE only | $V_{CC} = 5.5 \text{ V},$ | $V_{EE} = -5.46 \text{ V},$ | V <sub>I</sub> = 2.7 V | | | | 20 | μΑ | | ΊL | OE only | $V_{CC} = 5.5 \text{ V},$ | $V_{EE} = -5.46 \text{ V},$ | V <sub>I</sub> = 0.5 V | | | | -0.5 | mA | | | | $V_{CC} = 5.5 \text{ V},$ | $V_{EE} = -5.46 \text{ V},$ | $V_{I} = -840 \text{ mV}$ | $T_A = 0^{\circ}C$ | | | 350 | | | ۱н | Data inputs and CLK | V <sub>CC</sub> = 5.5 V, | $V_{EE} = -5.46 \text{ V},$ | $V_{I} = -810 \text{ mV}$ | T <sub>A</sub> = 25°C | | | 350 | μΑ | | | | V <sub>CC</sub> = 5.5 V, | $V_{EE} = -5.46 \text{ V},$ | $V_{I} = -735 \text{ mV}$ | T <sub>A</sub> = 75°C | | | 350 | | | | | | | | T <sub>A</sub> = 0°C | 0.5 | | | | | Ι <sub>Ι</sub> L | Data inputs and CLK | $V_{CC} = 5.5 V$ , | $V_{EE} = -5.46 \text{ V},$ | $V_{I} = -1950 \text{ mV}$ | T <sub>A</sub> = 25°C | 0.5 | | | μΑ | | | | | | | T <sub>A</sub> = 75°C | 0.5 | | | | | lozh | • | $V_{CC} = 5.5 \text{ V},$ | $V_{EE} = -5.46 \text{ V},$ | V <sub>O</sub> = 2.7 V | | | | 50 | μΑ | | lozL | | $V_{CC} = 5.5 \text{ V},$ | $V_{EE} = -5.46 \text{ V},$ | V <sub>O</sub> = 0.5 V | | | | -50 | μΑ | | los‡ | | V <sub>CC</sub> = 5.5 V, | $V_{EE} = -5.46 \text{ V},$ | VO = 0 V | | -100 | | -225 | mA | | ІССН | | V <sub>CC</sub> = 5.5 V, | V <sub>EE</sub> = −5.46 V | | | | 66 | 95 | mA | | ICCL | | $V_{CC} = 5.5 \text{ V},$ | V <sub>EE</sub> = −5.46 V | | | | 76 | 110 | mA | | Iccz | | V <sub>CC</sub> = 5.5 V, | V <sub>EE</sub> = −5.46 V | | | | 74 | 106 | mA | | IEE | | V <sub>CC</sub> = 5.5 V, | V <sub>EE</sub> = −5.46 V | | | | -43 | -61 | mA | | Ci | | $V_{CC} = 5.5 \text{ V},$ | $V_{EE} = -5.2 \text{ V},$ | f = 10 MHz | | | 5 | | рF | | Co | | $V_{CC} = 5.5 V$ , | $V_{EE} = -5.2 \text{ V},$ | f = 10 MHz | | | 7 | | рF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $V_{EE} = -5.2 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ## timing requirements | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ $V_{EE} = -4.94 \text{ V to } -5.46 \text{ V}$ $T_{A} = \text{MIN to MAX}$ MIN MAX | UNIT | |-----------------------|--------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------|------| | | Pulse duration | CLK high | 4 | | | t <sub>w</sub> | | CLK low | 4 | ns | | On the or the face of | Cation times before CLK <sup>↑</sup> | Data high | 1 | | | tsu | Setup time before CLK↑ | Data low | 1 | ns | | t <sub>h</sub> | Hold time after CLK↑ | Data high | 1 | 20 | | 41 | | Data low | 1 | ns | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. # SN10KHT5574 OCTAL ECL-TO-TTL TRANSLATOR WITH D-TYPE EDGE-TRIGGERED FLIP-FLOPS AND 3-STATE OUTPUTS SDZS010 – JANUARY 1990 – REVISED OCTOBER 1990 # switching characteristics over recommended ranges of operating free-air temperature and supply voltage (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $C_L$ = 50 pF,<br>R1 = 500 Ω,<br>R2 = 500 Ω | | | UNIT | |------------------|-----------------|----------------|---------------------------------------------|------------------|-----|------| | | | | MIN | TYP <sup>†</sup> | MAX | | | f <sub>max</sub> | | | 200 | 300 | | MHz | | <sup>t</sup> PLH | CLK | | 2.3 | 4.1 | 7 | | | <sup>t</sup> PHL | | Q | 2.9 | 4.6 | 7.4 | ns | | <sup>t</sup> PZH | ŌĒ | 0 | 1.9 | 3.6 | 6.3 | no | | t <sub>PZL</sub> | | Q | 2.7 | 4.8 | 7.7 | ns | | <sup>t</sup> PHZ | ŌĒ | Q | 2.1 | 3.9 | 6.1 | no | | t <sub>PLZ</sub> | OE . | ζ | 0.5 | 3.4 | 6.3 | ns | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $V_{EE} = -5.2 \text{ V}$ , $T_A = 25^{\circ}C$ . SDZS010 - JANUARY 1990 - REVISED OCTOBER 1990 ### PARAMETER MEASUREMENT INFORMATION - B. For TTL inputs, input pulses are supplied by generators having the following characteristics PRR $\leq$ 10 MHz, $Z_0 = 50~\Omega$ , $t_\Gamma \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - C. For ECL inputs, input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50~\Omega$ , $t_\Gamma \leq$ 1.5 ns, $t_f \leq$ 1.5 ns. - D. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load circuit and voltage waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated