- Digital Design Avoids Analog Compensation Errors - Easily Cascadable for Higher Order Loops - Useful Frequency Range - DC to 110 MHz Typical (K CLK) - DC to 70 MHz Typical (I/D CLK) - Dynamically Variable Bandwidth - Very Narrow Bandwidth Attainable - Power-On Reset - Output Capability - Standard: XORPD OUT, ECPD OUT - Bus Driver: I/D OUT - SCR Latch-Up-Resistant CMOS Process and Circuit Design - Speed of Bipolar FAST™/AS/S With Significantly Reduced Power Consumption - Balanced Propagation Delays - ESD Protection Exceeds 2000 V per MIL-STD-883, Method 3015 - Packaged in Small-Outline Integrated Circuit Package # description The CD74ACT297 device provides a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. This device contains all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked loops as described in Figure 1. Both exclusive-OR (XORPD) and edge-controlled (ECPD) phase detectors are provided for maximum flexibility. Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation or to cascade to higher-order phase-locked loops. The length of the up/down K counter is digitally programmable according to the K-counter function table. With A, B, C, and D all low, the K counter is disabled. With A high and B, C, and D low, the K counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C, and D are programmed high, the K counter becomes 17 stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A-through-D inputs can maximize the overall performance of the digital phase-locked loop. This device performs the classic first-order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked loop (DPLL) is not affected by $V_{CC}$ and temperature variations, but depends solely on accuracies of the K clock, I/D clock, and loop propagation delays. The I/D clock frequency and the divide-by-N modulos determine the center frequency of the DPLL. The center frequency is defined by the relationship $f_C = I/D$ clock/2N (Hz). The CD74ACT297 is characterized for operation from –40°C to 85°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. TI is a trademark of Texas Instruments. FAST is a trademark of Fairchild Semiconductor. Figure 1. Simplified Block Diagram ## **Function Tables** # K COUNTER (digital control) | D | С | В | Α | MODULO (K) | |---|---|---|---|-----------------| | L | L | L | L | Inhibited | | L | L | L | Н | 23 | | L | L | Н | L | 24 | | L | L | Н | Н | 25 | | L | Н | L | L | 26 | | L | Н | L | Н | 27 | | L | Н | Н | L | 28 | | L | Н | Н | Н | 29 | | Н | L | L | L | <sub>2</sub> 10 | | Н | L | L | Н | 211 | | Н | L | Н | L | 2 <sup>12</sup> | | Н | L | Н | Н | 213 | | Н | Н | L | L | 214 | | Н | Н | L | Н | 2 <sup>15</sup> | | Н | Н | Н | L | <sub>2</sub> 16 | | Н | Н | Н | Н | <sub>2</sub> 17 | ### **EXCLUSIVE-OR PHASE DETECTOR** | ф <b>А1</b> | φВ | XORPD OUT | |-------------|----|-----------| | L | L | L | | L | Н | Н | | Н | L | Н | | Н | Н | L | ### **EDGE-CONTROLLED PHASE DETECTOR** | ф <b>А2</b> | φВ | ECPD OUT | |--------------|---------------|-----------| | H or L | $\rightarrow$ | Н | | $\downarrow$ | H or L | L | | H or L | <b>↑</b> | No change | | 1 | H or L | No change | H = steady-state high level L = steady-state low level $\downarrow$ = transition from high to low $\uparrow$ = transition from low to high # functional block diagram The phase detector generates an error-signal waveform that, at zero phase error, is a 50% duty-cycle square wave. At the limits of linear operation, the phase-detector output is either high or low all of the time, depending on the direction of the phase error ( $\phi_{in} - \phi_{out}$ ). Within these limits, the phase-detector output varies linearly with the input phase error according to the gain $k_d$ , which is expressed in terms of phase-detector output per cycle of phase error. The phase-detector output can be varied between $\pm 1$ according to the relation: Phase-detector output $$=$$ $\frac{\% \text{ high } - \% \text{ low}}{100}$ (1) The output of the phase detector is $k_d \phi_e$ , where the phase error $\phi_e = \phi_{in} - \phi_{out}$ . Exclusive-OR phase detectors (XORPD) and edge-controlled phase detectors (ECPD) are commonly used digital types. The ECPD is more complex than the XORPD logic function, but can be described generally as a circuit that changes states on one of the transitions of its inputs. For an XORPD, $k_d$ is 4 because its output remains high (PD output = 1) for a phase error of 1/4 cycle. Similarly, for the ECPD, $k_d$ is 2 because its output remains high for a phase error of 1/2 cycle. The type of phase detector determines the zero-phase-error point, i.e., the phase separation of the phase-detector inputs for $\phi_e$ is defined to be zero. For the basic DPLL system of Figure 2, $\phi_e$ = 0 when the phase-detector output is a square wave. The XORPD inputs are 1/4 cycle out of phase for zero phase error. For the ECPD, $\phi_e$ = 0 when the inputs are 1/2 cycle out of phase. Figure 2. DPLL Using Exclusive-OR Phase Detection The phase-detector output controls the up/down input to the K counter. The counter is clocked by input frequency $Mf_c$ , which is a multiple M of the loop center frequency $f_c$ . When the K counter recycles up, it generates a carry pulse. Recycling while counting down generates a borrow pulse. If the carry and borrow outputs are conceptually combined into one output that is positive for a carry and negative for a borrow, and if the K counter is considered as a frequency divider with the ratio $Mf_c/K$ , the output of the K counter equals the input frequency multiplied by the division ratio. Thus, the output from the K counter is $(k_d\phi_eMf_c)K$ . The carry and borrow pulses go to the increment/decrement (I/D) circuit, which, in the absence of any carry or borrow pulse, has an output that is one half of the input clock (I/D CLK). The input clock is just a multiple, 2N, of the loop center frequency. In response to a carry or borrow pulse, the I/D circuit either adds or deletes a pulse at I/D OUT. Thus, the output of the I/D circuit is Nf<sub>C</sub> 4 ( $k_d \phi_e M f_c$ )/2K. The output of the N counter (or the output of the phase-locked loop) is: $$f_{O} = f_{C} + (k_{d} \phi_{e} M f_{C}) / 2KN$$ (2) When this result is compared to the equation for a first-order analog phase-locked loop, the digital equivalent of the gain of the VCO is just $Mf_c/2KN$ , or $f_c/K$ for M = 2N. Thus, the simple first-order phase-locked loop with an adjustable K counter is the equivalent of an analog phase-locked loop with a programmable VCO gain. Figure 3. DPLL Using Both Phase Detectors in a Ripple-Cancellation Scheme # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | -0.5 V to 6 V | |---------------------------------------------------------------------------------------------------------------------|----------------| | DC input diode current, $I_{IK}$ ( $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$ ) | ±20 mA | | DC input diode current, $I_{OK}$ ( $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ ) | ±50 mA | | DC output source or sink current per output pin, $I_O$ ( $V_O > -0.5 \text{ V}$ or $V_O < V_{CC} + 0.5 \text{ V}$ ) | ±50 mA | | Continuous current through V <sub>CC</sub> or GND (Note 1) | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | 73°C/W | | Storage temperature range, T <sub>stg</sub> – | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | MIN | MAX | UNIT | |----------|--------------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level input voltage | 2 | | V | | $V_{IL}$ | Low-level input voltage | | 0.8 | V | | VI | Input voltage | 0 | VCC | V | | VO | Output voltage | 0 | VCC | V | | Δt/Δν | Input rise and fall slew rate | | 10 | ns | | TA | Operating free-air temperature range | -40 | 85 | °C | NOTES: 1. For up to four outputs per device, add $\pm 25$ mA for each additional output. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51. SCHS297B - AUGUST 1998 - REVISED MAY 2000 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | Vac | T <sub>A</sub> = 25°C | | MIN | MAV | UNIT | |--------------------------|----------------------------------|---------------------------------|----------------|-----------------------|------|--------|--------------------------------------------|------| | PARAMETER | TEST COI | NDITIONS | VCC | MIN | MAX | IVIIIV | WAX | UNIT | | | | $I_{O} = -50 \mu\text{A}$ | 4.5 V | 4.4 | | 4.4 | | | | VOH | VI = VIH or VIL | $I_{O} = -24 \text{ mA}$ | 4.5 V | 3.4 | | 3.1 | | V | | | | $I_{O} = -75 \text{ mA}$ | 5.5 V | | | 3.3 | 0.1<br>1.1<br>2.9<br>±1<br>80<br>40<br>2.8 | | | | | ΙΟ = 50 μΑ | 4.5 V | | 0.1 | | 0.1 | | | V <sub>OL</sub> | VI =VIH or VIL | I <sub>O</sub> = 24 mA | 4.5 V | | 0.9 | | 1.1 | V | | | | $I_O = 75 \text{ mA}^{\dagger}$ | 5.5 V | | | | 0.1<br>1.1<br>2.9<br>±1 | | | lį | $V_I = V_{CC}$ or GND | | 5.5 V | | ±0.1 | | ±1 | μΑ | | I <sub>CC</sub> (MSI) | $V_I = V_{CC}$ or GND | | 5.5 V | | 8 | | 80 | μΑ | | I <sub>CC</sub> (SSI/FF) | $V_I = V_{CC}$ or GND | | 5.5 V | | 4 | | 40 | μΑ | | Δl <sub>CC</sub> | $V_{I} = V_{CC} - 2.1 \text{ V}$ | | 4.5 V to 5.5 V | | 2.4 | | 2.8 | mA | <sup>†</sup> Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C. ### **ACT INPUT LOAD** | INPUT | UNIT<br>LOAD | |------------------------|--------------| | ENCTR, D/U | 0.1 | | A, B, C, D, K CLK, φA2 | 0.2 | | I/O CLK, φA1, φB | 0.5 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C). SCHS297B - AUGUST 1998 - REVISED MAY 2000 timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | | | T <sub>A</sub> = 25°C | | MAX | UNIT | |--------------------|--------------------------------------|---------|----|-----------------------|-----|---------|------| | | LANAMETER | | | | MIN | WAX | UNIT | | , | Clock fraguency | | | 55 | | 45 | MHz | | <sup>f</sup> clock | | I/D CLK | | 40 | 35 | IVII IZ | | | | Pulse duration | K CLK | 6 | | 8 | | 20 | | t <sub>W</sub> | | I/D CLK | 7 | | 9 | | ns | | | Setup time before K CLK↑ D/U ENCTR | D/U | 13 | | 17 | | | | t <sub>su</sub> | | ENCTR | 12 | | 16 | | ns | | | Hold time after K CLK↑ | D/Ū | 3 | | 7 | | 20 | | <sup>t</sup> h | | ENCTR | 2 | | 6 | | ns | Figure 5. Edge-Controlled Phase-Comparator Waveforms Figure 6. Exclusive-OR Phase-Detector Waveforms Figure 7. Waveforms Showing Clock (ID CLK) to Output (ID OUT) Propagation Delays, Clock Pulse Duration, and Maximum Clock Pulse Frequency Figure 8. Waveforms Showing Phase Input ( $\phi B$ , $\phi A2$ ) to Output (XORPD OUT) Propagation Delays Figure 9. Waveforms Showing Phase Input (φB, φA2) to Output (ECPD OUT) Propagation Delays NOTE A: Shaded areas indicate when the input is permitted to change for predictable output performance. Figure 10. Waveforms Showing Clock (K CLK) Pulse Duration and Maximum Clock Pulse Frequency, and Inputs (D/U, ENCTR) to Clock (K CLK) Setup and Hold Times. # switching characteristics over recommended operating free-air temperature range, $C_L = 50$ pF, (unless otherwise noted) | PARAMETER | FROM | то | T <sub>A</sub> = 25°C | | | MIN | MAX | UNIT | |------------------|-----------------|------------------|-----------------------|-----|-----|--------|-------|------| | PANAMETER | (INPUT) | (INPUT) (OUTPUT) | | TYP | MAX | IVIIIV | IVIAA | ONII | | 4 | K CLK | I/D OUT | 55 | | | 45 | | MHz | | f <sub>max</sub> | I/D CLK | 1/0 001 | 40 | | | 35 | | | | <sup>t</sup> PLH | 1/D 01 1/ | L/D OUT | | | 19 | | 24 | no | | t <sub>PHL</sub> | I/D CLK | I/D OUT | | | 19 | | 24 | ns | | t <sub>PHL</sub> | φA <sub>2</sub> | ECPD OUT | | | 24 | | 30 | ns | | <sup>t</sup> PLH | | VODDD OUT | | | 17 | | 22 | no | | t <sub>PHL</sub> | φA <sub>1</sub> | XORPD OUT | | | 17 | | 22 | ns | | <sup>t</sup> PLH | ΔD | XORPD OUT | | | 17 | | 22 | no | | <sup>t</sup> PHL | φВ | ΨB XORPD OUT | | | 17 | | 22 | ns | | <sup>t</sup> PLH | φВ | ECPD OUT | | | 24 | | 30 | ns | 50% V<sub>CC</sub> **VOLTAGE WAVEFORMS** **ENABLE AND DISABLE TIMES** ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. 50% V<sub>CC</sub> **VOLTAGE WAVEFORMS** **PROPAGATION DELAY TIMES** Out-of-Phase Output B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. S1 at GND (see Note B) - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \ \Omega$ , $t_f = 3 \ ns$ , $t_f = 3 \ ns$ . - D. The outputs are measured one at a time with one input transition per measurement. 50% V<sub>C</sub>C VOL Figure 11. Load Circuit and Voltage Waveforms ≈0 V #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated