#### **Features** - Complete DTMF Receiver - Low Power Consumption - Internal Gain Setting Amplifier - Adjustable Guard Time - Central Office Quality - Power-down Mode - Inhibit Mode #### **Applications** - Receiver System for British Telecom (BT) or CEPT Spec (MT8870C-1) - Paging Systems - Repeater Systems/Mobile Radio - **Credit Card Systems** - Remote Control - Personal Computers - Telephone Answering Machine # Description The MT8870C/MT8870C-1 is a complete DTMF receiver integrating both the bandsplit filter and digital decoder functions, fabricated in Mitel's double poly ISO2-CMOS technology. The filter section uses switched capacitor techniques for high and low group filters; the decoder uses digital counting techniques to detect and decode all 16 DTMF tone-pairs into a 4-bit code. External component count is minimized by on chip provision of a differential input amplifier, clock oscillator and latched three-state bus interface. Figure 1 - Functional Block Diagram # Absolute Maximum Ratings<sup>†</sup> | | Parameter | Symbol | Min | Max | Units | | |---|----------------------------------------|------------------|-----------------------|-----------------------|-------|--| | 1 | DC Power Supply Voltage | V <sub>DD</sub> | | 6 | V | | | 2 | Voltage on any pin | V <sub>I</sub> | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> + 0.3 | V | | | 3 | Current at any pin (other than supply) | 1, | | 10 | mA | | | 4 | Storage temperature | T <sub>STG</sub> | - 65 | + 150 | °C | | | 5 | Package power dissipation | P <sub>D</sub> | | 1000 | mW | | <sup>&</sup>lt;sup>†</sup>Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Derate above 75 °C at 16 mW/°C. All leads soldered to board. #### Recommended Operating Conditions - Voltages are with respect to ground (Vss) unless otherwise stated | | Parameter | Sym | Min | Тур‡ | Max | Units | Test Conditions | |---|------------------------------|-----------------|------|----------|------|-------|-----------------| | 1 | DC Power Supply Voltage | V <sub>DD</sub> | 4.75 | 5.0 | 5.25 | V | | | 2 | Operating Temperature | To | - 40 | | + 85 | °C | | | 3 | Crystal/Clock Frequency | fc | | 3.579545 | | MHz | | | 4 | Crystal/Clock Freq.Tolerance | Δfc | | ± 0.1 | | % | | <sup>\*</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. #### DC Electrical Characteristics - V<sub>DD</sub> = 5.0V ± 5%, V<sub>SS</sub> = 0V, -40°C ≤ T<sub>O</sub> ≤ +85°C, unless otherwise stated | | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |----|-------------|------------------------------------|----------------------------------|-----------------------|-----|------------------------|-------|----------------------------------------------------| | 1 | s | Standby supply current | l <sub>DDQ</sub> | | | 100 | μΑ | PWDN = V <sub>DD</sub> | | 2 | U | Operating supply current | l <sub>DD</sub> | | 3.0 | 9.0 | mΑ | | | 3 | P<br>L<br>Y | Power consumption | Po | | 15 | 50 | mW | fc = 3.579545 MHz | | 4 | <u> </u> | High level input | VIH | 3.5 | | | ٧ | V <sub>DD</sub> = 5.0V | | 5 | | Low level input voltage | V <sub>IL</sub> | | - | 1.5 | ٧ | V <sub>DD</sub> = 5.0V | | 6 | l<br>N | Input leakage current | I <sub>IH</sub> /I <sub>IL</sub> | | 0.1 | | μΑ | $V_{IN} = V_{SS}$ or $V_{DD}$ | | 7 | P | Pull up (source) current | Iso | | 7.5 | 20 | μΑ | TOE (pin 10) = 0,<br>V <sub>DD</sub> = 5.0V | | 8 | S | Pull down (sink) current | Isı | | 15 | 45 | μΑ | INH = 5.0V, PWDN = 5.0V,<br>V <sub>DD</sub> = 5.0V | | 9 | | Input impedance (IN + , IN - ) | R <sub>IN</sub> | | 10 | | МΩ | @ 1 kHz | | 10 | İ | Steering threshold voltage | V <sub>TSt</sub> | 2.2 | | 2.5 | > | $V_{DD} = 5.0V$ | | 11 | | Low level output voltage | V <sub>OL</sub> | | | V <sub>SS</sub> + 0.03 | ٧ | No load | | 12 | 0 | High level output voltage | VoH | V <sub>DD</sub> -0.03 | | | ٧ | No load | | 13 | T | Output low (sink) current | loL | 1.0 | 2.5 | | mΑ | V <sub>OUT</sub> = 0.4 V | | 14 | U | Output high (source) current | Іон | 0.4 | 0.8 | | mA | V <sub>OUT</sub> = 4.6 V | | 15 | Ţ | V <sub>Ref</sub> output voltage | V <sub>Ref</sub> | 2.4 | | 2.7 | ٧ | No load, V <sub>DD</sub> = 5.0V | | 16 | ١, | V <sub>Ref</sub> output resistance | R <sub>OR</sub> | | 10 | | kΩ | | <sup>\*</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. #### Operating Characteristics - V<sub>DD</sub> = 5.0V ± 5%, V<sub>SS</sub> = 0V, -40°C ≤ T<sub>O</sub> ≤ +85°C, unless otherwise stated **Gain Setting Amplifier** | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |----|------------------------------|-----------------|------|-----|-----|-----------------|-----------------------------------------------------| | 1 | Input leakage current | I <sub>IN</sub> | | 1 | 100 | nA | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>DD</sub> | | 2 | Input resistance | R <sub>IN</sub> | 10 | | | МΩ | | | 3 | Input offset voltage | Vos | | 1 | 25 | mV | : | | 4 | Power supply rejection | PSRR | 50 | | | dB | 1 kHz | | 5 | Common mode rejection | CMRR | 40 | | | dB | -3.0 V≤ V <sub>IN</sub> ≤3.0 V | | 6 | DC open loop voltage gain | Avol | 32 | T | | dB | | | 7 | Unity gain bandwidth | fc | 0.30 | | | MHz | | | 8 | Output voltage swing | Vo | 4.0 | | | V <sub>pp</sub> | Load ≥ 100 kΩ to V <sub>SS</sub> | | 9 | Maximum capacitive load (GS) | CL | | Ī | 100 | pF | | | 10 | Maximum resistive load (GS) | RL | | | 50 | kΩ | | | 11 | Common mode range | V <sub>CM</sub> | 2.5 | | | V <sub>pp</sub> | No Load | # MT8870C AC Electrical Characteristics $^{\dagger}$ - $V_{DD}$ = 5.0V $\pm$ 5%, $V_{SS}$ = 0V, -40°C $\leq$ T<sub>0</sub> $\leq$ +85°C, using Test Circuit shown | | Characteristics | Sym | Min | Тур‡ | Max | Units | Notes* | |-----|---------------------------------------------------|-----|---------------|------|-----|-------------------|----------------------| | | | | -29 | | | dBm | 1,2,3,5,6,9 | | 1 | Valid input signal levels (each tone of composite | | -27.5 | | | mV <sub>RMS</sub> | 1,2,3,5,6,9 | | | signal) | | | | +1 | dBm | 1,2,3,5,6,9 | | - 1 | | | | | 869 | mV <sub>RMS</sub> | 1,2,3,5,6,9 | | 2 | Negative twist accept | | | | 6 | dB | 2, 3, 6, 9 | | 3 | Positive twist accept | | | | 6 | dB | 2, 3, 6, 9 | | 4 | Frequency deviation accept | | ± 1.5% ± 2 Hz | | | | 2, 3, 5, 9 | | 5 | Frequency deviation reject | | ± 3.5% | | | | 2, 3, 5, 9 | | 6 | Third tone tolerance | | | - 16 | | dB | 2, 3, 4, 5, 9, 10 | | 7 | Noise tolerance | | | - 12 | | dB | 2, 3, 4, 5, 7, 9, 10 | | 8 | Dial tone tolerance | | | + 22 | | dB | 2, 3, 4, 5, 8, 9, 11 | <sup>\*</sup>Typical figures are at 25 °C and are for design aid only: not guaranteed and not subject to production testing. \*NOTES - 1. dBm = decibels above or below a reference power of 1 mW into a 600 ohm load. - 2. Digit sequence consists of all DTMF tones. - 3. Tone duration = 40 ms, tone pause = 40 ms. - 4. Signal condition consists of nominal DTMF frequencies. - 5. Both tones in composite signal have an equal amplitude. - 6. Tone pair is deviated by ±1.5 % ± 2 Hz. - 7. Bandwidth limited (3 kHz) Gaussian noise. - 8. The precise dial tone frequencies are (350 Hz and 440 Hz) $\pm$ 2 %. - 9. For an error rate of better than 1 in 10,000. - 10. Referenced to lowest level frequency component in DTMF signal. - 11. Referenced to the minimum valid accept level. #### MT8870C-1 AC Electrical Characteristics $^{\dagger}$ - $V_{DD}$ = 5.0V $\pm$ 5%, $V_{SS}$ = 0V, -40°C $\leq$ T<sub>O</sub> $\leq$ +85°C, using Test Circuit shown in Figure 2 | | Characteristics | Sym | Min | Тур | Max | Units | Notes* | | |---------------|---------------------------------|-----|---------------|------|-----|-------------------|----------------------|--| | $\neg \vdash$ | Valid input signal levels | - | - 31 | | +1 | dBm | $V_{DD} = 5.0V$ | | | 1 | (each tone of composite signal) | | 21.8 | | 869 | mV <sub>RMS</sub> | 1,2,3,5,6,9 | | | | | | - 37 | | | dBm | $V_{DD} = 5.0V$ | | | 2 | Input Signal Level Reject | | 10.9 | | | mV <sub>RMS</sub> | 1,2,3,5,6,9 | | | 3 | Negative twist accept | | | | 6 | dВ | 2, 3, 6, 9 | | | 4 | Positive twist accept | | | | 6 | dΒ | 2, 3, 6, 9 | | | 5 | Frequency deviation accept | | ± 1.5% ± 2 Hz | | | | 2, 3, 5, 9 | | | 6 | Frequency deviation reject | | ± 3.5% | | | | 2, 3, 5, 9 | | | 7 | Third tone tolerance | | - 18.5 | | | dB | 2, 3, 4, 5, 9, 12 | | | 8 | Noise tolerance | | | - 12 | , | dB | 2, 3, 4, 5, 7, 9, 10 | | | 9 | Dial tone tolerance | | <u> </u> | + 22 | | dB | 2, 3, 4, 5, 8, 9, 11 | | <sup>\*</sup>Typical figures are at 25 °C and are for design aid only: not guaranteed and not subject to production testing. - 1. dBm = decibels above or below a reference power of 1 mW into a 600 ohm load. - 2. Digit sequence consists of all DTMF tones. - 3. Tone duration = 40 ms, tone pause = 40 ms. - 4. Signal condition consists of nominal DTMF frequencies. - 5. Both tones in composite signal have an equal amplitude. - 6. Tone pair is deviated by ±1.5 % ± 2 Hz. - 7. Bandwidth limited (3 kHz) Gaussian noise. - 8. The precise dial tone frequencies are (350 Hz and 440 Hz) $\pm$ 2 %. - 9. For an error rate of better than 1 in 10,000. - 10. Referenced to lowest level frequency component in DTMF signal. - 11. Referenced to the minimum valid accept level. - 12. Referenced to Fig. 10 input DTMF tone level at -25dBm (-28dBm at GS Pin) interference frequency range between 480-3400Hz. # AC Electrical Characteristics - $V_{DD}$ = 5.0V ± 5%, $V_{SS}$ = 0V, -40°C ≤ To ≤ +85°C, using Test Circuit shown in Figure 2 | | | Characteristics | Sym | Min | Тур‡ | Max | Units | . Test Conditions | |----|------------------|--------------------------------------|-------------------|--------|--------|--------|-------|-------------------------------| | 1 | | Tone present detect time | t <sub>DP</sub> | 5 | 11 | 14 | ms | see Figure 3 | | 2 | | Tone absent detect time | t <sub>DA</sub> | 0.5 | 4 | 8.5 | ms | see Figure 3 | | 3 | T | Tone duration accept | t <sub>REC</sub> | | | 40 | ms | User adjustable | | 4 | M<br>!<br>N | Tone duration reject | tREC | 20 | | | ms | User adjustable | | 5 | G | Interdigit pause accept | t <sub>ID</sub> | | | 40 | ms | User adjustable | | 6 | | Interdigit pause reject | t <sub>DO</sub> | 20 | | | ms | User adjustable | | 7 | | Propagation delay (St to Q) | t <sub>PQ</sub> | | 8 | 11 | μς | TOE = V <sub>DD</sub> | | 8 | 0 | Propagation delay (St to StD) | t <sub>PStD</sub> | | 12 | 16 | μς | TOE = V <sub>DD</sub> | | 9 | U<br>T | Output data set up ( Q to StD) | t <sub>QStD</sub> | | 3.4 | | μs | TOE = V <sub>DD</sub> | | 10 | P<br>U<br>T<br>S | Propagation delay (TOE to Q ENABLE) | t <sub>PTE</sub> | | 50 | | ns | load of 10 kΩ,<br>50 pF | | 11 | | Propagation delay (TOE to Q DISABLE) | | | 300 | | ns | load of 10 k $\Omega$ , 50 pF | | 12 | | Crystal /clock frequency | fc | 3.5759 | 3.5795 | 3.5831 | MHz | | | 13 | C | Clock input rise time | t <sub>LHCL</sub> | | | 110 | ns | Ext. clock | | 14 | 0 | Clock input fall time | tHLCL | | | 110 | ns | Ext. clock | | 15 | C<br>K | Clock input duty cycle | DC <sub>CL</sub> | 40 | 50 | 60 | % | Ext. clock | | 16 | " | Capacitive load (OSC2) | C <sub>LO</sub> | | | 30 | pF | | <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 2 - Single-Ended Input Configuration **Pin Description** | Pin# | Name | Description | |-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IN+ | Non-Inverting Op-Amp (Input). | | 2 | IN- | Inverting Op-Amp (Input). | | 3 | GS | Gain Select. Gives access to output of front end differential amplifier for connection of feedback resistor. | | 4 | V <sub>Ref</sub> | Reference Voltage (Output), Nominally $V_{DD}/2$ is used to bias inputs at mid-rail (see Fig.2). | | 5 | INH | Inhibit (Input). Logic high inhibits the detection of tones representing characters A, B, C and D. This pin input is internally pulled down. | | 6 | PWDN | Power Down (Input). Active high. Powers down the device and inhibits the oscillator. This pin input is internally pulled down. | | 7 | OSC1 | Clock (Input). | | 8 | OSC2 | Clock (Output). A 3.579545 MHz crystal connected between pins OSC1 and OSC2 completes the internal oscillator circuit. | | 9 | Vss | Negative Power Supply (Input). | | 10 | TOE | Three State Output Enable (Input). Logic high enables the outputs Q1-Q4. This pin is pulled up internally. | | 11-14 | Q1-Q4 | Three State Data (Output). When enabled by TOE, provide the code corresponding to the last valid tone-pair received (see Table 1). When TOE is logic low, the data outputs are high impedance. | | 15 | StD | Delayed Steering (Output).Presents a logic high when a received tone-pair has been registered and the output latch updated; returns to logic low when the voltage on St/GT falls below V <sub>TSt</sub> | | 16 | ESt | Early Steering (Output). Presents a logic high once the digital algorithm has detected a valid tone pair (signal condition). Any momentary loss of signal condition will cause ESt to return to a logic low. | | 17 | St/GT | Steering Input/Guard time (Output) Bidirectional. A voltage greater than $V_{TSt}$ detected at St causes the device to register the detected tone pair and update the output latch. A voltage less than $V_{TSt}$ frees the device to accept a new tone pair. The GT output acts to reset the external steering time-constant; its state is a function of ESt and the voltage on St. | | 18 | V <sub>DD</sub> | Positive power supply (Input). | #### **EXPLANATION OF EVENTS** - TONE BURSTS DETECTED, TONE DURATION INVALID, OUTPUTS NOT UPDATED. - TONE #n DETECTED, TONE DURATION VALID, TONE DECODED AND LATCHED IN OUTPUTS. - END OF TONE #n DETECTED, TONE ABSENT DURATION VALID, OUTPUTS REMAIN LATCHED UNTIL NEXT VALID TONE. C) - **OUTPUTS SWITCHED TO HIGH IMPEDANCE STATE.** D) - TONE #n+1 DETECTED, TONE DURATION VALID, TONE DECODED AND LATCHED IN OUTPUTS (CURRENTLY HIGH IMPEDANCE). - ACCEPTABLE DROPOUT OF TONE #n + 1, TONE ABSENT DURATION INVALID, OUTPUTS REMAIN LATCHED. F) - END OF TONE #n+1 DETECTED, TONE ABSENT DURATION VALID, OUTPUTS REMAIN LATCHED UNTIL NEXT VALID TONE. #### **EXPLANATION OF SYMBOLS** - DTMF COMPOSITE INPUT SIGNAL. - EARLY STEERING OUTPUT. INDICATES DECTECTION OF VALID TONE FREQUENCIES. - St/GT STEERING INPUT/GUARD TIME OUTPUT. DRIVES EXTERNAL RC TIMING CIRCUIT. - Q1-Q4 4-BIT DECODED TONE OUTPUT. - DELAYED STEERING OUTPUT. INDICATES THAT VALID FREQUENCIES HAVE BEEN PRESENT/ABSENT FOR THE REQUIRED GUARD TIME THUS CONSTITUTING A VALID SIGNAL. - TOE TONE OUTPUT ENABLE (INPUT). A LOW LEVEL SHIFTS $Q_1 \cdot Q_4$ TO ITS HIGH IMPEDANCE STATE. - MAXIMUM DTMF SIGNAL DURATION NOT DETECTED AS VALID. t<sub>REC</sub> - MINIMUM DTMF SIGNAL DURATION REQUIRED FOR VALID RECOGNITION. - MINIMUM TIME BETWEEN VALID DTMF SIGNALS. tin - MAXIMUM ALLOWABLE DROP OUT DURING VALID DTMF SIGNAL. too - TIME TO DETECT THE PRESENCE OF VALID DTMF SIGNALS. top - TIME TO DETECT THE ABSENCE OF VALID DTMF SIGNALS. tDA - **GUARD TIME, TONE PRESENT.** tore - GUARD TIME, TONE ABSENT. Figure 3- Timing Diagram ### **Functional Description** The MT8870C/MT8870C-1 monolithic DTMF receiver offers small size, low power consumption and high performance. Its architecture consists of a bandsplit filter section, which separates the high and low group tones, followed by a digital counting section which verifies the frequency and duration of the received tones before passing the corresponding code to the output bus. #### **Filter Section** Separation of the low-group and high group tones is achieved by applying the DTMF signal to the inputs of two sixth-order switched capacitor bandpass filters, the bandwidths of which correspond to the low and high group frequencies. The filter section also incorporates notches at 350 and 440 Hz for exceptional dial tone rejection (see Figure 4). Each filter output is followed by a single order switched capacitor filter section which smooths the signals prior to limiting. Limiting is performed by high-gain comparators which are provided with hysteresis to prevent detection of unwanted low-level signals. The outputs of the comparators provide full rail logic swings at the frequencies of the incoming DTMF signals. #### **Decoder Section** Following the filter section is a decoder employing digital counting techniques to determine the frequencies of the incoming tones and to verify that they correspond to standard DTMF frequencies. A complex averaging algorithm protects against tone simulation by extraneous signals such as voice while providing tolerance to small frequency deviations and variations. This averaging algorithm has been developed to ensure an optimum combination of immunity to talk-off and tolerance to the presence of interfering frequencies (third tones) and noise. When the detector recognizes the presence of two valid tones (this is referred to as the "signal condition" in some industry specifications) the "Early Steering" (ESt) output will go to an active state. Any subsequent loss of signal condition will cause ESt to assume an inactive state (see "Steering Circuit"). #### **Steering Circuit** Before registration of a decoded tone pair, the receiver checks for a valid signal duration (referred to as character recognition condition). This check is performed by an external RC time constant driven by ESt. A logic high on ESt causes v<sub>c</sub> (see Figure 5) to rise as the capacitor discharges. Provided signal condition is maintained (ESt remains high) for the validation period (t<sub>GTP</sub>), v<sub>c</sub> reaches the threshold (V<sub>TSt</sub>) of the steering logic to register the tone pair, latching its corresponding 4-bit code (see Table 1) into the output latch. At this point the GT output is activated and drives $v_c$ to $V_{DD}$ . GT continues to drive high as long as ESt remains high. Finally, after a short delay to allow the output latch to settle, the delayed steering output flag (StD) goes high, signalling that a received tone pair has been registered. The contents of the output latch are made available on the 4-bit output bus by raising the three state control input (TOE) to a logic high. The steering circuit works in reverse to validate Figure 4- Filter Response | Digit | TOE | INH | EST | Q <sub>4</sub> | Q <sub>3</sub> | Q2 | Q <sub>1</sub> | | | |-------|-----|-----|-----|----------------|----------------|----------|----------------|--|--| | ANY | L | Х | - | Z | Z | Z | Z | | | | 1 | Н | L | Н | 0 | 0 | 0 | 1 | | | | 2 | Н | L | Н | 0 | 0 | 1 | 0 | | | | 3 | н | L | Н | 0 | 0 | 1 | 1 | | | | 4 | Н | L | Н | 0 | 1 | 0 | 0 | | | | 5 | Н | L | Н | 0 | 1 | 0 | . 1 | | | | 6 | Н | L | Н | 0 | 1 | 1 | 0 | | | | 7 | Н | L | Н | 0 | 1 | 1 | 1 | | | | 8 | Н | L | Н | 1 | 0 | 0 | 0 | | | | 9 | Н | Ĺ | Н | 1 | 0 | 0 | 1_ | | | | 0 | Н | Ĺ | Н | 1 | 0 | 1 | 0 | | | | * | Н | L | Н | 1 | 0 | 1 | 1 | | | | # | Н | L | Н | 1 | - | 0 | 0 | | | | Α | Н | L | Н | 1 | 1 | 0 | 1 | | | | В | н | ٦ | Н | 1 | 1 | 1 | 0 | | | | C | н | L | н | 1 | 1 | 1 | 1 | | | | D | н | L | Ŧ | 0 | 0 | 0 | 0 | | | | 1 | Н | Н | Н | 0 | 0 | 0 | 1 | | | | 2 | н | н | Н | 0 | 0 | 1 | 0 | | | | 3 | Н | Ŧ | Ή | 0 | 0 | 1 | 1 | | | | 4 | н | . Н | Н | 0 | 1 | 0 | 0 | | | | 5 | Н | H | Н | 0 | 1 | 0 | 1 . | | | | 6 | H | Ξ | Н | 0 | 1 | 1 | 0 | | | | 7 | Н | Н | н | 0 | 1 | 1 | 1 | | | | 8 | Н | н | Н | 1 | 0 | 0 | 0 | | | | 9 | Н | Н | Н | 1 | 0 | 0 | 1 | | | | 0 | н | Н | н | 1 | 0 | 1 | 0 | | | | • | Н | Н | Н | 1 | 0 | 1 | 1 | | | | # | Н | Н | Н | 1 | 1 | 0 | 0 | | | | A | . н | Н | اد | undet | ected, t | he outp | ut | | | | В | Н | Н | L | | vill rem | | | | | | C | н | Н | L | Į. | previou | ıs detec | ted | | | | D | н | Н | _ | code | | | | | | L = LOGIC LOW, H = LOGIC HIGH, Z = HIGH IMPEDANCE Table 1 - Functional Decode Table the interdigit pause between signals. Thus, as well as rejecting signals too short to be considered valid, the receiver will tolerate signal interruptions (drop out) too short to be considered a valid pause. This facility, together with the capability of selecting the steering time constants externally, allows the designer to tailor performance to meet a wide variety of system requirements. #### **Guard Time Adjustment** In many situations not requiring selection of tone duration and interdigital pause, the simple steering circuit shown in Figure 5 is applicable. Component values are chosen according to the formula: $$t_{REC} = t_{DP} + t_{GTP}$$ $t_{ID} = t_{DA} + t_{GTA}$ The value of top is a device parameter (see Figure 3) and t<sub>REC</sub> is the minimum signal duration to be recognized by the receiver. A value for C of 0.1 $\mu$ F is recommended for most applications, leaving R to be selected by the designer. Different steering arrangements may be used to select independently the guard times for tone present (t<sub>GTP</sub>) and tone absent (t<sub>GTA</sub>). This may be necessary to meet system specifications which place both accept and reject limits on both tone duration and interdigital pause. Guard time adjustment also allows the designer to tailor system parameters such as talk off and noise immunity. Increasing tREC improves talk-off performance since it reduces the probability that tones simulated by speech will maintain signal condition long enough to be registered. Alternatively, a relatively short t<sub>REC</sub> with a long t<sub>DO</sub> would be appropriate for extremely noisy environments where fast acquisition time and immunity to tone drop-outs are required. Design information for guard time adjustment is shown in Figure 6. #### Power-down and Inhibit Mode A logic high applied to pin 6 (PWDN) will power down the device to minimize the power consumption in a standby mode. It stops the oscillator and the functions of the filters. Inhibit mode is enabled by a logic high input to the pin 5 (INH). It inhibits the detection of tones representing characters A,B,C and D. The output code will remain the same as the previous detected code (see Table 1). #### **Differential Input Configuration** The input arrangement of the MT8870C/MT8870C-1 provides a differential-input operational amplifier as well as a bias source(VRef) which is used to bias the inputs at mid-rail. Provision is made for connection of a feedback resistor to the op-amp output (GS) for adjustment of gain. In a singleended configuration, the input pins are connected as shown in Figure 2 with the op-amp connected for unity gain and V<sub>Ref</sub> biasing the input at ½V<sub>DD</sub>. Figure 7 shows the differential configuration, which permits the adjustment of gain with the feedback resistor R<sub>5</sub>. Figure 5- Basic Steering Circuit Figure 6- Guard Time Adjustment ### **Crystal Oscillator** The internal clock circuit is completed with the addition of an external 3.579545 MHz crystal and is normally connected as shown in Figure 2 (Single Ended Input Configuration). However, it is possible Figure 7- Differential Input Configuration to configure several MT8870C/MT8870C-1 devices employing only a single oscillator crystal. The oscillator output of the first device in the chain is coupled through a 30 pF capacitor to the oscillator input (OSC1) of the next device. Subsequent devices are connected in a similar fashion. Refer to Figure 8 for details. The problems associated with unbalanced loading are not a concern with the arrangement shown, ie; precision balancing capacitors are not required. Figure 8- Oscillator Connection #### **APPLICATION** #### RECEIVER SYSTEM FOR BRITISH TELECOM SPEC **POR 1151** The circuit shown in Fig. 10 illustrates the use of MT8870C-1 device in a typical receiver system. BT Spec defines the input signals less than -34 dBm as the non-operate level. This condition can be attained by choosing a suitable values of R<sub>1</sub> and R<sub>2</sub> to provide 3 dB attenuation, such that -34 dBm input signal will correspond to -37 dBm at the gain setting pin GS of MT8870C-1. As shown in the diagram, the component values of R3 and C2 are the guard time requirements when the total component tolerance is 6%. For better performance, it is recommended to use the nonsymmetric guard time circuit in Fig. 9. Figure 9 - Non-Symmetric Guard Time Circuit Figure 10 - Single-Ended Input Configuration for BT or CEPT Spec