## 32,768 WORD imes 8 BIT CMOS ONE TIME PROGRAMMABLE READ ONLY MEMORY # DESCRIPTION The TC54256AP/AF is a 32,768 word × 8 bit one time programmable read only memory, and molded in a 28 pin plastic package. The TC54256AP/AF's access time is 200ns and has low power standby mode which reduces the power dissipation without increasing access time. The electrical characteristics and programming method are the same as U.V. EPROM TC57256AD's. Once programmed, the TC54256AP/AF cannot be erased because of using plastic DIP without transparent window. ### FEATURES - Peripheral circuit: CMOS Memory cell : N-MOS - Low power dissipation Active: 30mA/6.7MHz Standby: 100µA - · Fast access time: 200ns - · Single 5V power supply - · Full static operation - · High speed programming mode - · Inputs and outputs TTL compatible - Pin compatible with ROM TC53257P, TMM23256P, EPROM TMM27256D/AD, TC57256D/AD, One time PROM TMM24256P/AP and TC54256P - · Standard 28 pin DIP plastic package: TC54256AP - Plastic Flat Package : TC54256AF # PIN CONNECTION (TOP VIEW) | V <sub>PP</sub> C | 1 | 28 | D vcc | |-------------------|----|----|-------------| | Al2 [ | 2 | 27 | JA14 | | A7 🗀 | 3 | 26 | DA13 | | A6 🗆 | 4 | 25 | BAG | | A5 🗆 | 5 | 24 | DA9 | | A4 C | 6 | 23 | DAll | | A3 🗆 | 7 | 22 | ⊐oe | | A2 [ | 8 | 21 | DAIO | | A1 C | 9 | 20 | DCE | | A0 🗆 | 10 | 19 | 07 | | 00 E | 11 | 18 | 06 | | 01 🗆 | 12 | 17 | 05 | | 02 🗆 | 13 | 16 | 104 | | GND C | 14 | 15 | <b>1</b> 03 | # BLOCK DIAGRAM #### PIN NAMES | PIN NAMI | <u></u> | |-----------------|--------------------------------------| | A0 ~ A14 | Address Inputs | | 00 ∿ 07 | Outputs (Inputs) | | ČĒ | Chip Enable Input | | ŌĒ | Output Enable Input | | VPP | Program Supply<br>Voltage | | V <sub>CC</sub> | V <sub>CC</sub> Supply Voltage (+5V) | | GND | Ground | ### MODE SELECTION | CE | ŌĒ | VPP | | | POWER | | |---------------|--------------------------|------------------------------------|------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--| | (20) | (22) | (1) | (28) | $(11 \sim 13, 15 \sim 19)$ | TOWER | | | L | L | | | Data Out | Active | | | * | Н | 5₹ | 5V | High Impedance | ACCIVE | | | Н | * | | | High Impedance | Standby | | | L | Н | | | Data In | | | | н | Н | 12.5V | 6V | High Impedance | Active | | | gram Verify * | | | | Data Out | | | | | (20)<br>L<br>*<br>H<br>L | (20) (22) L L * H H * L H H H | (20) (22) (1) L L * H * H H H 12.5V | (20) (22) (1) (28) L L * H 5V 5V L H H H 12.5V 6V | (20) (22) (1) (28) (11 ~ 13,15 ~ 19) L L ★ H 5V 5V High Impedance High Impedance Data In H H 12,5V High Impedance | | <sup>\*:</sup> H or L ### MAXIMUM RATINGS | SYMBOL | ITEM | RATING | UNIT | | |---------------------------------|----------------------------|-----------------------------|----------|--| | VCC VCC Power Supply Voltage | | -0.6 ∿ 7.0 | v | | | V <sub>PP</sub> | Program Supply Voltage | -0.6 ∿ 14.0 | v | | | V <sub>IN</sub> Input Voltage | | -0.6 ~ 7.0 | v | | | VI/O | Input/Output Voltage | -0.6 ~ V <sub>CC</sub> +0.5 | v | | | PD | Power Dissipation | 1.5 | W | | | TSOLDER | Soldering Temperature Time | 260 • 10 | °C · sec | | | TSTRG Storage Temperature -65 m | | -65 ∿ 125 | °c | | | TOPR Operating Temperature | | -40 ~ 85 | | | ### READ OPERATION ## D.C. RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-----------------|--------------------------------------|----------------------|------|----------------------|------| | VIH | Input High Voltage | 2.2 | - | V <sub>CC</sub> +0.3 | | | VIL | Input Low Voltage | 0.3 | - | 0.8 | | | v <sub>CC</sub> | V <sub>CC</sub> Power Supply Voltage | 4.75 | 5.00 | 5.25 | ľ | | V <sub>PP</sub> | Vpp Power Supply Voltage | V <sub>CC</sub> -0.6 | VCC | V <sub>CC</sub> +0.6 | | # D.C. and OPERATING CHARACTERISTICS (Ta=-40 ~ 85°C, VCC=5V±5%) | SYMBOL | PARAMETER | TEST CONDITION | | MIN. | TYP. | MAX. | UNIŢ | |-------------------|-------------------------|------------------------------------------|----------|------|------|------|------| | I <sub>LI</sub> | Input Current | $V_{IN}=OV \sim V_{CC}$ | | - | - | ±10 | μА | | I <sub>CC01</sub> | | | f=6.7MHz | - | - | 30 | | | I <sub>CCO2</sub> | Operating Current | CE=0V | f=1MHz | - | - | 10 | mA | | Iccs1 | Ch - 11 - 0 | CE=VIH | | _ | - | 1 | mA | | I <sub>CCS2</sub> | Standby Current | CE=V <sub>CC</sub> -0.2V | | - | - | 100 | μА | | v <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> =-400μ | A | 2.4 | - | - | v | | VOL | Output Low Voltage | I <sub>OL</sub> =2.1mA | | - | - | 0.4 | v | | I <sub>PP1</sub> | V <sub>PP</sub> Current | Vpp=Vcc±0.6V | | - | - | ±10 | μA | | ILO | Output Leakage Current | V <sub>OUT</sub> =0.4V ∿ V <sub>CC</sub> | | _ | - | ±10 | μA | # A.C. CHARACTERISTICS (Ta=-40 $\sim$ 85°C, $V_{CC}$ =5V±5%, $V_{PP}$ = $V_{CC}$ ±0.6V) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | MAX. | UNIT | |------------------|--------------------------|-----------------------|------|------|------| | tACC | Address Access Time | CE=OE=V <sub>IL</sub> | - | 200 | | | tCE | CE to Output Valid | ŌĒ=V <sub>IL</sub> | - | 200 | ] | | t <sub>OE</sub> | OE to Output Valid | CE=V <sub>IL</sub> | - | 70 | ] | | t <sub>DF1</sub> | CE to Output in High-Z | OE=V <sub>IL</sub> | 0 | 60 | ns | | t <sub>DF2</sub> | OE to Output in High-Z | CE=V <sub>IL</sub> | 0 | 60 | | | tOH | Output Data in Hold Time | CE=OE=V <sub>IL</sub> | 0 | - | | ### A.C. TEST CONDITIONS · Output Load : 1 TTL Gate and CL=100pF · Input Pulse Rise and Fall Times · Input Pulse Levels : 10ns Max. : 0.45V ~ 2.4V • Timing Measurement Reference Level: Inputs 0.8V and 2.2V, Outputs 0.8V and 2.0V ### CAPACITANCE \* (Ta=25°C, f=1MHz) | SYMBOL | - PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |------------------|--------------------|----------------------|------|------|------|------| | CIN | Input Capacitance | V <sub>IN</sub> =0V | - | 4 | 6 | ρF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> =0V | - | 8 | 12 | P. | <sup>\*</sup> This parameter is periodically sampled and is not 100% tested. #### TIMING WAVEFORMS (READ) #### PROGRAM OPERATION #### D.C. RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-----------------|--------------------------------------|------|----------|----------------------|------| | VIH | Input High Voltage | 2.2 | - | V <sub>CC</sub> +1.0 | | | VIL | Input Low Voltage | -0.3 | <b>-</b> | 0.8 | 7 ., | | v <sub>CC</sub> | V <sub>CC</sub> Power Supply Voltage | 5.75 | 6.0 | 6.25 | 7 ° | | V <sub>PP</sub> | V <sub>PP</sub> Power Supply Voltage | 12.0 | 12.5 | 13.0 | 1 | # D.C. and OPERATING CHARACTERISTICS (Ta=25 $\pm$ 5°C, V<sub>CC</sub>=6V $\pm$ 0.25V, V<sub>PP</sub>=12.5V $\pm$ 0.5V) | | | | - | | | | |------------------|--------------------------------|------------------------|----------|------|------|------| | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | ILI | Input Current | . 211 00 | | - ` | ±10 | μA | | V <sub>OH</sub> | Output High Voltage | | | - | - | V | | VOL | Output Low Voltage | I <sub>OL</sub> =2.lmA | - | - | 0.4 | V | | ICC | V <sub>CC</sub> Supply Current | - | <b>-</b> | - | 40 | mA | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current | V <sub>PP</sub> =13.0V | - | - | 50 | mA | | V <sub>ID</sub> | A9 Auto Select Voltage | - | 11.5 | 12.0 | 12.5 | v | # A.C. PROGRAMMING CHARACTERISTICS (Ta=25±5°C, V<sub>CC</sub>=6V±0.25V, V<sub>PP</sub>=12.5V±0.5V) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |------------------|-----------------------------|----------------|------|------|-------|------| | t <sub>AS</sub> | Address Setup Time | _ | 2 | - | _ | μs | | t <sub>AH</sub> | Address Hold Time | - | 2 | _ | _ | μs | | <sup>t</sup> CES | CE Setup Time | - | 0 | - | _ | ns | | <sup>t</sup> CEH | CE Hold Time | - | 0 | - | - | ns | | toes | OE Setup Time | - | 2 | - | - | μS | | tDS | Data Setup Time | - | 2 | - | - | μs | | t <sub>DH</sub> | Data Hold Time | - | 2 | - | _ | μs | | t <sub>VPS</sub> | V <sub>PP</sub> Setup Time | - | 2 | - | - | μs | | tvcs | V <sub>CC</sub> Setup Time | - | 2 | - | | μs | | tPW | Initial Program Pulse Width | CE=VIL, OE=VIH | 0.95 | 1 | 1.05 | ms | | t <sub>OPW</sub> | Overprogram Pulse Width | Note 1 | 2.85 | 3 | 78.75 | ms | | <sup>t</sup> OE | OE to Output Valid | CE=VIH | - | - | 150 | ns | | t <sub>DFP</sub> | OE to Output in High-Z | CE=VIH | _ | _ | 130 | ns | ### A.C. TEST CONDITIONS $\cdot$ Output Load : 1 TTL Gate and $C_{\rm L}$ (100pF) • Input Pulse Rise and Fall Times : 10ns Max. • Input Pulse Levels : $0.45 \text{V} \sim 2.4 \text{V}$ · Timing Measurement Reference Level: Input 0.8V and 2.2V, Output 0.8V and 2.0V Note 1: The length of the overprogram pulse may vary as a function of the counter value X. TIMING WAVEFORMS (PROGRAM) $(v_{CC} = 6v \pm 0.25v, v_{PP} = 12.5v \pm 0.5v)$ - Note 1. $V_{\text{CC}}$ must be applied simultaneously or before $V_{\text{PP}}$ and cut off simultaneously or after $V_{\text{PP}}$ . - 2. Removing the device from socket and setting the device in socket with $V_{\rm PP}$ =12.5V may cause permanent damage to the device. - 3. The Vpp supply voltage is permitted up to 14V for program operation. So the voltage over 14V should not be applied to the Vpp terminal. When the switching pulse voltage is applied to the Vpp terminal, the overshoot voltage of its pulse should not be exceeded 14V. ### OPERATION INFORMATION The TC54256AP/AF's six operation modes are listed in the following table. Mode selection can be achieved by applying TTL level signal to all inputs. | MODE | PIN NAMES (NUMBER) | CE<br>(20) | ŌĒ<br>(22) | V <sub>PP</sub> (1) | V <sub>CC</sub><br>(28) | 00 ∿ 07<br>(11 ∿ 13, 15 ∿ 19) | POWER | | |--------------------------------|--------------------|------------|------------|---------------------|-------------------------|-------------------------------|----------------|--------| | Read Operation (Ta=-40 ~ 85°C) | Read | L | L | | | Data Out | Active | | | | Output Deselect | * | Н | 5V | 5V 5 | 5V 5V | High Impedance | ACLIVE | | , (52 ) | Standby | Н | * | | | High Impedance | Standby | | | Program Operation | Program | L | H | | | Data In | | | | (Ta=25±5°C) | Program Inhibit | Н | Н | 12.5V | 6V | High Impedance | Active | | | | Program Verify | * | L | | | Data Out | | | Note: H; V<sub>IH</sub>, L; V<sub>IL</sub>, \*; V<sub>IH</sub> or V<sub>IL</sub> ## READ MODE The TC54256AP/AF has two control functions. The chip enable $(\overline{\text{CE}})$ controls the operation power and should be used for device selection. The output enable $(\overline{\text{OE}})$ controls the output buffers, independent of device selection. Assuming that $\overline{\text{CE}}=\overline{\text{OE}}=\text{V}_{\text{IL}}$ , the output data is valid at the outputs after address access time from stabilizing of all addresses. The $\overline{\text{CE}}$ to output valid (t<sub>CE</sub>) is equal to the address access time (t<sub>ACC</sub>). Assuming that $\overline{\text{CE}}=\text{V}_{\text{IL}}$ and all addresses are valid, the output data is valid at the outputs after t<sub>OE</sub> from the falling edge of $\overline{\text{OE}}$ . ## OUTPUT DESELECT MODE Assuming that $\overline{\text{CE}}=\text{V}_{\text{IH}}$ or $\overline{\text{OE}}=\text{V}_{\text{IH}}$ , the outputs will be in a high impedance state. So two or more TC54256AP/AF's can be connected together on a common bus line. When $\overline{\text{CE}}$ is decoded for device selection, all deselected devices are in low power standby mode. ### STANDBY MODE The TC54256AP/AF has a low power standby mode controlled by the $\overline{\text{CE}}$ signal. By applying a high level to the $\overline{\text{CE}}$ input, the TC54256AP/AF is placed in the standby mode which reduce the operating current to 100 $\mu$ A by applying MOS-high level (VCC) and then the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ inputs. #### PROGRAM MODE Initially, when received by customers, all bits of the TC54256AP/AF are in the "l" state which is erased state. Therefore the program operation is to introduce "0's" data into the desired bit locations by electrically programming. The TC54256AP/AF is in the programming mode when the Vpp input is at 12.5V and $\overline{\text{CE}}$ is at TTL-Low level under $\overline{\text{OE}}$ =VIH. The TC54256AP/AF can be programmed any location at anytime either individually, sequentially, or at random. ### PROGRAM VERIFY MODE The verify mode is to check that desired data is correctly programmed on the programmed bits. The verify is accomplished with $\overline{\text{OE}}$ at $V_{\text{IL}}$ and $\overline{\text{CE}}$ at $V_{\text{IH}}$ or $V_{\text{IL}}$ . #### PROGRAM INHIBIT MODE Under the condition that the program voltage (+12.5V) is applied to Vpp terminal, a TTL high level $\overline{\text{CE}}$ input inhibits the TC54256AP/AF from being programmed. Programming of two or more TC54256AP/AF's in parallel with different data is easily accomplished. That is, all inputs except for $\overline{\text{CE}}$ and $\overline{\text{OE}}$ may be commonly connected, and a TTL Low-level program pulse is applied to the $\overline{\text{CE}}$ of the desired device only and TTL high level signal is applied to the other devices. ### HIGH SPEED PROGRAMMING MODE The program time can be greatly decreased by using this high speed programming mode. The device is set up in the high speed programming mode when the programming voltage (+12.5V) is applied to the Vpp terminal with VCC=6V. The programming is achieved by applying a single TTL low level lms pulse to the $\overline{\text{CE}}$ input after addresses and data are stable. Then the programmed data is verified by using Program Verify Mode. If the programmed data is not correct, another program pulse of lms is applied and then the programmed data is verified. This should be repeated until the program operates correctly (max. 25 times). After correctly programming the selected address, the additional program pulse with width of 3 times more than that needed for initial programming is applied. When programming has been completed, the data in all addresses should be verified with $V_{CC}=V_{PP}=5V$ . ### HIGH SPEED PROGRAM MODE FLOW CHART #### ELECTRIC SIGNATURE MODE Electric signature mode allows to read out a code from TC54256AP/AF which identifies its manufacturer and device type. The programming equipment may read out manufacturer code and device code from TC54256AP/AF by using this mode before program operation and automatically set program voltage (Vpp) and algorithm. Electric Signature mode is set up when 12V is applied to address line A9 and the rest of address lines is set to $V_{\rm IL}$ in read operation. Data output in this condition is manufacturer code. Device code is identified when address A0 is set to $V_{\rm IH}$ . These two codes possess an odd parity with the parity bit of MSB (07). The following table shows electric signature of TC54256AP/AF. | PINS<br>SIGNATURE | A0<br>(10) | 07<br>(19) | 06<br>(18) | 05<br>(17) | 04<br>(16) | 03<br>(15) | 02<br>(13) | 01<br>(12) | 00<br>(11) | HEX.<br>DATA | |-------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|--------------| | Manufacture Code | VIL | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 98 | | Device Code | VIH | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | C4 | Notes: A9=12V±0.5V A1 $\sim$ A8, A10 $\sim$ A14, $\overline{\text{CE}}$ , $\overline{\text{OE}}$ =V<sub>IL</sub> OUTLINE DRAWINGS DIP28-P-600 Note: Package width and length do not include mold protrusion, allowable mold protrusion is 0.15mm. # OUTLINE DRAWINGS SOP28-P-450 Note: Package width and length do not include mold protrusion, allowable mold protrusion is 0.15mm.