August 1998 # 54ACTQ841 Quiet Series 10-Bit Transparent Latch with TRI-STATE® Outputs #### **General Description** The 'ACTQ841 bus interface latch is designed to eliminate the extra packages required to buffer existing latches and provide extra data width for wider address/data paths or buses carrying parity. The '841 is a 10-bit transparent latch, a 10-bit version of the '373. The 'ACTQ841 utilizes NSC Quiet Series technology to guarantee quiet output switching and improved dynamic threshold performance, FACT Quiet Series™ features GTO™ output control and undershoot corrector in addition to a split ground bus for superior performance. #### **Features** - Guaranteed simultaneous switching noise level and dynamic threshold performance - Inputs and outputs on opposite sides of package allow easy interface with microprocessors - Improved latch-up immunity - Outputs source/sink 24 mA - 'ACTQ841 has TTL-compatible inputs - Standard Microcircuit Drawing (SMD) 5962-92200 #### **Logic Symbols** | Pin Names | Description | |---------------------------------------------------------------------------------------|-------------------| | D <sub>0</sub> -D <sub>9</sub> | Data Inputs | | D <sub>0</sub> -D <sub>9</sub><br> O <sub>0</sub> -O <sub>9</sub><br> <del>OE</del> | TRI-STATE Outputs | | ŌĒ | Output Enable | | LE | Latch Enable | $GTO^{\text{\tiny{NL}}} \ is \ a \ trademark \ of \ National \ Semiconductor \ Corporation.$ $TRI-STATE^{\text{\tiny{NL}}} \ is \ a \ registered \ trademark \ of \ National \ Semiconductor \ Corporation.$ $FACT^{\text{\tiny{NL}}} \ is \ a \ trademark \ of \ Fairchild \ Semiconductor \ Corporation.$ $FACT \ Quiet \ Series^{\text{\tiny{NL}}} \ is \ a \ trademark \ of \ Fairchild \ Semiconductor \ Corporation.$ #### **Connection Diagrams** # Pin Assignment for DIP and Flatpack # Pin Assignment for LCC #### 50100200 #### **Functional Description** The 'ACTQ841 consists of ten D-type latches with TRI-STATE outputs. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. This allows asynchronous operation, as the output transition follows the data in transition On the LE HIGH-to-LOW transition, the data that meets the setup and hold time is latched. Data appears on the bus when the Output Enable $(\overline{OE})$ is LOW. When $\overline{OE}$ is HIGH the bus output is in the high impedance state. #### **Function Table** | Inputs | | | Internal | Output | Function | |---------|---|---|----------|--------|-------------| | OE LE D | | Q | 0 | | | | Х | Х | Х | Х | Z | High Z | | Н | Н | L | L | Z | High Z | | Н | Н | Н | Н | Z | High Z | | Н | L | Х | NC | Z | Latched | | L | Н | L | L | L | Transparent | | L | Н | Н | Н | Н | Transparent | | L | L | Х | NC | NC | Latched | - H = HIGH Voltage Level L = LOW Voltage Level - L = LOW Voltage X = Immaterial - Z = High Impendance - NC = No Change #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. $\label{eq:supply Voltage (V_C)} Supply Voltage (V_{CC}) & -0.5V \ to \ +7.0V \\ DC \ Input Diode Current (I_{IK}) & & & \\ V_I = -0.5V & -20 \ mA \\ V_I = V_{CC} + 0.5V & +20 \ mA \\ DC \ Input Voltage (V_I) & -0.5V \ to \ V_{CC} + 0.5V \\ \end{array}$ DC Output Diode Current ( $I_{OK}$ ) $V_O = -0.5V$ -20 mA $V_O = V_{CC} + 0.5V$ +20 mA DC Output Voltage ( $V_O$ ) -0.5V to $V_{CC} + 0.5V$ DC Output Source or Sink Current (I<sub>O</sub>) DC V<sub>CC</sub> or Ground Current per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) ±50 mA Storage Temperature ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ DC Latch-Up Source or Sink Current Junction Temperature (T<sub>J</sub>) ±300 mA # Recommended Operating Conditions Supply Voltage (V<sub>CC</sub>) $\begin{tabular}{lll} 'ACTQ & 4.5V to 5.5V \\ Input Voltage (V_I) & 0V to V_{CC} \\ Output Voltage (V_O) & 0V to V_{CC} \\ \end{tabular}$ Operating Temperature (T<sub>A</sub>) Minimum Input Edge Rate ΔV/Δt 'ACTQ Devices $\ensuremath{V_{\text{IN}}}$ from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns **Note 1:** Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT® circuits outside databook specifications. Note 2: All outputs loaded; thresholds on input associated with output under test ### DC Electrical Characteristics for 'ACTQ Family Devices ±50 mA | Symbol | Parameter | V <sub>cc</sub> | V <sub>CC</sub> 54ACTQ | | Conditions | |------------------|--------------------------------|-----------------|------------------------|----|--------------------------------------| | | | (V) | T <sub>A</sub> = | 7 | | | | | | -55°C to +125°C | | | | | | | Guaranteed Limits | | | | V <sub>IH</sub> | Minimum High Level | 4.5 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 2.0 | | or V <sub>CC</sub> – 0.1V | | V <sub>IL</sub> | Maximum Low Level | 4.5 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 0.8 | | or V <sub>CC</sub> – 0.1V | | V <sub>OH</sub> | Minimum High Level | 4.5 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | Output Voltage | 5.5 | 5.4 | | | | | | | | | (Note 3) | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | 4.5 | 3.70 | V | $I_{OH} = -24 \text{ mA}$ | | | | 5.5 | 4.70 | | $I_{OH} = -24 \text{ mA}$ | | V <sub>OL</sub> | Maximum Low Level | 4.5 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | Output Voltage | 5.5 | 0.1 | | | | | | | | | (Note 3) | | | | | | | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | | 4.5 | 0.50 | V | $I_{OL} = -24 \text{ mA}$ | | | | 5.5 | 0.50 | | $I_{OL} = -24 \text{ mA}$ | | I <sub>IN</sub> | Maximum Input | 5.5 | ±1.0 | μA | $V_I = V_{CC}$ , GND | | | Leakage Current | | | | | | l <sub>oz</sub> | Maximum | 5.5 | ±10.0 | μA | $V_{I} = V_{IL}, V_{IH}$ | | | TRI-STATE | | | | $V_O = V_{CC}$ , GND | | | Leakage Current | | | | | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | 1.6 | mA | $V_1 = V_{CC} - 2.1V$ | #### DC Electrical Characteristics for 'ACTQ Family Devices (Continued) 54ACTQ Units Symbol Parameter ٧cc Conditions (V) T<sub>A</sub> = -55°C to +125°C **Guaranteed Limits** Minimum Dynamic 5.5 50 $V_{OLD}$ = 1.65V Max $I_{\text{OLD}}$ Output Current 5.5 $V_{OHD}$ = 3.85V Min $I_{OHD}$ mΑ (Note 4) 160.0 $I_{CC}$ Maximum Quiescent 5.5 $V_{IN} = V_{CC}$ Supply Current or GND (Note 5) $V_{\mathsf{OLP}}$ Quiet Output 5.0 1.5 ٧ (Note 6) Maximum Dynamic $V_{\rm OL}$ $V_{\rm OLV}$ Quiet Output 5.0 -1.2 (Note 6) Minimum Dynamic $V_{\rm OL}$ Note 3: All outputs loaded; thresholds on input associated with output under test. Note 4: Maximum test duration 2.0 ms, one output loaded at a time. Note 5: $I_{CC}$ for 54ACTQ @ 25°C is identical to 74ACTQ @ 25°C. Note 6: Max number of outputs defined as (n). Data inputs are driven 0V to 3V. One output @ GND. #### **AC Electrical Characteristics** | Symbol | Parameter | V <sub>cc</sub> (V) (Note 7) | 54ACTQ<br>T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF | | Units | Fig.<br>No. | | |--------------------|----------------------------------|------------------------------|-------------------------------------------------------------------------|------|-------|-------------|--| | | | | Min | Max | 1 | | | | t <sub>PLH</sub> , | Propagation Delay | 5.0 | 2.0 | 9.5 | ns | Figure 4 | | | $t_{PHL}$ | D <sub>n</sub> to O <sub>n</sub> | | 2.0 | 11.0 | | | | | t <sub>PLH</sub> , | Propagation Delay | 5.0 | 2.0 | 11.0 | ns | Figure 4 | | | $t_{PHL}$ | LE to O <sub>n</sub> | | 2.0 | 11.0 | | | | | t <sub>PZH</sub> , | Output Enable Time | 5.0 | 1.5 | 11.0 | ns | Figure 5 | | | $t_{PZL}$ | ŌĒ to O <sub>n</sub> | | 1.5 | 13.0 | | | | | t <sub>PHZ</sub> , | Output Disable Time | 5.0 | 1.5 | 8.5 | ns | Figure 5 | | | $t_{PLZ}$ | OE to O <sub>n</sub> | | 1.5 | 5.5 | | | | Note 7: Voltage Range 5.0 is 5.0V ±0.5V. Note 8: Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs within the same packaged device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHL) or LOW to HIGH (toSLH). Parameter guaranteed by design. Not tested. #### **AC Operating Requirements** | Symbol | Parameter | V <sub>cc</sub> (V) (Note 9) | | Units | Fig.<br>No. | |----------------|-------------------------|------------------------------|-----|-------|-------------| | t <sub>S</sub> | Setup Time, HIGH or LOW | 5.0 | 3.0 | ns | Figure 7 | | | D <sub>n</sub> to LE | | | | | | t <sub>H</sub> | Hold Time, HIGH or LOW | 5.0 | 1.5 | ns | Figure 7 | | | D <sub>n</sub> to LE | | | | | | t <sub>W</sub> | LE Pulse Width, HIGH | 5.0 | 4.0 | ns | Figure 6 | Note 9: Voltage Range 5.0 is 5.0V ±0.5V. ## Capacitance | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------|------|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation | 85.0 | pF | V <sub>CC</sub> = 5.0V | | | Capacitance | | | | ## **AC** Loading \*Includes jig and probe capacitance FIGURE 1. Standard AC Test Load FIGURE 2. Test Input Signal Levels | Amplitude | Rep. Rate | t <sub>w</sub> | t <sub>r</sub> | t <sub>f</sub> | |-----------|-----------|----------------|----------------|----------------| | 3.0V | 1 MHz | 500 ns | 2.5 ns | 2.5 ns | FIGURE 3. Test Input Signal Requirements #### **AC Waveforms** FIGURE 4. Propagation Delay Waveforms for Inverting and Non-Inverting Functions FIGURE 5. TRI-STATE Output HIGH and LOW Enable and Disable Time ## AC Waveforms (Continued) FIGURE 6. Propagation Delay, Pulse Width Waveforms FIGURE 7. Setup Time, Hold Time and Recovery Time Waveforms #### Physical Dimensions inches (millimeters) unless otherwise noted 28-Terminal Ceramic Leadless Chip Carrier (L) NS Package Number E28A 24-Lead Slim (0.300" Wide) Ceramic Dual-In-Line Package (SD) NS Package Number J24F #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179